

# True Zero-Speed, High Accuracy, Ring Magnet Sensor IC

# FEATURES AND BENEFITS

- Optimized robustness to magnetic offset variation
- Small signal lockout for immunity against vibration
- Tight duty cycle and timing accuracy over full operating temperature range
- True zero-speed operation
- Air gap independent switch points
- Large operating air gaps achieved through use of gain adjust and offset adjust circuitry

4-Pin SIP (suffix K)

- Defined power-on state (POS)
- Wide operating voltage range
- Digital output representing target profile
- Single chip sensing IC for high reliability
- Small mechanical size
- Fast startup
- Undervoltage lockout (UVLO)

# Packages:

8-Pin SOIC (suffix L)



Not to scale

# DESCRIPTION

The A1667 is a true zero-speed ring magnet sensor integrated circuit (IC) consisting of an optimized Hall IC available in two package options that provides a user-friendly solution for digital ring magnet sensing applications.

The sensor incorporates a dual element Hall IC that switches in response to differential magnetic signals created by a ring magnet. The IC contains a sophisticated compensating circuit designed to eliminate the detrimental effects of magnet and system offsets. Digital processing of the analog signal provides zero-speed performance independent of air gap and also dynamic adaptation of device performance to the typical operating conditions found in automotive applications (reduced vibration sensitivity). High-resolution peak detecting DACs are used to set the adaptive switching thresholds of the device. Hysteresis in the thresholds reduces the negative effects of any anomalies in the magnetic signal associated with the targets used in many automotive applications.

The open-drain output is configured for three-wire applications. This sensor is ideal for obtaining speed and duty cycle *Continued on the next page...* 

## **KEY APPLICATIONS**

- Automotive Transmissions Applications
- 2- and 3-Wheeler Speed Applications
- White Goods Drum Speed Applications



# **Functional Block Diagram**

# **DESCRIPTION** (continued)

information using ring magnet based systems in applications such as automotive transmissions and industrial equipment.

The A1667 is available in a 4-pin SIP through-hole package (suffix K) and an 8-pin SOIC surface-mount package (suffix L). Both packages are lead (Pb) free with 100% matte-tin-plated leadframes.

#### SELECTION GUIDE

| Part Number | Packaging                | Packing*                    |
|-------------|--------------------------|-----------------------------|
| A1667LK-T   | 4-pin SIP through hole   | Bulk, 500 pieces per bag    |
| A1667LLTR-T | 8-pin SOIC surface mount | 3000 pieces per 13-in. reel |

\*Contact Allegro<sup>TM</sup> for additional packing options

#### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                | Symbol               | Notes                      | Rating     | Unit |
|-------------------------------|----------------------|----------------------------|------------|------|
| Supply Voltage                | V <sub>CC</sub>      | See Power Derating section | 26.5       | V    |
| Reverse Supply Voltage        | V <sub>RCC</sub>     |                            | -18        | V    |
| Reverse Supply Current        | I <sub>RCC</sub>     |                            | -50        | mA   |
| Reverse Output Voltage        | V <sub>ROUT</sub>    |                            | -0.5       | V    |
| Output Sink Current           | I <sub>OUT</sub>     |                            | 25         | mA   |
| Operating Ambient Temperature | T <sub>A</sub>       | Range L                    | -40 to 150 | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                            | 165        | °C   |
| Storage Temperature           | T <sub>stg</sub>     |                            | -65 to 170 | °C   |

# PINOUT DIAGRAMS AND TERMINAL LIST TABLE



Package K, 4-Pin SIP



Package L, 8-Pin SOIC

#### **Terminal List**

| Nun | nber    | Name | Function                       |
|-----|---------|------|--------------------------------|
| К   | L       | Name | Function                       |
| 1   | 1       | VCC  | Supply voltage                 |
| 2   | 2       | VOUT | Device output                  |
| 3   | 3       | TEST | Test pin (float or tie to GND) |
| 4   | 4       | GND  | Ground                         |
| -   | 5,6,7,8 | NC   | No connect*                    |

\* Pins 5, 6, 7, and 8 should be externally connected to Ground.



# OPERATING CHARACTERISTICS: Valid over operating voltage and temperature ranges, unless otherwise noted

| Characteristics                                       | racteristics Symbol Test Conditions |                                                                                                                           | Min. | Typ.1 | Max. | Unit |
|-------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| ELECTRICAL CHARACTERISTICS                            |                                     |                                                                                                                           |      |       |      |      |
| Supply Voltage                                        | V <sub>CC</sub>                     | Operating, $T_J < T_J(max)$                                                                                               | 4    | -     | 24   | V    |
| Undervoltage Lockout (UVLO)                           | V <sub>CC(UV)</sub>                 |                                                                                                                           | 2.7  | 3.5   | 3.95 | V    |
| Reverse Supply Current                                | I <sub>RCC</sub>                    | V <sub>CC</sub> = -18 V                                                                                                   | _    | -     | -10  | mA   |
| Supply Zener Clamp Voltage                            | Vz                                  | I <sub>CC</sub> = 15 mA, T <sub>A</sub> = 25 °C                                                                           | 26.5 | -     | _    | V    |
| Supply Zener Current                                  | Ι <sub>Ζ</sub>                      | $T_A = 25^{\circ}C, T_J < T_J(max)$ , continuous, $V_Z = 26.5 V$                                                          | _    | -     | 15   | mA   |
| Querra la Querra et                                   |                                     | Output off                                                                                                                | 4    | 7     | 12   | mA   |
| Supply Current                                        | I <sub>CC</sub>                     | Output on                                                                                                                 | 4    | 7     | 12   | mA   |
| Test Pin Zener Clamp Voltage <sup>2</sup>             | V <sub>TESTZ</sub>                  |                                                                                                                           | _    | 6     | _    | V    |
| POWER-ON STATE CHARACTERISTIC                         |                                     | · · · ·                                                                                                                   |      |       |      |      |
| Power-On State                                        | POS                                 | Connected as in figure 6                                                                                                  | _    | High  | _    | _    |
| Power-On Time <sup>3</sup>                            | t <sub>PO</sub>                     | f <sub>OP</sub> < 200 Hz; V <sub>CC</sub> > V <sub>CC</sub> (min)                                                         | _    | -     | 2    | ms   |
| OUTPUT STAGE                                          |                                     | · · · ·                                                                                                                   |      |       |      |      |
| Low Output Voltage                                    | V <sub>OUT(SAT)</sub>               | I <sub>SINK</sub> = 10 mA, Output = on                                                                                    | _    | 100   | 250  | mV   |
| Output Zener Clamp Voltage                            | V <sub>ZOUT</sub>                   |                                                                                                                           | 26.5 | -     | _    | V    |
| Output Current Limit                                  | I <sub>OUT(LIM)</sub>               | $V_{OUT} = 12 V, T_J < T_J(max)$                                                                                          |      | 45    | 70   | mA   |
| Output Leakage Current                                | I <sub>OUT(OFF)</sub>               | Output = off, V <sub>OUT</sub> = 24 V                                                                                     |      | -     | 10   | μA   |
| Output Rise Time                                      | t <sub>r</sub>                      | $R_L = 1 k\Omega$ , $C_L = 4.7 nF$ , $V_{PULLUP} = 12 V$ ,<br>10% to 90%, connected as in figure 6                        | _    | 10    | -    | μs   |
| Output Fall Time                                      | t <sub>f</sub>                      | $R_L$ = 1 kΩ, $C_L$ = 4.7 nF, $V_{PULLUP}$ = 12 V,<br>10% to 90%, connected as in figure 6                                |      | 0.6   | 2    | μs   |
| DIGITAL-TO-ANALOG CONVERTER (D                        | AC) CHARA                           | CTERISTICS                                                                                                                |      |       |      |      |
| Allowable User-Induced Differential BDIFFEXT BDIFFEXT |                                     | User induced differential offset                                                                                          | -150 | _     | 150  | G    |
| SWITCHPOINT CHARACTERISTICS                           |                                     |                                                                                                                           |      |       |      |      |
| Operational Switching Frequency                       | f <sub>OP</sub>                     |                                                                                                                           | 0    | -     | 12   | kHz  |
| Bandwidth                                             | f <sub>-3dB</sub>                   | Cutoff frequency for low-pass filter                                                                                      | 15   | 20    | _    | kHz  |
| Operate Point                                         | B <sub>OP</sub>                     | % of peak-to-peak $V_{PROC}$ referenced from PDAC to NDAC, $B_{SIG} > B_{SIG(MIN)}$ , $V_{OUT}$ high to low               | 65   | 70    | 75   | %    |
| Release Point                                         | B <sub>RP</sub>                     | % of peak-to-peak V <sub>PROC</sub> referenced from PDAC to NDAC, $B_{SIG} > B_{SIG(MIN)}$ , V <sub>OUT</sub> low to high | 25   | 30    | 35   | %    |
| Running Mode Lockout Enable (LOE)                     | V <sub>LOE(RM)</sub>                | V <sub>PROC(PK-PK)</sub> < V <sub>LOE(RM)</sub> = output switching disabled                                               | _    | 100   | -    | mV   |
| Running Mode Lockout Release (LOR)                    | V <sub>LOR(RM)</sub>                | V <sub>PROC(PK-PK)</sub> < V <sub>LOR(RM)</sub> = output switching<br>enabled                                             | _    | 220   | _    | mV   |

Continued on the next page ...



#### OPERATING CHARACTERISTICS (continued): Valid over operating voltage and temperature ranges, unless otherwise noted

| Characteristics                                              | Symbol             | mbol Test Conditions                                                                                                                                          |    | Typ. <sup>1</sup> | Max. | Unit               |
|--------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------------------|------|--------------------|
| CALIBRATION                                                  |                    |                                                                                                                                                               |    |                   |      |                    |
| Initial Calibration <sup>6</sup>                             | CAL                | Possible reduced edge detection accuracy, duty cycle not guaranteed                                                                                           |    | 1                 | 6    | electrical<br>edge |
| Update Method                                                |                    | Running mode operation, bounded for decreasing $B_{SIG}$ , unlimited for increasing $B_{SIG}$                                                                 | -  | Continuous        | _    | -                  |
| OPERATING CHARACTERISTICS                                    |                    |                                                                                                                                                               |    |                   |      |                    |
| Operating Signal Range                                       | B <sub>SIG</sub>   | Differential magnetic signal operation within specification                                                                                                   | 30 | -                 | 1400 | G                  |
| Relative Repeatability <sup>7</sup>                          | $T_{\thetaE}$      | 60 pole-pair target, using 100 $G_{PK\text{-}PK}$ ideal sinusoidal signal, $T_A$ = 150°C, and $f_{OP}$ = 1000 Hz                                              | _  | 0.12              | -    | degrees            |
| Maximum Single Outward Sudden Air<br>Gap Change <sup>8</sup> | ∆AG <sub>MAX</sub> | Single instantaneous air gap peak-to-peak<br>amplitude change, f <sub>OP</sub> <500 Hz, V <sub>PROC(pk-pk)</sub> ><br>V <sub>LOE</sub> after sudden AG change | _  | 40                | _    | % <sub>РК-РК</sub> |

<sup>1</sup> Typical data is at V<sub>CC</sub> = 12 V and T<sub>A</sub> = 25°C, unless otherwise noted. Performance may vary for individual units, within the specified maximum and minimum limits.

<sup>2</sup> Sustained voltages beyond the clamp voltage may cause permanent damage to the IC.

<sup>3</sup> Power-On Time is the time required to complete the internal Automatic Offset Adjust; the DACs are then ready for peak acquisition.

<sup>4</sup> The device compensates for magnetic and installation offsets. Offsets greater than specification in gauss may cause inaccuracies in the output. <sup>5</sup> 1 G (gauss) = 0.1 mT (millitesla).

<sup>6</sup> For power-on frequency, f<sub>OP</sub> < 200 Hz. Higher power-on frequencies may result in more input magnetic cycles until full output edge accuracy is achieved, including the possibility of missed output edges.

<sup>7</sup> The repeatability specification is based on statistical evaluation of a sample population, evaluated at 1000 Hz.

<sup>8</sup> Single maximum allowable air gap change in outward direction (increase in air gap).





14

12

10

8

6

4

2

0

0

Iccoff (mA)



Supply Current (On) versus Ambient Temperature



**Output Saturation Voltage versus Ambient Temperature** 



Supply Current (On) versus Supply Voltage

V<sub>CC</sub> (V)

20

10

Supply Current (Off) versus Supply Voltage

TA (°C)

30

25

150



Switchpoints versus Ambient Temperature





### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic             | Symbol          | Test Conditions*                                          | Value | Units |
|----------------------------|-----------------|-----------------------------------------------------------|-------|-------|
|                            | $R_{\theta JA}$ | Package K, 1-layer PCB with copper limited to solder pads | 177   | °C/W  |
| Package Thermal Resistance |                 | Package L, 1-layer PCB with copper limited to solder pads | 140   | °C/W  |
|                            |                 | Package L, 4-layer PCB based on JEDEC standard            | 80    | °C/W  |

\*Additional thermal data available on the Allegro Website.



#### **Power Derating Curve**







# **Functional Description**

### HALL TECHNOLOGY

The single-chip differential Hall-effect sensor IC contains two Hall elements as shown in figure 1, which simultaneously sense the magnetic profile of the ring magnet. The magnetic fields are sensed at different points (spaced at a 2.2 mm pitch), generating a differential internal analog voltage,  $V_{PROC}$ , that is processed for precise switching of the digital output signal.

The Hall IC is self-calibrating and also possesses a temperaturecompensated amplifier and offset cancellation circuitry. Its voltage regulator provides supply noise rejection throughout the operating voltage range. Changes in temperature do not greatly affect this device due to the stable amplifier design and the offset rejection circuitry. The Hall transducers and signal processing electronics are integrated on the same silicon substrate, using a proprietary BiCMOS process.

### TARGET PROFILING DURING OPERATION

An operating device is capable of providing digital information that is representative of the mechanical features of a rotating gear. The waveform diagram in figure 3 presents the automatic translation of the mechanical profile, through the magnetic profile that it induces, to the digital output signal of the A1667. No additional optimization is needed and minimal processing circuitry is required. This ease of use reduces design time and incremental assembly costs for most applications.



Figure 1. Relative motion of the target is detected by the dual Hall elements mounted on the Hall IC.



Figure 2. This left-to-right (pin 1 to pin 4) direction of target rotation results in a high output state when a north magnetic pole of the target is nearest the face of the device (see figure 3). A right-to-left (pin 4 to pin 1) rotation inverts the output signal polarity.

## DETERMINING OUTPUT SIGNAL POLARITY

In figure 3, the top panel, labeled *Mechanical Position*, represents the mechanical features of the target ring magnet and orientation to the device. The bottom panel, labeled *Device Output Signal*, displays the square waveform corresponding to the digital output signal that results from a rotating ring magnet configured as shown in figure 2. That direction of rotation (of the target side adjacent to the package face) is: perpendicular to the leads, across the face of the device, from the pin 1 side to the pin 4 side. This results in the device output switching from low to high output state as the leading edge of a north magnetic pole passes the device face. In this configuration, the device output voltage switches to its high polarity when a north pole is the target feature nearest to the device. If the direction of rotation is reversed, then the output polarity inverts.



Figure 3. The magnetic profile reflects the geometry of the target, allowing the A1667 to present an accurate digital output response.



### CONTINUOUS UPDATE OF SWITCHPOINTS

Switchpoints are the threshold levels of the differential internal analog signal,  $V_{PROC}$ , at which the device changes output signal state. The value of  $V_{PROC}$  is directly proportional to the magnetic flux density, B, induced by the target and sensed by the Hall elements. As  $V_{PROC}$  rises through a certain limit, referred to as the *operate point*,  $B_{OP}$ , the output state changes from high to low. As  $V_{PROC}$  falls below  $B_{OP}$  to a certain limit, the *release point*,  $B_{RP}$ , the output

state changes from low to high.

As shown in figure 5, threshold levels for the A1667 switchpoints are established as a function of the peak input signal levels. The A1667 incorporates an algorithm that continuously monitors the input signal and updates the switching thresholds accordingly with limited inward movement of  $V_{PROC}$ . The switchpoint for each edge is determined by the detection of the previous two signal edges. In this manner, variations are tracked in real time.



(C) Internal analog signal,  $V_{\mbox{PROC}},$  representing magnetic field for digital output



Figure 4. The Continuous Update algorithm allows the Allegro IC to interpret and adapt to variances in the magnetic field generated by the target as a result of eccentric mounting of the target, out-of-round target shape, and similar dynamic application problems that affect the TEAG (Total Effective Air Gap). As shown in panel A, the variance in the target position results in a change in the TEAG. This affects the IC as a varying magnetic field, which results in proportional changes in the internal analog signal,  $V_{PROC}$ , shown in panel B. The Continuous Update algorithm is used to establish switchpoints based on the fluctuation of  $V_{PROC}$ , as shown in panel C.





Figure 5. The Continuous Update algorithm operation. Not detailed in the figure are the boundaries for peak capture DAC movement which intentionally limit the amount of inward signal variation the IC is able to react to over a single transition. The algorithm is used to establish and subsequently update the device switchpoints ( $B_{OP}$  and  $B_{RP}$ ). The hysteresis,  $B_{HYS(\#x)}$ , at each target feature configuration results from this recalibration, ensuring that it remains properly proportioned and centered within the peak-to-peak range of the internal analog signal,  $V_{PROC}$ .

|                | Magnetic Field                    |                                          |                                     | Centered Calculated Range, B <sub>HYS</sub>                                                       |                                                                                                   |                  |  |
|----------------|-----------------------------------|------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------|--|
| Chart<br>Index | Target Behavior<br>(Example only) | Peak Magnetic<br>Signal, B <sub>PK</sub> | Peak V <sub>PROC</sub><br>Amplitude | Operate Point. B <sub>OP</sub> (70% B <sub>(PKPK)</sub> ∞           70% V <sub>PROC(PKPK)</sub> ) | Release Point. B <sub>RP</sub> (30% B <sub>(PKPK)</sub> ∞           30% V <sub>PROC(PKPK)</sub> ) | B <sub>HYS</sub> |  |
| PK(1)          | TEAG small                        | +B <sub>PK</sub><br>(South Polarity)     | V <sub>PROCPK(1)</sub>              | D                                                                                                 | (Previous state)                                                                                  |                  |  |
| PK(2)          | TEAG small                        | –В <sub>РК</sub><br>(North Polarity)     | V <sub>PROCPK(2)</sub>              | B <sub>OP(A)</sub>                                                                                | B <sub>RP(A)</sub>                                                                                | A                |  |
| PK(3)          | TEAG mid                          | +B <sub>PK</sub><br>(South Polarity)     | V <sub>PROCPK(3)</sub>              |                                                                                                   |                                                                                                   |                  |  |
| PK(4)          | TEAG mid                          | –B <sub>PK</sub><br>(North Polarity)     | V <sub>PROCPK(4)</sub>              | B <sub>OP(B)</sub>                                                                                | B <sub>RP(B)</sub>                                                                                | в                |  |
| PK(5)          | TEAG large                        | +B <sub>PK</sub><br>(South Polarity)     | V <sub>PROCPK(5)</sub>              |                                                                                                   |                                                                                                   |                  |  |
|                |                                   | (South r blanty)                         |                                     | _                                                                                                 |                                                                                                   |                  |  |
| PK(6)          | TEAG large                        | –В <sub>РК</sub><br>(North Polarity)     | V <sub>PROCPK(6)</sub>              | B <sub>OP(C)</sub>                                                                                | B <sub>RP(C)</sub>                                                                                | С                |  |
| PK(7)          | TEAG mid                          | +B <sub>PK</sub><br>(South Polarity)     | V <sub>PROCPK(7)</sub>              |                                                                                                   |                                                                                                   |                  |  |
| PK(8)          | TEAG mid                          | –B <sub>PK</sub><br>(North Polarity)     | V <sub>PROCPK(8)</sub>              | B <sub>OP(D)</sub>                                                                                | B <sub>RP(D)</sub>                                                                                | D                |  |
|                |                                   | +B <sub>PK</sub>                         |                                     |                                                                                                   |                                                                                                   |                  |  |
| PK(9)          | TEAG small                        | (South Polarity)                         | V <sub>PROCPK(9)</sub>              | (Next state)                                                                                      |                                                                                                   |                  |  |



### START MODE HYSTERESIS

This feature helps to ensure optimal self-calibration by rejecting electrical noise and low-amplitude target vibration during initialization. This prevents AGC from calibrating the IC on such spurious signals. Calibration can be performed using the actual target features.

A typical scenario is shown in figure 6. The Start Mode Hysteresis,  $PO_{HYS}$ , is a minimum level of the peak-to-peak amplitude of the internal analog electrical signal,  $V_{PROC}$ , that must be exceeded before the A1667 starts to compute switchpoints.



Figure 6. Operation of Start Mode Hysteresis

- At power-on (position 1), the A1667 begins sampling  $V_{\mbox{\scriptsize PROC}}.$
- At the point where the Start Mode Hysteresis, PO<sub>HYS</sub>, is exceeded, the device establishes an initial switching threshold, by using the Continuous
  Update algorithm. If V<sub>PROC</sub> is falling through the limit on the low side (position 2), the switchpoint is B<sub>RP</sub>, and if V<sub>PROC</sub> is rising through the limit on the
  high side (position 4), it is B<sub>OP</sub>. After this point, Start Mode Hysteresis is no longer a consideration. Note that a valid V<sub>PROC</sub> value exceeding the Start
  Mode Hysteresis can be generated either by a legitimate target feature or by excessive vibration.
- In either case, because the switchpoint is immediately passed as soon as it is established, the A1667 enables switching:
   --If on the low side, at B<sub>RP</sub> (position 2) the output would switch from low to high. However, because output is already high, no output switching occurs. At the next switchpoint, where B<sub>OP</sub> is passed (position 3), the output switches from high to low.
   --If on the high side, at B<sub>OP</sub> (position 4) the output switches from high to low.

As this example demonstrates, initial output switching occurs with the same polarity, regardless of whether the Start Mode Hysteresis is exceeded on the high side or on the low side.



# UNDERVOLTAGE LOCKOUT

When the supply voltage falls below the undervoltage lockout voltage,  $V_{CC(UV)}$ , the device enters Reset, where the output state returns to the Power-On State (POS) until sufficient  $V_{CC}$  is supplied. I<sub>CC</sub> levels may not meet datasheet limits when  $V_{CC} < V_{CC}(min)$ . This lockout feature prevents false signals, caused by undervoltage conditions, from propagating to the output of the IC.

## POWER SUPPLY PROTECTION

The device contains an on-chip regulator and can operate over a wide  $V_{CC}$  range. For devices that must operate from an unregulated power supply, transient protection must be added externally. For applications using a regulated line, EMI/RFI protection may still be required. Contact Allegro for information on the circuitry needed for compliance with various EMC specifications. Refer to figure 7 for an example of a basic application circuit.

# **AUTOMATIC GAIN CONTROL (AGC)**

This feature allows the device to operate with an optimal internal electrical signal, regardless of the air gap (within the AG specification). At power-on, the device determines the peak-to-peak

amplitude of the signal generated by the target. The gain of the IC is then automatically adjusted. Figure 8 illustrates the effect of this feature.

# AUTOMATIC OFFSET ADJUST (AOA)

The AOA circuitry automatically compensates for the effects of chip, magnet, and installation offsets. This circuitry is continuously active, including during both power-on mode and running mode, compensating for any offset drift (within the Allowable User Induced Differential Offset). Continuous operation also allows it to compensate for offsets induced by temperature variations over time.

## **RUNNING MODE LOCKOUT**

Target

The A1667 has a running mode lockout feature to prevent switching in response to small signals that are characteristic of vibration signals. The internal logic of the chip considers small signal amplitudes below a certain level to be vibration. The output is held to the state prior to lockout until the amplitude of the signal returns to normal operational levels.





Figure 7. Typical circuit for proper device operation.

Figure 8. Automatic Gain Control (AGC). The AGC function corrects for variances in the air gap. Differences in the air gap cause differences in the magnetic field at the device, but AGC prevents that from affecting device performance, as shown in the lowest panel.



# Power Derating

The device must be operated below the maximum junction temperature of the device,  $T_{J(max)}$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro website.)

The Package Thermal Resistance,  $R_{\theta JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is relatively small component of  $R_{\theta JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$P_D = V_{IN} \times I_{IN} \tag{1}$$

$$\Delta T = P_D \times R_{\theta JA} \tag{2}$$

$$T_J = T_A + \varDelta T \tag{3}$$

For example, given common conditions such as:  $T_A = 25$  °C,  $V_{CC} = 12$  V,  $I_{CC} = 7.5$  mA, and  $R_{\theta JA} = 177$  °C/W, then:

$$P_D = V_{CC} \times I_{CC} = 12 \ V \times 7.5 \ mA = 90 \ mW$$
$$\Delta T = P_D \times R_{0.14} = 90 \ mW \times 177 \ ^{\circ}C/W = 11.3 \ ^{\circ}C$$

$$T_{I} = T_{A} + \Delta T = 25^{\circ}C + 11.3^{\circ}C = 36.3^{\circ}C$$

A worst-case estimate,  $P_D(max)$ , represents the maximum allowable power level ( $V_{CC}(max)$ ,  $I_{CC}(max)$ ), without exceeding  $T_J(max)$ , at a selected  $R_{\theta JA}$  and  $T_A$ . *Example*: Reliability for  $V_{CC}$  at  $T_A=150^{\circ}$ C, package K, using a single-layer PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA}=177 \text{ °C/W}, T_J(max)=165 \text{ °C}, V_{CC}(max)=24 \text{ V}, \text{ and } I_{CC}(max)=12 \text{ mA}.$ 

Calculate the maximum allowable power level,  $P_D(max)$ . First, invert equation 3:

$$\Delta T_{max} = T_J(max) - T_A = 165 \circ C - 150 \circ C = 15 \circ C$$

This provides the allowable increase to  $T_J$  resulting from internal power dissipation. Then, invert equation 2:

$$P_D(max) = \Delta T_{max} \div R_{\theta,IA} = 15^{\circ}C \div 177^{\circ}C/W = 84.7 \text{ mW}$$

Finally, invert equation 1 with respect to voltage:

 $V_{CC}(est) = P_D(max) \div I_{CC}(max) = 119 \text{ mW} \div 12 \text{ mA} = 7.1 \text{ V}$ The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq V_{CC}(est)$ .

Compare  $V_{CC}(est)$  to  $V_{CC}(max)$ . If  $V_{CC}(est) \le V_{CC}(max)$ , then reliable operation between  $V_{CC}(est)$  and  $V_{CC}(max)$  requires enhanced  $R_{\theta JA}$ . If  $V_{CC}(est) \ge V_{CC}(max)$ , then operation between  $V_{CC}(est)$  and  $V_{CC}(max)$  is reliable under these conditions.



Package K, 4-Pin SIP





A1667

Package L, 8-Pin SOIC





### **Revision History**

| Revision | Date         | Change                 |
|----------|--------------|------------------------|
| 1        | May 13, 2016 | Added L package option |

Copyright ©2016, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

