# 11 GHz to 20 GHz, Tunable Band-Pass Filter Data Sheet ADMV8420 #### **FEATURES** Amplitude settling time: 200 ns Wideband rejection: ≥20 dB Single-chip implementation 24-lead, 4 mm × 4 mm, RoHS-compliant LFCSP #### **APPLICATIONS** Test and measurement equipment Military radar and electronic warfare systems Very small aperture terminal (VSAT) communications #### **GENERAL DESCRIPTION** The ADMV8420 is a monolithic microwave integrated circuit (MMIC), tunable band-pass filter that features a user-selectable pass band frequency. The 3 dB filter bandwidth is approximately 20%, and the 20 dB filter bandwidth is approximately 40%. Additionally, the center frequency (f<sub>CENTER</sub>) varies between 11 GHz to 20 GHz by applying a center frequency control #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1 voltage between 0 V to 15 V. This tunable filter is a smaller alternative to switched filter banks and cavity tuned filters. The ADMV8420 has minimal microphonics due to the monolithic design and provides a dynamically adjustable solution in advanced communications applications. Trademarks and registered trademarks are the property of their respective owners. # **TABLE OF CONTENTS** | Features | | |---------------------------------------------|--| | Applications | | | Functional Block Diagram | | | General Description | | | Revision History | | | Specifications | | | Absolute Maximum Ratings4 | | | ESD Caution | | | Pin Configuration and Function Descriptions | | | | | | | | | Interface Schematics5 | |------------------------------------------| | Typical Performance Characteristics6 | | Theory of Operation | | Applications Information | | Typical Application Circuit11 | | Evaluation Printed Circuit Board (PCB)12 | | Outline Dimensions | | Ordering Guide | #### **REVISION HISTORY** #### 8/2019—Rev. 0 to Rev. A | Changes to Figure 1 | 1 | |------------------------------------------------|----| | Changes to Table 1 | 3 | | Changes to Figure 2 and Table 3 | 5 | | Changes to Figure 7, Figure 8, and Figure 9 | 6 | | Changes to Figure 16 | | | Changes to Figure 25 | | | Changes to Typical Application Circuit Section | | | and Figure 26 | 11 | | Changes to Figure 28 | 12 | | Added Figure 29; Renumbered Sequentially | | | Moved Table 4 | | | Change to Ordering Guide | | | | | 6/2019—Revision 0: Initial Version # **SPECIFICATIONS** $T_{\text{A}}$ = 25°C, center frequency control voltage (V $_{\text{FCTL}}$ ) is swept from 0 V to 15 V. Table 1. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------------------------------------|------|----------------------|------|--------|-----------------------------------------------------------------------------------| | FREQUENCY RANGE | | | | | | | fcenter | 11 | | 20 | GHz | | | F <sub>3dB</sub> (3 dB Cutoff Frequency) | 9.75 | | 22 | GHz | | | BANDWIDTH | | | | | | | 3 dB | | 20 | | % | | | REJECTION | | | | | | | Low-Side | | $0.8 \times f_{CEN}$ | NTER | GHz | ≥20 dB | | High-Side | | $1.2 \times f_{CEN}$ | NTER | GHz | ≥20 dB | | Reentry | | $2.3 \times f_{CEN}$ | NTER | GHz | ≤30 dB | | LOSS | | | | | | | Insertion Loss | | 5 | | dB | | | Return Loss | | 8.5 | | dB | | | DYNAMIC PERFORMANCE | | | | | | | Input Power at 5° Shift in Insertion Phase $(V_{FCTL} = 0 V)$ | | 10 | | dBm | | | Input Third-Order Intercept (IP3) | | 31 | | dBm | | | Group Delay | | 0.5 | | ns | | | Phase Sensitivity | | 1.3 | | Rad/V | At $V_{FCTL} = 7 V$ | | Amplitude Settling | | 200 | | ns | Time to settle to minimum insertion loss, within ≤0.5 dB of static insertion loss | | Drift Rate | | -1.1 | | MHz/°C | | | RESIDUAL PHASE NOISE | | | | | | | 1 MHz Offset | | -161 | | dBc/Hz | | | TUNING | | | | | | | $V_{FCTL}$ | 0 | | 15 | V | | | Center Frequency Control Current (IFCTL) | | | ±1 | mA | | ### **ABSOLUTE MAXIMUM RATINGS** Table 2. | Parameter | Rating | |----------------------------------------------------------------------------------------------------------|-----------------| | | nating | | Tuning | | | V <sub>FCTL</sub> | −0.5 V to +15 V | | I <sub>FCTL</sub> | ±1 mA | | Radio Frequency (RF) Input Power | 27 dBm | | Operating Temperature Range | -40°C to +85°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature for 1 Million Mean<br>Time to Failure (MTTF) | 150°C | | Nominal Junction Temperature<br>(Temperature at Ground Pad = 85°C,<br>Input Power ( $P_{IN}$ ) = 27 dBm) | 108℃ | | Electrostatic Discharge (ESD) Rating | | | Human Body Model (HBM) | 1000 V | | Field Induced Charge Device Model<br>(FICDM) | 1250 V | | Moisture Sensitivity Level (MSL) Rating | MSL3 | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS - NOTES 1. NIC = NOT INTERNALLY CONNECTED. THESE PINS ARE NOT CONNECTED INTERNALLY. HOWEVER, ALL DATA SHOWN HEREIN WAS MEASURED WITH THESE CONNECTED TO RF AND DC GROUND. 2. EXPOSED PAD. THE EXPOSED PAD MUST BE CONNECTED TO RF AND DC GROUND. Figure 2. Pin Configuration **Table 3. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |-----------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 5 to 8, 10 to 14, and 18 to 24 | NIC | Not Internally Connected. These pins are not connected internally. All data shown is measured with these pins connected to the RF and dc ground. | | 2, 4, 15, and 17 | GND | Ground. These pins must be connected to the radio frequency (RF) and dc ground. | | 3 | RFIN | RF Input. This pin is dc-coupled and matched to 50 $\Omega$ . Do not apply an external voltage to this pin. | | 9 | $V_{FCTL}$ | Center Frequency Control Voltage. This pin controls the fcenter of the device. | | 16 | RFOUT | RF Output. This pin is dc-coupled and matched to 50 $\Omega$ . Do not apply an external voltage to this pin. | | | EPAD | Exposed Pad. The exposed pad must be connected to RF and dc ground. | #### **INTERFACE SCHEMATICS** Figure 3. V<sub>FCTL</sub> Interface Schematic Figure 4. GND Interface Schematic Figure 5. RFIN Interface Schematic Figure 6. RFOUT Interface Schematic # TYPICAL PERFORMANCE CHARACTERISTICS Figure 7. Broadband Insertion Loss vs. RF Frequency at Various Voltages Figure 8. Insertion Loss vs. RF Frequency at Various Voltages Figure 9. Minimum Insertion Loss vs. RF Frequency at Various Temperatures, $V_{\text{FCTL}} = 7 \text{ V}$ Figure 10. Broadband Return Loss vs. RF Frequency at Various Voltages Figure 11. Return Loss vs. RF Frequency at Various Voltages Figure 12. Return Loss vs. RF Frequency at Various Temperatures, $V_{FCTL} = 7 V$ Figure 13. $f_{CENTER}$ vs. $V_{FCTL}$ at Various Temperatures Figure 14. 3 dB Bandwidth vs. $V_{FCTL}$ at Various Temperatures Figure 15. Low-Side Rejection Ratio vs. V<sub>FCTL</sub> at Various Temperatures Figure 16. Minimum Insertion Loss vs. V<sub>FCTL</sub> at Various Temperatures Figure 17. Maximum Return Loss in a 2 dB Bandwidth vs. V<sub>FCTL</sub> at Various Temperatures Figure 18. High-Side Rejection Ratio vs. V<sub>FCTL</sub> at Various Temperatures Figure 19. Tuning Sensitivity vs. V<sub>FCTL</sub> at Various Temperatures Figure 20. Group Delay vs. $V_{FCTL}$ at Various Temperatures Figure 21. Residual Phase Noise vs. Offset Frequency at Various V<sub>FCTL</sub> Voltages Figure 22. Group Delay vs. RF Frequency at Various Voltages Figure 23. Input IP3 vs. $V_{FCTL}$ at Various Temperatures, $P_{IN} = 20 \text{ dBm}$ Figure 24. Phase Shift vs. Input Power (dBm) Figure 25. Phase Sensitivity vs. V<sub>FCTL</sub> Voltages # THEORY OF OPERATION The ADMV8420 is a MMIC band-pass filter that features a user-selectable pass band frequency. Varying the applied analog tuning voltage between 0 V and 15 V at $V_{\text{FCTL}}$ varies the $f_{\text{CENTER}}$ between 11 GHz and 20 GHz. # APPLICATIONS INFORMATION TYPICAL APPLICATION CIRCUIT Figure 26 shows the typical application circuit for the ADMV8420. The RFIN and RFOUT pins are dc-coupled and external voltage must not be applied. It is recommended to install 100 pF series capacitors (C1 and C2) on the RF traces to prevent any prestage or poststage interaction with the filter. On the $V_{\text{FCTL}}$ control port, the C3 decoupling capacitor is shown with 100 pF as the typical value. However, the selection of the C3 capacitor is determined based on the system design criteria for phase noise and tuning speed. That is, there is a baseband noise characteristic for a particular control voltage, which can translate into additive phase noise within the filter. Minimizing baseband noise on the control voltage can be done by capacitive means at the expense of voltage rise time, which impacts the tuning speed of the filter. Carefully consider the control voltage baseband noise and rise time performance to ensure that system performance metrics are met. Figure 26. Typical Application Circuit #### **EVALUATION PRINTED CIRCUIT BOARD (PCB)** All RF traces are routed on Layer 1 (primary side). The remaining three layers are ground planes that provide a solid ground for RF transmission lines, as shown in Figure 27. The top dielectric material is Rogers 4350, which offers low loss performance. The prepreg material in Layer 2 attaches the Isola 370HR core layer to copper traces layers. Both the prepreg material and the Isola 370HR core layer achieve the required board finish thickness. Figure 27. The Cross Sectional View of the ADMV8420-EV ALZ PCB Layers The circuit board in this application uses RF circuit design techniques. Signal lines must have 50 $\Omega$ impedance. The package ground leads and exposed pad must connect directly to the ground plane (see Figure 27). A sufficient number of via holes connect the top and bottom ground planes. The evaluation circuit board shown in Figure 28 is available from Analog Devices, Inc. upon request. Figure 28. Evaluation PCB Layout, Top View Figure 29. ADMV8420-EVALZ Evaluation Board Schematic Table 4. Bill of Materials for the ADMV8420-EVALZ | Reference Designator | Description | | | | |----------------------|---------------------------------------|--|--|--| | J1 and J2 | PCB mount, southwest 2.4 mm connector | | | | | J7 and GND | Test points | | | | | C2 | Capacitor, 100 pF, 0402 | | | | | C5 | Capacitor, 1000 pF, 0603 | | | | | C8 | Capacitor, 4.7 μF, 3216 | | | | | U1 | ADMV8420 | | | | | PCB <sup>1</sup> | 08-051298 <sup>2</sup> evaluation PCB | | | | | | | | | | <sup>&</sup>lt;sup>1</sup> Circuit board material is Arlon 25FR or Rogers 25FR. Rogers 4350 is the laminate on top of Arlon 25FR or Rogers 25FR. <sup>&</sup>lt;sup>2</sup> The raw, bare PCB identifier is 08-051298. # **OUTLINE DIMENSIONS** Figure 30. 24-Lead Lead Frame Chip Scale Package [LFCSP] 4 mm × 4 mm Body and 0.75 mm Package Height (CP-24-15) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|--------------------------------|----------------| | ADMV8420ACPZ | -40°C to +85°C | 24-Lead LFCSP | CP-24-15 | | ADMV8420ACPZ-R5 | -40°C to +85°C | 24-Lead LFCSP, 7"Tape and Reel | CP-24-15 | | ADMV8420-EVALZ | | Evaluation Board | | <sup>&</sup>lt;sup>1</sup> All models are RoHS-compliant parts.