# Phase-Aligned Clock Multiplier #### **Features** - 3-Multiplier configuration (1x, 2x, 4x ref) - 10 MHz to 166.67 MHz operating range (reference input from 10 MHz to 41.67 MHz) - Phase alignment - 80 ps typical period jitter - Output enable pin - 3.3 V operation - 5 V tolerant input - 8-pin 150-mil small-outline integrated circuit (SOIC) package - Commercial temperature range ## **Functional Description** The CY2303 is a 3 output 3.3 V phase-aligned system clock designed to distribute high-speed clocks in PC, workstation, datacom, telecom, and other high-performance applications. The part allows user to obtain 1x, 2x, and 4x REFIN output frequencies on respective output pins. The CY2303 has an on-chip PLL, which locks to an input clock presented on the REFIN pin. The PLL feedback is internally connected to the REF output. The input-to-output is guaranteed to be less than $\pm 200$ ps, and output-to-output skew is guaranteed to be less than 200 ps. Multiple CY2303 devices can accept the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is guaranteed to be less than 400 ps. ## **Logic Block Diagram** #### **Pinouts** Figure 1. CY2303 - 8-pin SOIC Top View ## **Pin Description** | Pin | Signal <sup>[1]</sup> | Description | |-----|-----------------------|-----------------------------------------------| | 1 | REF | REF output (1x reference input) | | 2 | GND | Ground | | 3 | REFIN | Input reference frequency, 5 V tolerant input | | 4 | N/C | No connect | | 5 | REFx2 | 2x reference input | | 6 | REFx4 | 4x reference input | | 7 | $V_{DD}$ | 3.3 V supply | | 8 | OE | Output enable (weak pull-up) | ## **Maximum Ratings** | Supply voltage to ground potential0.5 V to +7.0 V | Storage temperature65 °C to +150 °C | |---------------------------------------------------------------|-----------------------------------------------------------------| | DC input voltage (except ref)0.5 V to V <sub>DD</sub> + 0.5 V | Junction temperature | | DC input voltage REFIN0.5 V to 7 V | Static discharge voltage (per MIL-STD-883, method 3015)> 2000 V | ## **Operating Conditions** | Parameter | Description | | Max | Unit | | |-----------------|------------------------------------------------------------------------------------------------------|------|-----|------|--| | $V_{DD}$ | Supply voltage | 3.0 | 3.6 | V | | | T <sub>A</sub> | Operating temperature (ambient temperature) | 0 | 70 | °C | | | C <sub>L</sub> | Load capacitance, 10 MHz < F <sub>OUT</sub> < 133.33 MHz | - | 18 | pF | | | | Load capacitance, 133.33 MHz < F <sub>OUT</sub> < 166.67 MHz | - | 12 | pF | | | C <sub>IN</sub> | Input capacitance | - | 7 | pF | | | t <sub>PU</sub> | Power-up time for all $V_{DD}$ 's to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | 50 | ms | | #### Notes <sup>1.</sup> Weak pull-down on all outputs. ## **Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |-----------------|------------------------------------|-------------------------------------|-----|-----|------| | V <sub>IL</sub> | Input LOW voltage | | _ | 0.8 | V | | V <sub>IH</sub> | Input HIGH voltage | | 2.0 | _ | V | | I <sub>IL</sub> | Input LOW current | V <sub>IN</sub> = 0 V | _ | 100 | μΑ | | I <sub>IH</sub> | Input HIGH current | $V_{IN} = V_{DD}$ | _ | 50 | μΑ | | $V_{OL}$ | Output LOW voltage <sup>[2]</sup> | I <sub>OL</sub> = 8 mA | - | 0.4 | V | | V <sub>OH</sub> | Output HIGH voltage <sup>[2]</sup> | I <sub>OH</sub> = –8 mA | 2.4 | _ | V | | I <sub>DD</sub> | Supply current | Unloaded outputs, REFIN = 41.67 MHz | _ | 45 | mA | | | | Unloaded outputs, REFIN = 25 MHz | _ | 32 | mA | | | | Unloaded outputs, REFIN = 10 MHz | _ | 18 | mA | # **Switching Characteristics** | Parameter | Name | Test Conditions | Min | Тур | Max | Unit | |-------------------|------------------------------------------------------------|-----------------------------------------------------------------------|-----|-----|--------|------| | 1/t <sub>1</sub> | Output frequency | 18-pF load | 10 | - | 133.33 | MHz | | | | 12-pF load | - | - | 166.67 | MHz | | | Duty cycle <sup>[3]</sup> = $t_2 \div t_1$ | Measured at V <sub>DD</sub> /2 | 40 | 50 | 60 | % | | t <sub>3</sub> | Rise time <sup>[3]</sup> | Measured between 0.8 V and 2.0 V | - | _ | 1.20 | ns | | t <sub>4</sub> | Fall time <sup>[3]</sup> | Measured between 0.8 V and 2.0 V | | _ | 1.20 | ns | | t <sub>5</sub> | Output to output skew on rising edges <sup>[3]</sup> | All outputs equally loaded<br>Measured at V <sub>DD</sub> /2 | - | _ | 200 | ps | | t <sub>6</sub> | Delay, REFIN rising edge to REF rising edge <sup>[3]</sup> | Measured at V <sub>DD</sub> /2 from REFIN to any output | - | _ | ±200 | ps | | t <sub>7</sub> | Device to device skew <sup>[3]</sup> | Measured at $V_{DD}/2$ on the REF pin of the device (pin 1) | - | _ | 400 | ps | | tj | Period jitter <sup>[3]</sup> | Measured at F <sub>OUT</sub> < 133.33 MHz, loaded outputs, 18-pF load | - | ±80 | ±175 | ps | | t <sub>LOCK</sub> | PLL lock time <sup>[3]</sup> | Stable power supply, valid clocks presented on REFIN | | _ | 1.0 | ms | ## **Switching Waveforms** Figure 2. Duty Cycle Timing - Notes 2. Parameter is guaranteed by design and characterization. It is not 100% tested in production. 3. All parameters are specified with loaded outputs. ## Switching Waveforms (continued) Figure 3. All Outputs Rise/Fall Time Figure 4. Output to Output Skew Figure 5. Input to Output Propagation Delay Figure 6. Device to Device Skew ## **Test Circuits** Figure 7. Test Circuit #1 ## **Ordering Information** | Ordering Code | Package Type | Operating Range | | |---------------|------------------------------------|-------------------------|--| | Pb-free | | | | | CY2303SXC | 8-pin 150-mil SOIC | Commercial (0 to 70 °C) | | | CY2303SXCT | 8-pin 150-mil SOIC - Tape and Reel | Commercial (0 to 70 °C) | | #### **Ordering Code Definitions** ## **Package Diagram** Figure 8. 8-pin (150-Mil) SOIC S8 51-85066 \*D ## **Acronyms** | Acronym | Description | | |---------|---------------------|--| | FBK | Feedback | | | OE | Output enable | | | PLL | L Phase locked loop | | | REFIN | Reference input | | #### **Reference Documents** Reference documents are available through your local Cypress sales representative. You can also direct your requests to tsbusdev@cypress.com. | | Document Number | Document Title | Description | |---|-----------------|----------------|-------------| | Ν | A | NA | NA | ## **Document Conventions** #### **Units of Measure** | Symbol | Unit of Measure | | |--------|-----------------|--| | °C | degrees Celsius | | | Hz | Hertz | | | kHz | kilo Hertz | | | MHz | Mega Hertz | | | μA | micro Amperes | | | μF | micro Farads | | | μs | micro seconds | | | μV | micro Volts | | | mA | milli Amperes | | | mm | milli meters | | | ms | milli seconds | | | mV | milli Volts | | | ns | nano seconds | | | pA | pico Amperes | | | pF | pico Farads | | | ps | pico seconds | | | V | Volts | | # **Document History Page** | Document Title: CY2303 Phase-Aligned Clock Multiplier<br>Document Number: 38-07249 | | | | | | |------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | REV. | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 110514 | SZV | 01/07/02 | Change from Spec number: 38-01036 to 38-07249 | | | *A | 121852 | RBI | 12/14/02 | Power up requirements added to Operating Conditions Information | | | *B | 390413 | RGL | 08/10/05 | Added Lead-free devices<br>Added typical values for jitter | | | *C | 2568533 | AESA | 09/23/08 | Updated template. Removed part number CY2303SC and CY2303SI from Selector Guide table. Removed part number CY2303SC, CY2303SCT, CY2303SI, and CY2303SIT. | | | *D | 2897294 | KVM | 03/22/10 | Removed part numbers CY2303SXI and CY2303SXIT from ordering information table and related industrial temperature references. Updated package diagram. Updated copyright section. | | | *E | 3026183 | BASH | 09/01/2010 | Updated $t_J$ from 80 ps to $\pm$ 80 ps in Switching Characteristics on page 3. Ordering Code Definitions added on page 6. Acronyms, Reference Documents and Document Conventions added on page 7. | | ### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory Optical & Image Sensing PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2002-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-07249 Rev. \*E Revised September 01, 2010 Page 9 of 9