



#### **PI3PCIE3413**

#### 3.3V, PCI Express® 3.0 2-Lane, 3:1 Mux/DeMux Switch, with Power Down Feature

#### Features

- 4 Differential Channel, 3:1 Mux/DeMux
- PCI Express® 3.0 Performance, 8.0Gbps
- **Bi-directional** operation
- -3dB Bandwidth: 8GHz
- Low Bit-to-Bit Skew, 10ps max
- Low Crosstalk: -40dB@4 GHz
- Low Insertion Loss: -2.1dB@4 GHz (8.0Gbps)
- Low Return Loss:-10dB@4GHz (8.0Gbps)
- Low Off Isolation:-19dB @4GHz (8Gbps)
- Power Down option
- Supply Voltage 3.3V .
- Packaging (Pb-free & Green): - 42-contact, TQFN (ZH42)

#### **Black Diggram**

#### Description

Pericom Semiconductor's PI3PCIE3413 is an 12 to 4 differential channel multiplexer/demultiplexer switch. This solution can switch 2 full PCI Express® 3.0, lanes to one of three locations. Using a unique design technique, Pericom has been able to minimize the impedance of the switch such that the attenuation observed through the switch is mininal. The unique design technique also offers a layout targeted for PCI Express signals, which minimizes the channel to channel skew as well as channel to channel crosstalk as required by the PCI Express specification.

## Application

Routing of PCI Express 3.0, signals with low signal attenuation.

| Block Diagra     | ım   |                                                                                                                                                                                           | Pin Description (Top-side view)                                                                                                                 |
|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| A<br>A<br>A<br>A |      | B0+<br>B0-<br>B1+<br>B1-<br>C0+<br>C0+<br>C0-<br>C1-<br>D0+<br>D0-<br>D1+<br>B2-<br>B3+<br>B3+<br>B3+<br>C2+<br>C2-<br>C3-<br>C3-<br>D2+<br>D2-<br>D2+<br>D2-<br>D3+<br>D3-<br>D3-<br>D3- | $\begin{array}{c} \begin{array}{c} \begin{array}{c} \begin{array}{c} \begin{array}{c} \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$ |
| SEL1             | SEL2 | Function                                                                                                                                                                                  |                                                                                                                                                 |
| 0                | 0    | Power down<br>all switch hi-z                                                                                                                                                             | 18 19 20 21<br>                                                                                                                                 |
| 0                | 1    | A→B                                                                                                                                                                                       | <u>ں</u> ج ج ق                                                                                                                                  |
| 1                | 0    | A→C                                                                                                                                                                                       |                                                                                                                                                 |
| 1                | 1    | A→D                                                                                                                                                                                       |                                                                                                                                                 |

#### (Ton-side view)





## **PI3PCIE3413**

## **Pin Description**

| Pin #                       | Pin Name        | I/O | Description                                             |
|-----------------------------|-----------------|-----|---------------------------------------------------------|
| 2                           | A0+             | 1/0 |                                                         |
| 3                           | A0-             | I/O | Signal I/O, Channel 0, Port A                           |
| 6                           | A1+             | 1/0 | Simulation Channel 1 Part A                             |
| 7                           | A1-             | I/O | Signal I/O, Channel 1, Port A                           |
| 10                          | A2+             | I/O | Signal I/O. Channel 2. Dort A                           |
| 11                          | A2-             | 1/0 | Signal I/O, Channel 2, Port A                           |
| 14                          | A3+             | I/O | Signal I/O, Channel 3, Port A                           |
| 15                          | A3-             | 1/0 | Signal 1/0, Channel 5, Port A                           |
| 37                          | B0+             | I/O | Signal I/O, Channel 0, Port B                           |
| 36                          | B0-             | 1/0 | Signal 1/0, Channel 0, Port b                           |
| 33                          | B1+             | I/O | Signal I/O, Channel 1, Port B                           |
| 32                          | B1-             | 1/0 |                                                         |
| 29                          | B2+             | I/O | Signal I/O, Channel 2, Port B                           |
| 28                          | B2-             | 1/0 | Signal 1/0, Challiel 2, 101 D                           |
| 25                          | B3+             | I/O | Signal I/O, Channel 3, Port B                           |
| 24                          | B3-             | 1/0 |                                                         |
| 35                          | C0+             | I/O | Signal I/O, Channel 0, Port C                           |
| 34                          | C0-             | 1,0 |                                                         |
| 31                          | C1+             | I/O | Signal I/O, Channel 1, Port C                           |
| 30                          | C1-             |     |                                                         |
| 27                          | C2+             | I/O | Signal 1/O, Channel 2, Port C                           |
| 26                          | C2-             |     |                                                         |
| 23                          | C3+             | I/O | Signal I/O, Channel 3, Port C                           |
| 22                          | C3-             |     |                                                         |
| 4                           | D0+             | I/O | Signal I/O, Channel 0, Port D                           |
| 5                           | D0-             |     |                                                         |
| 8                           | D1+             | I/O | Signal I/O, Channel 1, Port D                           |
| 9                           | D1-             |     |                                                         |
| 12                          | D2+             | I/O | Signal I/O, Channel 2, Port D                           |
| 13                          | D2-             |     |                                                         |
| 16                          | D3+             | I/O | Signal I/O, Channel 3, Port D                           |
| 17                          | D3-             |     |                                                         |
| 40, 41                      | SEL2, SEL1      | I   | Operation mode Select. Please see Truth Table on Page 1 |
| 1, 19, 20, 38               | V <sub>DD</sub> | Pwr | 3.3V ±10% Positive Supply Voltage                       |
| 18,21, 39, 42 Center<br>Pad | GND             | Pwr | Power ground                                            |





**PI3PCIE3413** 

#### **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                | 65°C to +150°C |
|------------------------------------|----------------|
| Supply Voltage to Ground Potential | -0.5V to +4.6V |
| Channel DC Input Voltage           | –0.5V to 1.5V  |
| DC Output Current                  | 120mA          |
| Power Dissipation                  | 0.5W           |
| SEL DC Input Voltage               | -0.5V to 4.6V  |
|                                    |                |

Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **Electrical Characteristics**

**Recommended Operating Conditions** 

| Symbol            | Parameter                                         | Conditions            | Min    | Тур  | Max | Units   |
|-------------------|---------------------------------------------------|-----------------------|--------|------|-----|---------|
| V <sub>DD</sub>   | 3.3V Power Supply                                 |                       | 3.0    | 3.3  | 3.6 | V       |
| I <sub>DD</sub>   | Total current from V <sub>DD</sub><br>3.3V supply | SEL1,2 = 01, 10 or 11 |        | 0.15 | 1   | mA      |
| I <sub>DDQ</sub>  | Standby I <sub>DD</sub>                           | SEL1,2 = 00           | $\sim$ | 0.1  |     |         |
| T <sub>CASE</sub> | Case temperature range for operation within spec. |                       | -40    |      | 85  | Celsius |

# DC Electrical Characteristics for Switching over Operating Range

| Parameters            | Description                                                                           | Test Conditions <sup>1</sup>                   | Min | Typ <sup>(1)</sup> | Max  | Units |
|-----------------------|---------------------------------------------------------------------------------------|------------------------------------------------|-----|--------------------|------|-------|
| V <sub>IH</sub> - SEL | Input HIGH Voltage, SEL Input                                                         |                                                | 2   |                    | 3.6  |       |
| V <sub>IL</sub> - SEL | Input LOW Voltage, SEL Input                                                          |                                                | 0   |                    | 0.8  | V     |
| V <sub>IK</sub>       | Clamp Diode Voltage                                                                   | $V_{DD} = Max., I_{IN} = -18mA$                |     | -0.7               | -1.2 |       |
| IIH                   | Input HIGH Current, SEL                                                               | $V_{DD}$ = Max., $V_{IN}$ = $V_{DD}$           |     |                    | ±5   |       |
| IIL                   | Input LOW Current, SEL                                                                | $V_{DD}$ = Max., $V_{IN}$ = 0V                 |     |                    | ±5   | _μΑ   |
| IIH                   | Input HIGH Current, A <sub>X</sub> , B <sub>X</sub> , C <sub>X</sub> , D <sub>x</sub> | $V_{DD}$ = Max., $V_{IN}$ = 1.5V               | -10 |                    | +10  |       |
| I <sub>IL</sub>       | Input LOW Current, $A_X$ , $B_X$ , $C_X$ , $D_x$                                      | $V_{DD} = Max., V_{IN} = 0V$                   | -10 |                    | +10  | _ μΑ  |
| IOZH                  | HighZ HIGH Current, B <sub>X</sub> , C <sub>X</sub> , D <sub>x</sub>                  | V <sub>DD</sub> = Max., V <sub>IN</sub> = 1.5V | -10 |                    | +10  | μA    |
| IOZL                  | HighZ LOW Current, B <sub>X</sub> , C <sub>X</sub> , D <sub>x</sub>                   | $V_{DD} = Max., V_{IN} = 0V$                   | -10 |                    | +10  | μΑ    |

Typical values are at  $V_{DD} = 3.3V$ ,  $T_A = 25^{\circ}C$  ambient and maximum loading. 1.

#### **Switching Characteristics**

| Description                                                                                 | Test Conditions                                                                                                                                                                             | Min.                                                                                                                | Тур.                                                                                                                    | Max.                                                                                                                       | Units                                                                                                                          |
|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Line Enable Time - SEL to A <sub>N</sub> , B <sub>N</sub> , C <sub>N</sub> , D <sub>N</sub> |                                                                                                                                                                                             | 0.5                                                                                                                 | 41                                                                                                                      | 55                                                                                                                         |                                                                                                                                |
| Line Disable Time - SEL to $A_N$ , $B_N$ , $C_N$ , $D_N$                                    |                                                                                                                                                                                             | 0.5                                                                                                                 | 5                                                                                                                       | 25                                                                                                                         | ns                                                                                                                             |
| Bit-to-bit skew within the same differential pair                                           |                                                                                                                                                                                             |                                                                                                                     | 5                                                                                                                       | 10                                                                                                                         | ps                                                                                                                             |
| I                                                                                           | Line Enable Time - SEL to A <sub>N</sub> , B <sub>N</sub> , C <sub>N</sub> , D <sub>N</sub><br>Line Disable Time - SEL to A <sub>N</sub> , B <sub>N</sub> , C <sub>N</sub> , D <sub>N</sub> | Line Enable Time - SEL to $A_N$ , $B_N$ , $C_N$ , $D_N$<br>Line Disable Time - SEL to $A_N$ , $B_N$ , $C_N$ , $D_N$ | Line Enable Time - SEL to $A_N$ , $B_N$ , $C_N$ , $D_N$ 0.5Line Disable Time - SEL to $A_N$ , $B_N$ , $C_N$ , $D_N$ 0.5 | Line Enable Time - SEL to $A_N$ , $B_N$ , $C_N$ , $D_N$ 0.541Line Disable Time - SEL to $A_N$ , $B_N$ , $C_N$ , $D_N$ 0.55 | Line Enable Time - SEL to $A_N$ , $B_N$ , $C_N$ , $D_N$ 0.54155Line Disable Time - SEL to $A_N$ , $B_N$ , $C_N$ , $D_N$ 0.5525 |

Notes 1.

Guaranteed by design. Typical values are at VDD = 3.3V, TA = 25°C ambient and maximum loading.





**PI3PCIE3413** 

#### **Dynamic Electrical Characteristics**

| Param-<br>eter      | Description                   | Test Conditions     | Min.              | Typ. <sup>(1)</sup> | Max.  | Units |
|---------------------|-------------------------------|---------------------|-------------------|---------------------|-------|-------|
|                     |                               | f= 50MHz - 1.25GHz  | -0.84             | -0.7                |       | dB    |
| DDIL                | Differential Insertion Loss   | f= 1.25GHz - 2.5GHz | -1.44             | -1.2                |       |       |
| DDIL                | $(V_{IN} = -10 dBm, DC = 0V)$ | f= 2.5GHz - 4.0GHz  | -2.76             | -2.3                |       | uь    |
|                     |                               | f= 5.0GHz           | -3.24             | -2.7                |       |       |
|                     |                               | f= 50MHz - 1.25GHz  |                   | -22.8               | -18.2 |       |
|                     | Differential Return Loss      | f= 1.25GHz - 2.5GHz | $\boldsymbol{()}$ | -35                 | -28   | dB    |
| DDIL <sub>RL</sub>  |                               | f= 2.5GHz - 4.0GHz  |                   | -9.4                | -7.52 |       |
|                     |                               | f= 5.0GHz           |                   | -7                  | -5.6  |       |
|                     | Differential Off Isolation    | f= 50MHz - 1.25GHz  |                   | -34.8               | -27.8 | dB    |
|                     |                               | f= 1.25GHz - 2.5GHz |                   | -25.2               | -20.2 |       |
| DDIL <sub>OFF</sub> |                               | f= 2.5GHz - 4.0GHz  |                   | -19.5               | -15.6 |       |
|                     |                               | f= 5.0GHz           |                   | -18.5               | -14.8 |       |
|                     |                               | f= 50MHz - 1.25GHz  |                   | -48.5               | -38.8 |       |
| DDNEXT              | Near End Crosstalk            | f= 1.25GHz - 2.5GHz | 2                 | -43.4               | -34.7 | dB    |
|                     |                               | f= 2.5GHz - 4.0GHz  |                   | -42.7               | -34.2 |       |
|                     |                               | f= 5.0GHz           |                   | -42.7               | -34.2 |       |
| BW                  | -3dB Bandwidth                |                     |                   | 8.3                 |       | GHz   |

Notes:

Guaranteed by design. Typical values are at  $V_{DD} = 3.3V$ ,  $T_A = 25^{\circ}C$  ambient and maximum loading. 1.



Diff. Insertion Loss and Return Test Circuit

**Diff. Off Isolation Test Circuit** 

**Diff. Near End Xtalk Test Circuit** 





**PI3PCIE3413** 



#### **Differential Return Loss**





**PI3PCIE3413** 



#### **Differential Crosstalk**







**PI3PCIE3413** 

## **Test Circuit for Electrical Characteristics**<sup>(1-5)</sup>



#### **Switch Positions**

| Test                                | Switch |
|-------------------------------------|--------|
| t <sub>PLZ</sub> , t <sub>PZL</sub> | 3.0V   |
| t <sub>PHZ</sub> , t <sub>PZH</sub> | GND    |
| Prop Delay                          | Open   |
|                                     |        |

#### Notes:

- 1. C<sub>L</sub> = Load capacitance: includes jig and probe capacitance.
- $R_T$  = Termination resistance: should be equal to  $Z_{OUT}$  of the Pulse Generator 2.
- 3. Output 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
- output 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- All input impulses are supplied by generators having the following characteristics: PRR  $\leq$  MHz,  $Z_0 = 50\Omega$ ,  $t_R \leq 2.5$ ns,  $t_F \leq 2.5$ ns 4.
- The outputs are measured one at a time with one transition per measurement. 5.

#### **Switching Waveforms**



#### Voltage Waveforms Enable and Disable Times







**PI3PCIE3413** 

#### Packaging Information: 42-contact (TQFN)



For latest package info.

please check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/

#### **Ordering Information**

| Ordering Code  | Package Code | Package Description                                  |
|----------------|--------------|------------------------------------------------------|
| PI3PCIE3413ZHE | ZH           | 42-contact, Thin Fine Pitch Quad Flat No-Lead (TQFN) |
| NT 4           |              |                                                      |

Notes:

- · Thermal characteristics can be found on the company web site at www.diodes.com/design/support/packaging/
- E = Pb-free and Green
- X suffix = Tape/Reel



A product Line of Diodes Incorporated

PI3PCIE3413

#### IMPORTANT NOTICE

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### LIFE SUPPORT

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or

2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.

- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the
  - failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2016, Diodes Incorporated

www.diodes.com