# **EiceDRIVER**<sup>™</sup> **1ED020I12-BT Enhanced** ## Single channel isolated gate driver IC with DESAT and TLTOff ### **Features** - Single channel coreless transformer isolated gate driver IC - For 600 V/1200 V IGBTs and SiC MOSFETs - 2 A typical rail-to-rail output current - Integrated protection features, e.g. - V<sub>CEsat</sub>-detection (DESAT) - Short circuit clamping - Active shut-down - Active Miller clamp - Two-level turn-off (TLTOff) - 28 V absolute maximum output supply voltage - 2.0/2.0 μs maximum propagation delay - 50 kV/μs common mode transient immunity (CMTI) - 12/11 V output undervoltage lockout (UVLO) - Suitable for operation at high ambient temperature - Certified according to UL 1577 with $V_{ISO} = 3750 \text{ V (rms)}$ for 1 min - Basic insulation tested ## **Potential applications** - AC and brushless DC motor drives - High voltage DC/DC-converter - · UPS-systems - Solar inverter - · EV charging - Commercial, construction and agricultural vehicles (CAV) - Commercial air conditioner (CAC) - Industrial power supply PG-DSO-16-15 ### **Product validation** Qualified for applications listed above based on the test conditions in the relevant tests of JEDEC20/22. ### **Device information** | Product type | Typical output current | Certification(File<br>E311313) | Package | Evaluation board | |--------------|------------------------|--------------------------------|--------------|-------------------| | 1ED020I12-BT | ± 2 A | UL 1577 | PG-DSO-16-15 | EVAL-1ED020I12-BT | **Description** Table 1 Similar products | Product type | Typical output current | Certification(File<br>E311313) | Package | Evaluation board | |--------------|------------------------|--------------------------------|--------------|-------------------| | 1ED020I12-F2 | ± 2 A | - | PG-DSO-16-15 | 2ED100E12-F2 | | 1ED020I12-B2 | ± 2 A | UL 1577 | PG-DSO-16-15 | EVAL-1ED020I12-B2 | | 1ED020I12-FT | ± 2 A | _ | PG-DSO-16-15 | _ | | 2ED020l12-F2 | ± 2 A | - | PG-DSO-36-58 | EVAL-2ED020I12-F2 | ## **Description** The 1ED020I12-BT is a galvanic isolated single channel driver in a PG-DSO-16-15 300 mil wide body package that provides an output current capability of typically 2 A. All logic pins are 5 V CMOS compatible and could be directly connected to a microcontroller. The data transfer across galvanic isolation is realized by the integrated coreless transformer technology. The 1ED020I12-BT provides several protection features like IGBT two-level turn-off, desaturation protection, active Miller clamping and active shut down. Figure 1 Typical application v2.1 ## Table of contents ## **Table of contents** | | Table of contents | 3 | |-------|---------------------------------------------------------------------|----| | 1 | Block diagram | 5 | | 2 | Pin configuration and functionality | 5 | | 2.1 | Pin configuration | 5 | | 2.2 | Pin functionality | 6 | | 3 | Functional description | 7 | | 3.1 | Supply | 8 | | 3.2 | Internal protection features | 8 | | 3.2.1 | Undervoltage lockout (UVLO) | 8 | | 3.2.2 | RDY ready status output | 9 | | 3.2.3 | Watchdog timer | 10 | | 3.2.4 | Active shut-down | 10 | | 3.3 | Non-inverting and inverting inputs | 10 | | 3.4 | Driver output | 10 | | 3.5 | Two-level turn-off | 10 | | 3.6 | Minimal on-/off-time at two-level turn-off operation | 11 | | 3.7 | External protection features | 12 | | 3.7.1 | Desaturation protection | 12 | | 3.7.2 | Active Miller clamp | 12 | | 3.7.3 | Short circuit clamping | 12 | | 3.8 | /RST reset | 13 | | 4 | Electrical parameters | 13 | | 4.1 | Absolute maximum ratings | 13 | | 4.2 | Operating parameters | 14 | | 4.3 | Recommended operating parameters | | | 4.4 | Electrical characteristics | 16 | | 4.4.1 | Voltage supply | 16 | | 4.4.2 | Logic input and output | 17 | | 4.4.3 | Gate driver | 18 | | 4.4.4 | Active Miller clamp | 18 | | 4.4.5 | Short circuit clamping | 19 | | 4.4.6 | Dynamic characteristics | 19 | | 4.4.7 | Desaturation protection | 20 | | 4.4.8 | Active shut-down | 22 | | 4.4.9 | Two-level turn-off | 22 | | 5 | Insulation characteristics | 23 | | 5.1 | Tested according to VDE 0884-10 (Standard expired on Dec. 31, 2019) | 23 | | 5.2 | Recognized under UL 1577 (File E311313) | 23 | ## Table of contents | 6 | Timing diagrams | 24 | |-----|-----------------------------------|----| | 7 | Package outline | 26 | | 8 | Application notes | 26 | | 8.1 | Reference layout for thermal data | 26 | | 8.2 | Printed circuit board guidelines | 27 | | | Revision history | 27 | | | Disclaimer | 28 | ### 1 Block diagram ## 1 Block diagram Figure 2 Block diagram 1ED020I12-BT ## 2 Pin configuration and functionality ## 2.1 Pin configuration Table 2Pin configuration | Pin No. | Name | Function | |---------|-------|--------------------------------------| | 1 | VEE2 | Negative power supply output side | | 2 | DESAT | Desaturation protection | | 3 | GND2 | Signal ground output side | | 4 | TLSET | Two-level turn-off configuration pin | | 5 | VCC2 | Positive power supply output side | | 6 | OUT | Driver output | | 7 | CLAMP | Miller clamping | | 8 | VEE2 | Negative power supply output side | | 9 | GND1 | Ground input side | | 10 | IN+ | Non inverted driver input | v2.1 ### 2 Pin configuration and functionality #### Pin configuration (continued) Table 2 | Pin No. | Name | Function | |---------|------|----------------------------------| | 11 | IN- | Inverted driver input | | 12 | RDY | Ready output | | 13 | /FLT | Fault output, low active | | 14 | /RST | Reset input, low active | | 15 | VCC1 | Positive power supply input side | | 16 | GND1 | Ground input side | | | По | | 1 | |---|-------|------|----| | 1 | VEE2 | GND1 | 16 | | 2 | DESAT | VCC1 | 15 | | 3 | GND2 | /RST | 14 | | 4 | TLSET | /FLT | 13 | | 5 | VCC2 | RDY | 12 | | 6 | ООТ | IN- | 11 | | 7 | CLAMP | IN+ | 10 | | 8 | VEE2 | GND1 | 9 | | | Ш | | J | Figure 3 1ED020I12-BT (top view) #### Pin functionality 2.2 ### GND1 Ground connection of the input side. ### IN+ non-inverting gate driver input IN+ control signal for the driver output if IN- is set to low. (The IGBT is on if IN+ = high and IN- = low) A minimum pulse width is defined to make the IC robust against glitches at IN+. An internal pull-down resistor ensures IGBT off-state. ### IN- inverting gate driver input IN- control signal for driver output if IN+ is set to high. (IGBT is on if IN- = low and IN+ = high) A minimum pulse width is defined to make the IC robust against glitches at IN-. An internal pull-up resistor ensures IGBT off-state. ### /RST reset input Function 1: Enable/shutdown of the input chip. (The IGBT is off if /RST = low). A minimum pulse width is defined to make the IC robust against glitches at /RST. Function 2: Resets the DESAT fault-state of the chip if /RST is low for a time $t_{RST}$ . An internal pull-up resistor is used to ensure /FLT status output. #### /FLT fault output Open-drain output to report a desaturation error of the IGBT (/FLT is low if desaturation occurs) ### 3 Functional description #### RDY ready status Open-drain output to report the correct operation of the device (RDY = high if both chips are above the UVLO level and the internal chip transmission is faultless). #### VCC1 5 V power supply of the input chip #### VFF2 Negative power supply pins of the output chip. If no negative supply voltage is available, all *VEE2* pins have to be connected to *GND2*. ### **DESAT** desaturation detection input Monitoring of the IGBT saturation voltage ( $V_{CE}$ ) to detect desaturation caused by short circuits. If OUT is high, $V_{CE}$ is above a defined value and a certain blanking time has expired, the desaturation protection is activated and the IGBT is switched off. The blanking time is adjustable by an external capacitor. ### **CLAMP Miller clamping** Ties the gate voltage to ground after the IGBT has been switched off at a defined voltage to avoid a parasitic switch-on of the IGBT. During turn-off, the gate voltage is monitored and the clamp output is activated when the gate voltage goes below 2 V (related to VEE2). The clamp is designed for a Miller current up to 2 A. #### **GND2** reference ground Reference ground of the output chip. #### **OUT** driver output Output pin to drive an IGBT. The voltage is switched between *VEE2* and *VCC2*. In normal operating mode $V_{\text{OUT}}$ is controlled by *IN+*, *IN-* and */RST*. During error mode (UVLO, internal error or DESAT) $V_{\text{OUT}}$ is set to *VEE2* independent of the input control signals. ### VCC2 Positive power supply pin of the output side. #### TLSET two-level turn-off configuration Circuitry at *TLSET* adjust the two-level turn-off time with an external capacitor to *GND2* and the two level voltage with an external Zener diode to *GND2*. ## **3** Functional description The 1ED020I12-BT is an advanced IGBT gate driver that can be also used for driving power MOS devices. Control and protection functions are included to enable the design of high reliability systems. The device consists of two galvanic separated parts. The input chip can be directly connected to a standard 5 V DSP or microcontroller with CMOS in/output and the output chip is connected to the high voltage side. The rail-to-rail driver output enables the user to provide easy clamping of the IGBTs gate voltage during short circuit of the IGBT. So an increase of short circuit current due to the feedback via the Miller capacitance can be avoided. Further, a rail-to-rail output reduces power dissipation on a system-level. The device also includes IGBT desaturation protection with /FLT status output. A two-level turn-off feature with adjustable delay protects against excessive overvoltage at turn-off in case of overcurrent or short circuit condition. The same delay is applied at turn-on to prevent pulse width distortion. ### 3 Functional description The RDY status output reports if the device is supplied and operates correctly. Figure 4 Application example bipolar supply #### 3.1 Supply The driver 1ED020I12-BT is designed to support two different supply configurations, bipolar supply and unipolar supply. In bipolar supply the driver is typically supplied with a positive voltage of 15 V at VCC2 and a negative voltage of -8 V at VEE2. Negative supply prevents a dynamic turn on due to the additional charge which is generated from IGBT input capacitance times negative supply voltage. If an appropriate negative supply voltage is used, connecting CLAMP to IGBT gate is redundant and therefore typically not necessary. For unipolar supply configuration the driver is typically supplied with a positive voltage of 15 V at VCC2. Erratically dynamic turn on of the IGBT could be prevented with active Miller clamp function, so CLAMP output is directly connected to IGBT gate. Figure 5 Application example unipolar supply #### **Internal protection features** 3.2 #### **Undervoltage lockout (UVLO)** 3.2.1 To ensure correct switching of IGBTs the device is equipped with an undervoltage lockout for both chips, refer to Figure 16. If the power supply voltage $V_{VCC1}$ of the input chip drops below $V_{UVLOL1}$ a turn-off signal is sent to the output chip before power-down. The IGBT is switched off and the signals at IN+ and IN- are ignored as long as V<sub>VCC1</sub> reaches the power-up voltage $V_{\text{UVLOH1}}$ . If the power supply voltage $V_{VCC2}$ of the output chip goes down below $V_{UVLOL2}$ the IGBT is switched off and signals from the input chip are ignored as long as V<sub>VCC2</sub> reaches the power-up voltage V<sub>UVLOH2</sub>. VEE2 is not monitored, otherwise negative supply voltage range from 0 V to -12 V would not be possible. ### 3 Functional description Figure 6 VCC2 ramp up Figure 7 VCC2 ramp down and VCC2 drop ### 3.2.2 RDY ready status output The RDY output shows the status of three internal protection features. - UVLO of the input chip - UVLO of the output chip after a short delay - Internal signal transmission after a short delay It is not necessary to reset the *RDY* signal since its state only depends on the status of the former mentioned protection signals. ### 3 Functional description ### 3.2.3 Watchdog timer During normal operation the internal signal transmission is monitored by a watchdog timer. If the transmission fails for a given time, the IGBT is switched off and the *RDY* ready output reports an internal error. ### 3.2.4 Active shut-down The active shut-down feature ensures a safe IGBT off-state if the output chip is not connected to the power supply, IGBT gate is clamped at *OUT* to *VEE2*. ### 3.3 Non-inverting and inverting inputs There are two possible input modes to control the IGBT. At non-inverting mode *IN*+ controls the driver output while *IN*+ is set to low. At inverting mode IN- controls the driver output while *IN*+ is set to high, please see *Figure*14. A minimum input pulse width is defined to filter occasional glitches. ### 3.4 Driver output The output driver sections uses only MOSFETs to provide a rail-to-rail output. This feature permits that tight control of gate voltage during on-state and short circuit can be maintained as long as the drivers supply is stable. Due to the low internal voltage drop, switching behavior of the IGBT is predominantly governed by the gate resistor. Furthermore, it reduces the power to be dissipated by the driver. ### 3.5 Two-level turn-off The two-level turn-off introduces a second turn off voltage level at the driver output in between ON- and OFF level. This additional level ensures lower $V_{CE}$ overshoots at turn off by reducing gate emitter voltage of the IGBT at short circuits or over current events. The $V_{GE}$ level is adjusting the current of the IGBT at the end two-level turn-off interval, the required timing is depending on stray inductance and over current at beginning of two-level turn-off interval. Figure 8 Typical two-level turn-off switching behavior Reference voltage level and hold up time could be adjusted at *TLSET* pin. The reference voltage is set by the required Zener diode connected between pin *TLSET* and *GND2*. The holdup time is set by the capacitor connected to the same pin *TLSET* and *GND2*. ### 3 Functional description Figure 9 Typical $t_{TLSET}$ time over $C_{TLSET}$ capacitance The hold time can be adjusted during switch on using the whole capacitance connected at pin *TLSET* including capacitor, parasitic wiring capacitance and junction capacitance of Zener diode. When a switch on signal is given the IC starts to discharge $C_{TLSET}$ . Discharging $C_{TLSET}$ is stopped after 500 ns. Then $C_{TLSET}$ is charged with an internal charge current $I_{TLSET}$ . When the voltage of the capacitor $C_{TLSET}$ exceeds 7 V a second current source starts charging $C_{TLSET}$ up to $V_{ZDIODE}$ . At the end of this discharge-charge cycle the gate driver is switched on. The time between *IN* initiated switch-on signal (minus an internal propagation delay of approximately 200 ns) and switch-on of the gate drive is sampled and stored digitally. It represents the two-level turn-off set time $t_{\text{TLSET}}$ during switch-off. Due to digitalization the $t_{\text{PDon}}$ time can vary in time steps of 50 ns. If switch off is initiated from IN+, IN- or /RST signal, the gate driver is switched off immediately after internal propagation delay of approximately 200 ns and $V_{\rm OUT}$ begins to decrease to the second gate voltage level. For switch off initiated by DESAT, the gate driver switch off is delayed by desaturation sense to OUT delay, afterwards $V_{\rm OUT}$ begins to decrease to the second gate voltage level. For reaching second gate voltage level the output voltage $V_{\text{OUT}}$ is sensed and compared with the Zener voltage $V_{\text{ZDIODE}}$ . When $V_{\text{OUT}}$ falls below the reference voltage $V_{\text{ZDIODE}}$ of the Zener diode the switch off process is interrupted and $V_{\text{OUT}}$ is adjusted to $V_{\text{ZDIODE}}$ . *OUT* is switched to *VEE2* after the holdup time has passed. The two-level turn-off function cannot be disabled. ## 3.6 Minimal on-/off-time at two-level turn-off operation The 1ED020I12-BT driver requires minimal on and off time for proper operation in the application. Figure 10 Short switch-on pulses Minimal on time must be greater than the adjustable two level plateau time $t_{\mathsf{TLSET}}$ , shorter on times will be suppressed by generating of the plateau time. Due to the short on time, the voltage at $\mathsf{TLSET}$ pin does not reach the comparator threshold; therefore the driver does not turn on. #### 3 Functional description Figure 11 Short switch-off pulses A similar principle takes place for off time. Minimal off time must be greater than $t_{\mathsf{TLSET}}$ ; shorter off times will be suppressed, which means OUT stays on. Figure 12 Short switch-off pulses and ringing suppression A two level turn off plateau cannot be shortened by the driver. If the driver has entered the turn off sequence it cannot switch off due to the fact, that the driver has already entered the shut off mode. But if the driver input signal is turned on again, it will leave the lower level after $t_{TLSET}$ time by switching OUT to high. ### 3.7 External protection features ### 3.7.1 Desaturation protection A desaturation protection ensures the protection of the IGBT at short circuit. When the DESAT voltage goes up and reaches 9 V, the output is driven low. Further, the /FLT output is activated after DESAT to fault-off delay, please refer to *Figure 15*. An off command at *IN* during DESAT to fault-off delay is erasing the fault status. A programmable blanking time is used to allow enough time for IGBT saturation. Blanking time is provided by a highly precise internal current source and an external capacitor. ### 3.7.2 Active Miller clamp In a half bridge configuration the switched off IGBT tends to dynamically turn on during turn on phase of the opposite IGBT. A Miller clamp allows sinking the Miller current across a low impedance path in this high dV/dt situation. Therefore in many applications, the use of a negative supply voltage can be avoided. During turn-off, the gate voltage is monitored and the clamp output is activated when the gate voltage goes below typical 2 V (related to *VEE2*). The clamp is designed for a Miller current up to 2 A. ## 3.7.3 Short circuit clamping During short circuit the IGBTs gate voltage tends to rise because of the feedback via the Miller capacitance. An additional protection circuit connected to *OUT* and *CLAMP* limits this voltage to a value slightly higher than the supply voltage. A current of maximum 500 mA for 10 µs may be fed back to the supply through one of this paths. If higher currents are expected or a tighter clamping is desired external Schottky diodes may be added. ### **4 Electrical parameters** ### 3.8 /RST reset The reset input has two functions. - /RST is in charge of setting back the /FLT output. If /RST is low longer than a given time, /FLT will be cleared at the rising edge of /RST, refer to Figure 15; otherwise, it will remain unchanged - /RST works as enable/shutdown of the input logic, refer to Figure 14 ## 4 Electrical parameters ## 4.1 Absolute maximum ratings Note: Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. Unless otherwise noted all parameters refer to GND1. Table 3 Absolute maximum ratings | Parameter | Symbol | Values | | Unit | Note / | |-----------------------------------------------------------------------------------|---------------------|------------------------|--------------------------------------|------|---------------------------------| | | | Min. | Max. | | Test condition | | Positive power supply output side | V <sub>VCC2</sub> | -0.3 | 20 | V | 1) | | Negative power supply output side | V <sub>VEE2</sub> | -12 | 0.3 | V | 1) | | Maximum power supply voltage output side (V <sub>VCC2</sub> - V <sub>VEE2</sub> ) | V <sub>max2</sub> | _ | 28 | V | - | | Gate driver output | $V_{OUT}$ | V <sub>VEE2</sub> -0.3 | V <sub>VCC2</sub> +0.3 | V | _ | | Gate driver high output maximum current | I <sub>OUT</sub> | _ | 2.4 | Α | t = 2 μs | | Gate & clamp driver low output maximum current | I <sub>OUT</sub> | _ | 2.4 | А | t = 2 μs | | Maximum short circuit clamping time | t <sub>CLP</sub> | _ | 10 | μs | I <sub>CLAMP/OUT</sub> = 500 mA | | Positive power supply input side | V <sub>VCC1</sub> | -0.3 | 6.5 | V | - | | Logic input voltages (IN+,IN-,/RST) | $V_{LogicIN}$ | -0.3 | 6.5 | V | _ | | Opendrain Logic output voltage (/FLT) | $V_{/FLT}$ | -0.3 | 6.5 | V | _ | | Opendrain Logic output voltage ( <i>RDY</i> ) | $V_{RDY}$ | -0.3 | 6.5 | V | _ | | Opendrain Logic output current (/FLT) | I <sub>/FLT</sub> | _ | 10 | mA | - | | Opendrain Logic output current ( <i>RDY</i> ) | I <sub>RDY</sub> | _ | 10 | mA | - | | Pin <i>DESAT</i> voltage | V <sub>DESAT</sub> | -0.3 | V <sub>VCC2</sub> +0.3 | V | 1) | | Pin <i>CLAMP</i> voltage | V <sub>CLAMP</sub> | -0.3 | V <sub>VCC2</sub> +0.3 <sup>2)</sup> | V | 3) | | Input to output isolation voltage (GND2) | V <sub>offset</sub> | -1200 | 1200 | V | | | Junction temperature | TJ | -40 | 150 | °C | _ | With respect to GND2. <sup>&</sup>lt;sup>2</sup> May be exceeded during short circuit clamping. With respect to VEE2. ### **4 Electrical parameters** Table 3 Absolute maximum ratings (continued) | Parameter | Symbol | Values | | Unit | Note / | |-----------------------------------|----------------------|--------|------|------|----------------------------------------------| | | | Min. | Max. | | Test condition | | Storage temperature | $T_{S}$ | -55 | 150 | °C | _ | | Power dissipation, per input part | P <sub>D, IN</sub> | _ | 100 | mW | <sup>4)</sup> @T <sub>A</sub> = 25°C | | Power dissipation, at output side | $P_{D,OUT}$ | _ | 700 | mW | <sup>4)</sup> @ <i>T</i> <sub>A</sub> = 25°C | | Thermal resistance (input side) | $R_{thJA,IN}$ | _ | 160 | K/W | <sup>4)</sup> @ <i>T</i> <sub>A</sub> = 25°C | | Thermal resistance (output side) | $R_{thJA,OUT}$ | _ | 125 | K/W | <sup>4)</sup> @ <i>T</i> <sub>A</sub> = 25°C | | ESD capability | V <sub>ESD,HBM</sub> | - | 1.5 | kV | Human Body<br>Model <sup>5)</sup> | ### 4.2 Operating parameters Note: Within the operating range the IC operates as described in the functional description. Unless otherwise noted all parameters refer to GND1. Table 4 Operating parameters | Parameter | Symbol | Values | | Unit | Note /<br>Test condition | |-----------------------------------------------------------------------------------|---------------------|------------------------|---------------------------------|-------|--------------------------| | | | Min. | Max. | | | | Positive power supply output side | V <sub>VCC2</sub> | 13 | 20 | V | 6) | | Negative power supply output side | $V_{VEE2}$ | -12 | 0 | V | 6) | | Maximum power supply voltage output side (V <sub>VCC2</sub> - V <sub>VEE2</sub> ) | V <sub>max2</sub> | - | 28 | V | - | | Positive power supply input side | V <sub>VCC1</sub> | 4.5 | 5.5 | V | _ | | Logic input voltages (IN+,IN-,/RST) | $V_{LogicIN}$ | -0.3 | 5.5 | V | - | | Pin <i>CLAMP</i> voltage | $V_{CLAMP}$ | V <sub>VEE2</sub> -0.3 | V <sub>VCC2</sub> <sup>7)</sup> | V | - | | Pin <i>DESAT</i> voltage | $V_{DESAT}$ | -0.3 | V <sub>VCC2</sub> | V | 6) | | Pin TLSET voltage | $V_{TLSET}$ | -0.3 | V <sub>VCC2</sub> | V | 6) | | Ambient temperature | $T_{A}$ | -40 | 105 | °C | - | | Common mode transient immunity <sup>8)</sup> | $ dV_{\rm ISO}/dt $ | _ | 50 | kV/μs | @ 500 V | ## 4.3 Recommended operating parameters v2.1 Output IC power dissipation is derated linearly at 10 mW/°C above 62°C. Input IC power dissipation does not require derating. See *Figure 18* for reference layouts for these thermal data. Thermal performance may change significantly with layout and heat dissipation of components in close proximity. <sup>&</sup>lt;sup>5</sup> According to EIA/JESD22-A114-B (discharging a 100 pF capacitor through a 1.5 kΩ series resistor). <sup>&</sup>lt;sup>6</sup> With respect to *GND2*. <sup>&</sup>lt;sup>7</sup> May be exceeded during short circuit clamping. <sup>8</sup> The parameter is not subject to production test - verified by design/characterization ### 4 Electrical parameters Note: Unless otherwise noted all parameters refer to GND1. ### Table 5 Recommended operating parameters | Parameter | Symbol | Value | Unit | Note / Test condition | |-----------------------------------|-------------------|-------|------|-----------------------| | Positive power supply output side | V <sub>VCC2</sub> | 15 | V | 9) | | Negative power supply output side | V <sub>VEE2</sub> | -8 | V | 9) | | Positive power supply input side | V <sub>VCC1</sub> | 5 | V | - | <sup>&</sup>lt;sup>9</sup> With respect to *GND2*. ### **4 Electrical parameters** ### 4.4 Electrical characteristics Note: The electrical characteristics include the spread of values in supply voltages, load and junction temperatures given below. Typical values represent the median values at $T_A = 25$ °C. Unless otherwise noted all voltages are given with respect to their respective GND (GND1 for pins 9 to 16, GND2 for pins 1 to 8). ## 4.4.1 Voltage supply ### Table 6 Voltage supply | Parameter | Symbol | | Values | Unit | Note / Test | | |-----------------------------------------------------------------------------|---------------------|------|--------|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | condition | | UVLO threshold input | V <sub>UVLOH1</sub> | - | 4.1 | 4.3 | V | _ | | chip | $V_{UVLOL1}$ | 3.5 | 3.8 | _ | V | _ | | UVLO hysteresis input<br>chip (V <sub>UVLOH1</sub> - V <sub>UVLOL1</sub> ) | V <sub>HYS1</sub> | 0.15 | _ | _ | V | _ | | UVLO threshold output | V <sub>UVLOH2</sub> | - | 12.0 | 12.6 | V | - | | chip | V <sub>UVLOL2</sub> | 10.4 | 11.0 | _ | V | - | | UVLO hysteresis output<br>chip (V <sub>UVLOH2</sub> - V <sub>UVLOL2</sub> ) | V <sub>HYS2</sub> | 0.7 | 0.9 | - | V | _ | | Quiescent current input<br>chip | $I_{\mathrm{Q1}}$ | - | 7 | 9 | mA | $V_{VCC1} = 5 \text{ V}$ $IN+ = \text{High},$ $IN- = \text{Low}$ $=>OUT = \text{High},$ $RDY = \text{High},$ $/FLT = \text{High}$ | | Quiescent current output chip | I <sub>Q2</sub> | - | 4 | 6 | mA | $V_{VCC2} = 15 \text{ V}$ $V_{VEE2} = -8 \text{ V}$ $IN+ = \text{High,}$ $IN- = \text{Low}$ $=>OUT = \text{High,}$ $RDY = \text{High,}$ $/FLT = \text{High}$ | ### 4 Electrical parameters #### Logic input and output 4.4.2 #### Logic input and output Table 7 | Parameter | Symbol | | Values | | Unit | Note / Test condition | | |--------------------------------------------------|--------------------------------------------------------------------------|------|--------|------|------|-----------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | IN+,IN-, /RST low input voltage | $V_{\text{IN+,L}}, V_{\text{IN-,L}}, V_{\text{IN-,L}}, V_{\text{RST,L}}$ | _ | - | 1.5 | V | - | | | IN+,IN-,/RST high input voltage | $V_{\text{IN+,H}}, V_{\text{IN-,H}}, V_{\text{IN-,H}}, V_{\text{RST,H}}$ | 3.5 | _ | _ | V | _ | | | IN-,/RST input current | I <sub>IN-</sub> , I <sub>/RST</sub> | -400 | -100 | _ | μΑ | $V_{\text{IN-}} = GND1$<br>$V_{/\text{RST}} = GND1$ | | | IN+ input current | I <sub>IN+</sub> , | _ | 100 | 400 | μΑ | $V_{IN+} = VCC1$ | | | RDY,/FLT pull-up current | I <sub>P,RDY</sub> , I <sub>P,/FLT</sub> | -400 | -100 | _ | μΑ | $V_{RDY} = GND1$<br>$V_{/FLT} = GND1$ | | | Input pulse suppression IN+, IN- | t <sub>MININ+</sub> ,<br>t <sub>MININ-</sub> | 30 | 40 | - | ns | - | | | Input pulse suppression /RST for enable/shutdown | $t_{MINRST}$ | 30 | 40 | - | ns | - | | | Pulse width /RST for reseting /FLT | t <sub>/RST</sub> | 800 | - | - | ns | - | | | /FLT low woltage | $V_{/\text{FLT,L}}$ | _ | _ | 300 | mV | I <sub>SINK,/FLT</sub> = 5 mA | | | RDY low voltage | $V_{RDY,L}$ | _ | _ | 300 | mV | I <sub>SINK,RDY</sub> = 5 mA | | ### **4 Electrical parameters** ### 4.4.3 Gate driver ### Table 8 Gate driver | Parameter | Symbol | | Values | | Unit | Note / Test | |-----------------------------------|--------------------|-----------------------|-------------------------|-------------------------|------|---------------------------------------------------------------------| | | | Min. | Тур. | Max. | | condition | | High level output | V <sub>OUTH1</sub> | V <sub>CC2</sub> -1.2 | V <sub>CC2</sub> -0.8 | _ | V | I <sub>OUTH</sub> = -20 mA | | voltage | V <sub>OUTH2</sub> | V <sub>CC2</sub> -2.5 | V <sub>CC2</sub> -2.0 | _ | V | I <sub>OUTH</sub> = -200 mA | | | V <sub>OUTH3</sub> | V <sub>CC2</sub> -9 | V <sub>CC2</sub> -5 | _ | V | I <sub>OUTH</sub> = -1 A | | | V <sub>OUTH4</sub> | | V <sub>CC2</sub> -10 | _ | V | I <sub>OUTH</sub> = -2 A | | High level output peak<br>current | J <sub>оитн</sub> | -1.5 | -2.0 | - | A | <ul><li>IN+ = High,</li><li>IN- = Low;</li><li>OUT = High</li></ul> | | Low level output | V <sub>OUTL1</sub> | _ | V <sub>VEE2</sub> +0.04 | V <sub>VEE2</sub> +0.09 | V | I <sub>OUTL</sub> = 20 mA | | voltage | V <sub>OUTL2</sub> | _ | V <sub>VEE2</sub> +0.3 | V <sub>VEE2</sub> +0.85 | V | I <sub>OUTL</sub> = 200 mA | | | V <sub>OUTL3</sub> | _ | V <sub>VEE2</sub> +2.1 | V <sub>VEE2</sub> +5 | V | I <sub>OUTL</sub> = 1 A | | | V <sub>OUTL4</sub> | _ | V <sub>VEE2</sub> +7 | _ | V | I <sub>OUTL</sub> = 2 A | | Low level output peak<br>current | I <sub>OUTL</sub> | 1.5 | 2.0 | - | A | IN+ = Low,<br>IN- = Low;<br>OUT = Low,<br>$V_{VCC2} = 15 V,$ | | | | | | | | $V_{\text{VEE2}} = -8 \text{ V}$ | ## 4.4.4 Active Miller clamp Table 9 Active Miller clamp | Parameter | Symbol | | Values | Unit | Note / Test condition | | |-------------------------|----------------------|------|-------------------------|-------------------------|-----------------------|----------------------------| | | | Min. | Тур. | Max. | | | | Low level clamp | V <sub>CLAMPL1</sub> | _ | V <sub>VEE2</sub> +0.03 | V <sub>VEE2</sub> +0.08 | V | I <sub>OUTL</sub> = 20 mA | | voltage | V <sub>CLAMPL2</sub> | _ | V <sub>VEE2</sub> +0.3 | V <sub>VEE2</sub> +0.8 | V | I <sub>OUTL</sub> = 200 mA | | | $V_{CLAMPL3}$ | _ | V <sub>VEE2</sub> +1.9 | V <sub>VEE2</sub> +4.8 | V | I <sub>OUTL</sub> = 1 A | | Low level clamp current | I <sub>CLAMPL</sub> | 2 | - | - | A | 10) | | Clamp threshold voltage | $V_{CLAMP}$ | 1.6 | 2.1 | 2.4 | V | Related to VEE2 | The parameter is not subject to production test - verified by design/characterization ### **4 Electrical parameters** ## 4.4.5 Short circuit clamping Table 10 Short circuit clamping | Parameter | Symbol | | Values | | Unit | Note / Test | | |--------------------------------------|-----------------------|------|--------|------|------|---------------------------------------------|--| | | | Min. | Тур. | Max. | | condition | | | Clamping voltage (OUT) | V <sub>CLPout</sub> | _ | 0.8 | 1.3 | V | IN+ = High, | | | $(V_{\text{OUT}} - V_{\text{VCC2}})$ | | | | | | IN- = Low, | | | | | | | | | <i>OUT</i> = High | | | | | | | | | I <sub>OUT</sub> = 500 mA pulse test, | | | | | | | | | $t_{\text{CLPmax}} = 10 \mu \text{s}$ | | | Clamping voltage | V <sub>CLPclamp</sub> | _ | 1.3 | _ | V | IN+ = High, | | | $(CLAMP)$ $(V_{VCLAMP}-V_{VCC2})$ | | | | | | IN- = Low, | | | | | | | | | <i>OUT</i> = High | | | | | | | | | I <sub>CLAMP</sub> = 500 mA<br>(pulse test, | | | | | | | | | $t_{\text{CLPmax}} = 10 \mu \text{s}$ | | | Clamping voltage | $V_{\rm CLPclamp}$ | _ | 0.7 | 1.1 | V | IN+ = High, | | | (CLAMP) | | | | | | IN- = Low, | | | | | | | | | <i>OUT</i> = High | | | | | | | | | $I_{\text{CLAMP}} = 20 \text{ mA}$ | | ## **4.4.6 Dynamic characteristics** Dynamic characteristics are measured with $V_{\rm VCC1}$ = 5 V, $V_{\rm VCC2}$ = 15 V and $V_{\rm VEE2}$ = -8 V. Table 11 Dynamic characteristics | Parameter | Symbol | | Values | | Unit | Note / Test condition | |------------------------------------------------------------------------------------|-------------------------------------|------|--------|------|------|------------------------------------------| | | | Min. | Тур. | Max. | | | | Input IN+, IN- to output propagation delay ON and OFF | t <sub>PDON</sub> ,t <sub>PDO</sub> | 1.5 | 1.75 | 2.0 | μs | $C_{TLSET} = 0$<br>$T_{A} = 25^{\circ}C$ | | Input IN+, IN- to output propagation delay distortion ( $t_{PDOFF}$ - $t_{PDON}$ ) | t <sub>PDISTO</sub> | -40 | -10 | 20 | ns | | | IN+, IN- input to output propagation delay ON variation due to temp | $t_{ m PDON,t}$ | - | - | 200 | ns | $^{11)}C_{TLSET} = 0$ | | IN+, IN- input to output propagation delay OFF variation due to temp | $t_{PDOFF,t}$ | - | - | 230 | ns | $^{11)}C_{TLSET} = 0$ | $<sup>^{11}\,</sup>$ $\,$ The parameter is not subject to production test - verified by design/characterization ### **4 Electrical parameters** Table 11 Dynamic characteristics (continued) | Parameter | Symbol | | Values | | Unit | Note / Test | | |---------------------------------------------------------------------------------------------------------------|-----------------------|------|--------|------|------|-------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | condition | | | $IN+$ , $IN-$ input to output propagation delay distortion variation due to temp ( $t_{PDOFF}$ - $t_{PDON}$ ) | t <sub>PDISTO,t</sub> | - | - | 25 | ns | 11) <sub>C<sub>TLSET</sub></sub> = 0 | | | Rise time | $t_{RISE}$ | 10 | 30 | 60 | ns | $C_{LOAD} = 1 \text{ nF}$ $V_L 10\%,$ $V_H 90\%$ | | | | | 150 | 400 | 800 | ns | $C_{LOAD} = 34 \text{ nF}$<br>$V_{L} 10\%,$<br>$V_{H} 90\%$ | | | Fall time | t <sub>FALL</sub> | 10 | 20 | 40 | ns | $C_{LOAD} = 1 \text{ nF}$ $V_L 10\%$ , $V_H 90\%$ | | | | | 100 | 250 | 500 | ns | $C_{LOAD} = 34 \text{ nF}$<br>$V_{L} 10\%,$<br>$V_{H} 90\%$ | | ## 4.4.7 Desaturation protection Table 12Desaturation protection | Parameter | Symbol | | Values | | Unit | Note / Test | |--------------------------------------|-----------------------|------|--------|------|------|--------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | condition | | Blanking capacitor charge current | I <sub>DESATC</sub> | 450 | 500 | 550 | μΑ | $V_{VCC2} = 15 \text{ V},$ $V_{VEE2} = -8 \text{ V}$ $V_{DESAT} = 2 \text{ V}$ | | Blanking capacitor discharge current | I <sub>DESATD</sub> | 11 | 15 | - | mA | $V_{VCC2} = 15 \text{ V},$<br>$V_{VEE2} = -8 \text{ V}$<br>$V_{DESAT} = 6 \text{ V}$ | | Desaturation reference level | V <sub>DESAT</sub> | 8.5 | 9 | 9.5 | V | V <sub>VCC2</sub> = 15 V | | Desaturation sense to OUT low delay | t <sub>DESATOUT</sub> | - | 250 | 320 | ns | $V_{\text{OUT}} = 90\%$ $C_{\text{LOAD}} = 1 \text{ nF}$ | | Desaturation sense to /FLT low delay | t <sub>DESATFLT</sub> | - | - | 2.25 | μs | $V_{/FLT} = 10\%;$<br>$I_{/FLT} = 5 \text{ mA}$ | <sup>11</sup> The parameter is not subject to production test - verified by design/characterization ### 4 Electrical parameters ### Table 12 Desaturation protection (continued) | Parameter | Symbol | Values | | | Unit | Note / Test | |--------------------------|---------------------|--------|------|------|------|-----------------------------------------------------------| | | | Min. | Тур. | Max. | | condition | | Desaturation low voltage | V <sub>DESATL</sub> | 40 | 70 | 110 | mV | <i>IN</i> + = low, <i>IN</i> - = low,<br><i>OUT</i> = low | ### 4 Electrical parameters ### 4.4.8 Active shut-down ### Table 13 Active shut-down | Parameter | Symbol | Values | | | Unit | Note / Test | |--------------------------|-----------------------------------|--------|------|------|------|-----------------------------| | | | Min. | Тур. | Max. | | condition | | Active shut-down voltage | V <sub>ACTSD</sub> <sup>12)</sup> | _ | _ | 2.0 | V | I <sub>OUT</sub> = -200 mA, | | | | | | | | V <sub>VCC2</sub> open | ### 4.4.9 Two-level turn-off ### Table 14 Two-level turn-off | Parameter | Symbol | | Values | | Unit | Note / Test<br>condition | |-------------------------------------------------------------------------------------------------|---------------------|------|--------|-----------------------|------|---------------------------| | | | Min. | Тур. | Max. | | | | External reference voltage range (Zener-Diode) | V <sub>ZDIODE</sub> | 7.5 | - | V <sub>CC2</sub> -0.5 | V | - | | Reference voltage for setting two-level delay time | V <sub>TLSET</sub> | 6.6 | 7 | 7.3 | V | - | | Current for setting two-<br>level delay time and<br>external reference voltage<br>(Zener-Diode) | I <sub>TLSET</sub> | 420 | 500 | 550 | μА | V <sub>TLSET</sub> = 10 V | | Exteral capacitance range | C <sub>TLSET</sub> | 0 | _ | 220 | pF | _ | 5 Insulation characteristics ### 5 Insulation characteristics Insulation characteristics are guaranteed only within the safety maximum ratings which must be ensured by protective circuits in application. Surface mount classification is class A in accordance with CECCOO802. This coupler is suitable for rated insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. ### 5.1 Tested according to VDE 0884-10 (Standard expired on Dec. 31, 2019) Since the standard has expired on December 31, 2019, the product and its testing has not been changed. Table 15 According to VDE 0884-10 (Standard expired on Dec. 31, 2019) | Description | Symbol | Characteristic | Unit | |-----------------------------------------------------------------------------------------------------------------|-------------------|----------------|--------| | Installation classification per EN 60664-1, Table 1 | | I-IV | _ | | for rated mains voltage ≤ 150 V (rms) | | I-III | | | for rated mains voltage ≤ 300 V (rms) | | 1-11 | | | for rated mains voltage ≤ 600 V (rms) | | | | | Climatic classification (IEC68-1) | | 40/105/21 | _ | | Pollution degree (EN 60664-1) | | 2 | _ | | Minimum external clearance | CLR | 8.12 | mm | | Minimum external creepage | CPG | 8.24 | mm | | Minimum comparative tracking index | СТІ | 175 | _ | | Maximum repetitive insulation voltage | V <sub>IORM</sub> | 1420 | V (pk) | | Input to output test voltage, method b <sup>13)</sup> | $V_{PR}$ | 2663 | V (pk) | | $V_{\rm IORM}$ * 1.875 = $V_{\rm PR}$ , 100% production test with $t_{\rm m}$ = 1 sec, partial discharge < 5 pC | | | | | Input to output test voltage, method a <sup>13)</sup> | $V_{PR}$ | 2272 | V (pk) | | $V_{\rm IORM}$ * 1.6 = $V_{\rm PR}$ , 100% production test with $t_{\rm m}$ = 60 sec, partial discharge < 5 pC | | | | | Highest allowable overvoltage | V <sub>IOTM</sub> | 6000 | V (pk) | | Maximum surge insulation voltage | V <sub>IOSM</sub> | 6000 | V | | Insulation resistance at $T_S$ , $V_{IO} = 500 \text{ V}$ | R <sub>IO</sub> | > 109 | Ω | ## 5.2 Recognized under UL 1577 (File E311313) Table 16 Recognized under UL 1577 | Description | Symbol | Characteristic | Unit | |--------------------------------------|-----------------------|----------------|---------| | Insulation withstand voltage / 1 min | $V_{ISO}$ | 3750 | V (rms) | | Insulation test voltage / 1 s | V <sub>ISO,test</sub> | 4500 | V (rms) | Refer to VDE 0884 for a detailed description of Method a and Method b partial discharge test profiles. 6 Timing diagrams # 6 Timing diagrams Figure 13 Propagation delay, rise and fall time Figure 14 Typical switching behavior Figure 15 DESAT switch-off behavior ## 6 Timing diagrams Figure 16 UVLO behavior 7 Package outline #### **Package outline** 7 Figure 17 PG-DSO-16-15 300 mil body #### **Application notes** 8 #### Reference layout for thermal data 8.1 The PCB layout shown in Figure 18 represents the reference layout used for the thermal characterization. Pins 9 and 16 (GND1) and pins 1 and 8 (VEE2) require ground plane connections for achieving maximum power dissipation. The 1ED020I12-BT is conceived to dissipate most of the heat generated through this pins. ### **Revision history** Figure 18 Reference layout for thermal data (Copper thickness 102 μm) ### 8.2 Printed circuit board guidelines Following factors should be taken into account for an optimum PCB layout. - Sufficient spacing should be kept between high voltage isolated side and low voltage side circuits. - The same minimum distance between two adjacent high-side isolated parts of the PCB should be maintained to increase the effective isolation and reduce parasitic coupling. - In order to ensure low supply ripple and clean switching signals, bypass capacitor trace lengths should be kept as short as possible. - Lowest trace length for VEE2 to GND2 decoupling could be achieved with capacitor closed to pins 1 and 3. ## **Revision history** | Document version | Date of release | Description of changes | |------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | v2.1 | 2020-01-01 | <ul> <li>Update to new template</li> <li>Editorial changes to headlines, descriptions and figures</li> <li>Update to VDE 0884-10 expiration date, product and testing have not been changed</li> </ul> | | v2.0 | 2012-07-31 | first data sheet release | #### Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2020-01-01 Published by Infineon Technologies AG 81726 Munich, Germany © 2020 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? ${\bf Email: erratum@infineon.com}$ Document reference IFX-sjq1576063276734 #### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury