# 3.3V ECL 1:2 Differential Fanout Buffer #### Description The MC100LVEL11 is a differential 1:2 fanout buffer. The device is functionally similar to the E111 device but with higher performance capabilities. Having within-device skews and output transition times significantly improved over the E111, the LVEL11 is ideally suited for those applications which require the ultimate in AC performance. The differential inputs of the LVEL11 employ clamping circuitry to maintain stability under open input conditions. If the inputs are left open (pulled to $V_{\rm EE}$ ) the Q outputs will go LOW. #### **Features** - 330 ps Propagation Delay - 5 ps Skew Between Outputs - High Bandwidth Output Transitions - The 100 Series Contains Temperature Compensation - PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.8 V - Internal Input Pulldown Resistors on D, Pullup and Pulldown Resistors on D - $\bullet\;$ Q Output will Default LOW with Inputs Open or at $V_{EE}$ - These Devices are Pb-Free and are RoHS Compliant Figure 1. Logic Diagram and Pinout Assignment #### ON Semiconductor® www.onsemi.com # MARKING DIAGRAMS\* SOIC-8 D SUFFIX CASE 751 TSSOP-8 DT SUFFIX CASE 948R DFN8 MN SUFFIX CASE 506AA A = Assembly Location = Wafer Lot Y = Year W = Work Week M = Date Code = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. **Table 1. PIN DESCRIPTION** | Pin | Function | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Q0, <del>Q0</del> ; Q1, <del>Q1</del> | ECL Data Outputs | | D, $\overline{D}$ | ECL Data Inputs | | V <sub>CC</sub> | Positive Supply | | V <sub>EE</sub> | Negative Supply | | EP | (DFN8 only) Thermal exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. | **Table 2. ATTRIBUTES** | Charac | teristics | Value | | | | |--------------------------------------------------------|----------------------------------------------------------|-------------------------------|--|--|--| | Internal Input Pulldown Resistor | 75 kΩ | | | | | | Internal Input Pullup Resistor | | 75 kΩ | | | | | ESD Protection | Human Body Model<br>Machine Model<br>Charge Device Model | > 4 KV<br>> 400 V<br>> 2 kV | | | | | Moisture Sensitivity, Indefinite To | ime Out of Drypack (Note 1) SOIC-8 TSSOP-8 DFN8 | Level 1<br>Level 3<br>Level 1 | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | Transistor Count | | 63 | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. **Table 3. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Units | |-------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|-------------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 8 to 0 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -8 to 0 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6 to 0<br>-6 to 0 | V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +95 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lpfm<br>500 lpfm | SOIC-8<br>SOIC-8 | 190<br>130 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-8 | 41 to 44 ± 5% | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lpfm<br>500 lpfm | TSSOP-8<br>TSSOP-8 | 185<br>140 | °C/W | | $\theta_{JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | TSSOP-8 | 41 to 44 ± 5% | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | DFN8<br>DFN8 | 129<br>84 | °C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | <2 to 3 sec @ 260°C | | 265 | °C | | θJC | Thermal Resistance (Junction-to-Case) | (Note 2) | DFN8 | 35 to 40 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 2. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) Table 4. LVPECL DC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}$ ; $V_{EE} = 0.0 \text{ V}$ (Note 3) | | | | -40°C | | | 25°C | | | 95°C | | | |--------------------|-----------------------------------------------------------------------------------------------------------------------|-------------|-------|------------|-------------|------|------------|-------------|------|------------|--------------------------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 24 | 28 | | 24 | 28 | | 25 | 30 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 4) | 2215 | 2295 | 2420 | 2275 | 2345 | 2420 | 2275 | 2345 | 2420 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 4) | 1470 | 1605 | 1745 | 1490 | 1595 | 1680 | 1490 | 1595 | 1680 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2135 | | 2420 | 2135 | | 2420 | 2135 | | 2420 | mV | | $V_{IL}$ | Input LOW Voltage (Single–Ended) | 1490 | | 1825 | 1490 | | 1825 | 1490 | | 1825 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential) (Note 8) $V_{pp} < 500 \text{ mV} \\ V_{pp} \geqq 500 \text{ mV}$ | 1.2<br>1.4 | | 3.1<br>3.1 | 1.1<br>1.3 | | 3.1<br>3.1 | 1.1<br>1.3 | | 3.1<br>3.1 | V<br>V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current D D | 0.5<br>-600 | | | 0.5<br>-600 | | | 0.5<br>-600 | | | μ <b>Α</b><br>μ <b>Α</b> | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 3. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary $\pm 0.3$ V. 4. Outputs are terminated through a 50 $\Omega$ resistor to V<sub>CC</sub> 2.0 V. - V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1.0 V. Table 5. LVNECL DC CHARACTERISTICS $V_{CC} = 0.0 \text{ V}$ ; $V_{EE} = -3.3 \text{ V}$ (Note 6) | | | | -40°C | | | 25°C | | | 95°C | | | |-----------------|-----------------------------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|--------------------------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 24 | 28 | | 24 | 28 | | 25 | 30 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 7) | -1085 | -1005 | -880 | -1025 | -955 | -880 | -1025 | -955 | -880 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 7) | -1830 | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1810 | | -1475 | -1810 | | -1475 | -1810 | | -1475 | mV | | VIHCMR | Input HIGH Voltage Common Mode Range (Differential) (Note 8) $V_{pp} < 500 \text{ mV} \\ V_{pp} \geqq 500 \text{ mV}$ | -2.1<br>-1.9 | | -0.2<br>-0.2 | -2.2<br>-2.0 | | -0.2<br>-0.2 | -2.2<br>-2.0 | | -0.2<br>-0.2 | V<br>V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current D | 0.5<br>-600 | | | 0.5<br>-600 | | | 0.5<br>-600 | | | μ <b>Α</b><br>μ <b>Α</b> | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 6. Input and output parameters vary 1:1 with V $_{CC}$ . V $_{EE}$ can vary $\pm 0.3$ V. - Outputs are terminated through a 50 \( \Omega\) resistor to \( \V\_{CC} \) 2.0 \( \V.\) V<sub>IHCMR</sub> min varies 1:1 with \( \V\_{EE}\), max varies 1:1 with \( \V\_{CC}\). The \( \V\_{IHCMR}\) range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between \( \V\_{PP}\)min and 1.0 \( \V.\). Table 6. AC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}; V_{EE} = 0.0 \text{ V} \text{ or } V_{CC} = 0.0 \text{ V}; V_{EE} = -3.3 \text{ V} \text{ (Note 9)}$ | | | | -40°C | | | 25°C | | | 95°C | | | |--------------------------------------|-----------------------------------------------------------------------------------|-----|---------|-----------------|-----|---------|-----------------|-----|---------|-----------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Toggle Frequency | | | | | 1.0 | | | | | GHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output | 235 | | 385 | 255 | 330 | 405 | 285 | | 435 | ps | | t <sub>SKEW</sub> | Within-Device Skew (Note 10) Device-to-Device (Note 11) Duty Cycle Skew (Note 12) | | 5<br>10 | 20<br>150<br>20 | | 5<br>10 | 20<br>150<br>20 | | 5<br>10 | 20<br>150<br>20 | ps | | t <sub>JITTER</sub> | Random Clock Jitter (RMS) | | | | | 0.6 | | | | | ps | | $V_{PP}$ | Input Swing (Note 13) | 200 | | 1000 | 200 | | 1000 | 200 | | 1000 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q<br>(20% – 80%) | 120 | | 320 | 120 | 220 | 320 | 120 | | 320 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Duty cycle skew is the difference between a t<sub>PLH</sub> and t<sub>PHL</sub> propagation delay through a device. V<sub>PP</sub>(min) is the minimum input swing for which AC parameters guaranteed. The device will function properly with input swings below 200 mV, however, AC delays may move outside of the specified range. The device has a DC gain of ≈40. Figure 2. Output Swing versus Frequency <sup>9.</sup> VEE can vary ±0.3 V. <sup>10.</sup> Within-device skew defined as identical transitions on similar paths through a device. <sup>11.</sup> Device–to–device skew for identical transitions at identical V<sub>CC</sub> levels. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|----------------------|-----------------------| | MC100LVEL11DG | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | MC100LVEL11DR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | MC100LVEL11DTG | TSSOP-8<br>(Pb-Free) | 100 Units / Rail | | MC100LVEL11DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel | | MC100LVEL11MNR4G | DFN8<br>(Pb-Free) | 1000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ### **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques **AN1406/D** – Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices #### PACKAGE DIMENSIONS #### SOIC-8 NB CASE 751-07 **ISSUE AK** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT - IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIN | IETERS | INCHES | | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.053 | 0.069 | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.27 | BSC | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | J | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | M | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | #### **SOLDERING FOOTPRINT\*** SCALE 6:1 <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **PACKAGE DIMENSIONS** #### TSSOP-8 **DT SUFFIX** CASE 948R-02 **ISSUE A** **DETAIL E** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR - TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 2.90 | 3.10 | 0.114 | 0.122 | | В | 2.90 | 3.10 | 0.114 | 0.122 | | С | 0.80 | 1.10 | 0.031 | 0.043 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.40 | 0.70 | 0.016 | 0.028 | | G | 0.65 | BSC | 0.026 BSC | | | K | 0.25 | 0.40 | 0.010 | 0.016 | | L | 4.90 | BSC | 0.193 | BSC | | М | 0 ° | 6 ° | ٥° | 6° | #### PACKAGE DIMENSIONS #### DFN8 2x2, 0.5P CASE 506AA **ISSUE E** 8X L 0.10 С AB 0.05 С NOTE 3 Ф #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN - 0.15 AND 0.20 MM FROM TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | | | |-----|-------------|------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 0.80 | 1.00 | | | | | | A1 | 0.00 | 0.05 | | | | | | A3 | 0.20 | REF | | | | | | b | 0.20 | 0.30 | | | | | | D | 2.00 | BSC | | | | | | D2 | 1.10 | 1.30 | | | | | | E | 2.00 | BSC | | | | | | E2 | 0.70 | 0.90 | | | | | | е | 0.50 | BSC | | | | | | K | 0.30 | REF | | | | | | L | 0.25 | 0.35 | | | | | | L1 | | 0.10 | | | | | #### RECOMMENDED **SOLDERING FOOTPRINT\*** Mounting Techniques Reference Manual, SOLDERRM/D. \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and ECLinPS Plus is a trademark of Semiconductor Components Industries, LLC. -D2 → **BOTTOM VIEW** le⊦ ON Semiconductor and the unarregistered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative