# Frequency Generator/Jitter Attenuation Device For Wireless Infrastructure Applications # 813076 **OBSOLETE** **DATASHEET** ## GENERAL DESCRIPTION The ICS813076I is a member of the HiperClocks family of high performance clock solutions from IDT. The ICS813076I a PLL based synchronous clock solution that is optimized for wireless infrastructure equipment where frequency translation and jitter attenuation is needed. The device contains two internal PLL stages that are cascaded in series. The first PLL stage attenuates the reference clock jitter by using an internal or external VCXO circuit. The internal VCXO requires the connection of an external inexpensive pullable crystal (XTAL) to the ICS813076I. This first PLL stage (VCXO PLL) uses external passive loop filter components which are used to optimize the PLL loop bandwidth and damping characteristics for the given application. The output of the first stage VCXO PLL is a stable and jitter-tolerant reference input for the second PLL stage of 30.72MHz. The second PLL stage provides frequency translation by multiplying the output of the first stage up to 614.4MHz. The low phase noise characteristics of the clock signal is maintained by the internal FemtoClock™ PLL, which requires no external components or configuration. Two independently configurable frequency dividers translate the 491.52MHz or 614.4MHz internal VCO signal to the desired output frequencies. All frequency translation ratios are set by device configuration pins. Alternative to the clock frequency multiplication functionality, the ICS813076I can work as a VCXO. Enabling the VCXO mode allows the output frequency of 614.4MHz/N or 491.52MHz/N to be pulled by the input voltage of the VC pin. - Supported input reference clock frequencies: 15.36MHz. - 30.72MHz 61.44MHz - Supported output clock frequencies: 30.72MHz 122.88MHz 153.6MHz 491.52MHz 614.4MHz ## **FEATURES** - Two operation modes: input frequency multiplier and VCXO - · Nine differential LVPECL outputs, organized in three independent output banks - Two selectable differential input clocks can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL - Maximum output frequency: 614.4MHz - FemtoClock VCO frequency: 491.52MHz or 614.4MHz (typical) - Frequency generation optimized for wireless infrastructure equip- - Attenuates the phase jitter of the input clock signal by using a low-cost pullable fundamental mode crystal (XTAL) - Multiplies the input clock frequency by 1, 4, 5, 16 or 20 - LVCMOS/LVTTL levels for all input/output controls - · PLL fast-lock control - VCXO PLL bandwidth can be optimized for jitter attenuation and reference frequency tracking using external loop filter components - Absolute pull range: ±50ppm - RMS phase jitter (12kHz 20MHz): 0.97ps (typical) - Full 3.3V supply 1 - -40°C to 85°C ambient operating temperature - · Available in lead-free (RoHS 6) package - For functional replacement device use 8T49N286-dddNLGI ## **BLOCK DIAGRAM** TABLE 1. PIN DESCRIPTIONS | Number | Name | | уре | Description | |------------------------------------------------|---------------------------------------------------------------|------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | LF1 | Analog<br>Input | | Input from external loop filter. VCXO control voltage input. | | 2 | LF0 | Analog<br>Output | | Output to external loop filter. Charge pump output. | | 3 | ISET | Analog | | Charge pump current setting pin. | | 4 | VC | Analog | | Control voltage to the VCXO. | | 5 | FLM | Input | Pulldown | VCXO-PLL fast lock mode. LVCMOS/LVTTL interface levels. See Table 3H. | | 6, 7, 37, 61 | V <sub>cc</sub> | Power | | Core power supply pins. | | 8 | CLK1 | Input | Pulldown | Non-inverting differential reference clock input. | | 9 | nCLK1 | Input | Pullup/<br>Pulldown | Inverting differential clock input. $V_{_{\infty}}/2$ bias voltage when left floating. | | 10 | nMR | Input | Pullup | Master reset pin. LVCMOS/LVTTL interface levels. See Table 3I. | | 11 | CLK0 | Input | Pulldown | Non-inverting differential reference clock input. | | 12 | nCLK0 | Input | Pullup/<br>Pulldown | Inverting differential clock input. $V_{_{\rm cc}}/2$ bias voltage when left floating. | | 13, 36, 43, 55,<br>64 | V <sub>EE</sub> | Power | | Negative supply pins. | | 14 | LOCK | Output | | VCXO-PLL lock state. In VCXO-PLL mode (VC_SEL = 0), logic HIGH at the LOCK output indicates frequency lock of the VCXO-PLL. In VCXO-PLL mode (VC_SEL = 1), the state of LOCK is always 0. LVCMOS/LVTTL interface levels. | | 15, 30, 33, 40,<br>46, 51, 54 | V <sub>cco</sub> | Power | | Output supply pins. | | 16,<br>17 | NA_SEL1,<br>NA_SEL0 | Input | Pulldown | FemtoPLL output-divider for QA outputs. LVCMOS/LVTTL interface levels. See Table 3F. | | 18,<br>19 | NB_SEL1,<br>NB_SEL0 | Input | Pulldown | FemtoPLL output-divider for QB outputs. LVCMOS/LVTTL interface levels. See Table 3F. | | 20,<br>21 | NC_SEL1,<br>NC_SEL0 | Input | Pulldown | FemtoPLL output-divider for QC outputs. LVCMOS/LVTTL interface levels. See Table 3F. | | 22 | P_SEL | Input | Pulldown | VCXO pre-divider selection. LVCMOS/LVTTL interface levels. See Table 3B. | | 23 | nBYPASS | Input | Pullup | PLL mode selection. LVCMOS/LVTTL interface levels. See Table 3G. | | 24 | nSTOP | Input | Pullup | Ouput clock stop pin. LVCMOS/LVTTL interface levels. See Table 3J. | | 25 | REF_SEL | Input | Pulldown | Selects the input reference clock. LVCMOS/LVTTL interface levels.<br>See Table 3E. | | 26, 56, 57 | nc | Unused | | No connect. | | 27 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 28, 29<br>31, 32<br>34, 35 | QB2, nQB2<br>QB1, nQB1<br>QB0, nQB0 | Output | | Differential Bank B clock outputs. LVPECL interface levels. | | 38, 39<br>41, 42<br>44, 45<br>47, 48<br>49, 50 | QA4, nQA4<br>QA3, nQA3<br>QA2, nQA2<br>QA1, nQA1<br>nQA0, QA0 | Output | | Differential Bank A clock outputs. LVPECL interface levels. | | 52, 53 | nQC, QC | Output | | Differential Bank C clock outputs. LVPECL interface levels. | | 58 | MF_SEL | Input | Pulldown | Femto-PLL feedback divider selection. LVCMOS/LVTTL interface levels. See Table 3D. | | 59 | MV_SEL | Input | Pulldown | VCXO M-divider selection. LVCMOS/LVTTL interface levels. See Table 3C. | | 60 | VC_SEL | Input | Pulldown | Controls the mode of operation. LVCMOS/LVTTL interface levels. See Table 3K. | | 62,<br>63 | XTAL_OUT,<br>XTAL_IN | Input | | VCXO crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output. | NOTE: Pulldown and Pullup refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R | Input Pullup Resistor | | | 51 | | kΩ | | R | Input Pulldown Resistor | | | 51 | | kΩ | #### **DEVICE CONFIGURATION** The ICS813076I is a two stage device, a VCXO PLL stage followed by a low phase noise FemtoClock PLL multiplier stage. The VCXO PLL stage uses a pullable crystal to lock to the reference clock. The low phase noise FemtoClock multiplies the VCXO PLL output clock up to 614.4MHz and three independent output dividers scale the frequency down to the desired output frequencies. With a given input and VCXO frequency, the output frequency is a function of the P, MV, Table 3A. Frequency Configuration Examples Table (f<sub>vexo</sub> = 30.72MHz) | f (MU=) | f (MU-) | Ratio | Configuration | | | | |-----------------------|------------------------|-------|---------------|----|----|------------| | f <sub>IN</sub> (MHz) | f <sub>out</sub> (MHz) | | Р | MV | MF | NA, NB, NC | | 30.72 | 30.72 | 1 | 1 | 1 | 20 | 20 | | 30.72 | 122.8 | 4 | 1 | 1 | 20 | 5 | | 30.72 | 153.6 | 5 | 1 | 1 | 20 | 4 | | 30.72 | 614.4 | 20 | 1 | 1 | 20 | 1 | | 30.72 | 24.576 | 4/5 | 1 | 1 | 16 | 20 | | 30.72 | 98.304 | 16/5 | 1 | 1 | 16 | 5 | | 30.72 | 122.8 | 4 | 1 | 1 | 16 | 4 | | 30.72 | 491.52 | 16 | 1 | 1 | 16 | 1 | NOTE: The example frequency configuration table is intended to show the most common frequency translations. The following example will illustrate the configuration process. FIGURE 1. APPLICATION EXAMPLE (153.6MHz CLOCK GENERATION AND JITTER ATTENUATION) The VCXO pre-divider (P) down-scales the input reference frequency $f_{\text{\tiny REF}}$ and enables the use of the ICS813076I at a variety of input frequencies. P\_SEL and MV\_SEL must be set to match the Table 3B. VCXO Pre-Divider (P) Configuration Table | Input | | | |-------|----------------------|---------------------------| | P_SEL | Pre-Divider Function | Operation | | 0 | ÷1 | $f_{PD} = f_{REF} \div 1$ | | 1 | ÷2 | $f_{pp} = f_{per} \div 2$ | TABLE 3D. FEMTOCLOCK FEEDBACK DIVIDER (MF) CONFIGURATION TABLE | Input | | | |--------|------------------------|-------------------------------------------| | MF_SEL | Multiplier MF Function | Operation | | 0 | 20 | $f_{\text{vco}} = f_{\text{vcxo}}^{*} 20$ | | 1 | 16 | $f_{vco} = f_{vcxo}^{*} 16$ | VCXO frequency: $f_{_{\text{REF}}} \div P = f_{_{_{VCXO}}} \div \text{MV}$ . For instance, at the nominal VCXO frequency of 30.72MHz and if MV equals two, the input frequency must be an integer multiple of 15.36MHz. TABLE 3C. VCXO MULTIPLIER (MV-DIVIDER) CONFIGURATION TABLE | Input | | | |--------|------------------------|-------------------------| | MV_SEL | Multiplier MV Function | Operation | | 0 | 1 | $f_{VCXO} = f_{PD}$ | | 1 | 2 | $f_{VCXO} = f_{PD} * 2$ | TABLE 3E. INPUT REFERENCE CLOCK MULTIPLEXER CONFIGURATION TABLE | Input | | |-------------|---------------------------------------------| | REF_SEL | Operation | | 0 (default) | Selects CLK0, nCLK0 as PLL reference signal | | 1 | Selects CLK1, nCLK1 as PLL reference signal | TABLE 3F. PLL OUTPUT-DIVIDER (NA, NB, NC) CONFIGURATION TABLE | Inp | uts | Output Dividers | | |---------|---------|-----------------|------------------------------------------| | Nx_SEL1 | Nx_SEL0 | NA, NB, NC | Operation | | 0 | 0 | ÷1 | $f_{OUT} = f_{VCO}$ | | 0 | 1 | ÷4 | $f_{\text{OUT}} = f_{\text{VCO}} \div 4$ | | 1 | 0 | ÷5 | $f_{\text{OUT}} = f_{\text{VCO}} \div 5$ | | 1 | 1 | ÷20 | $f_{out} = f_{vco} \div 20$ | The FemtoClock PLL stage multiplies the VCXO frequency (30.72MHz) to 491.52MHz or 614.4MHz. The output frequency equals: [( $f_{\text{per}} \div P$ ) \* MV \* MF] $\div$ N. The NA, NB and NC dividers operate independently. TABLE 3G. PLL BYPASS CONFIGURATION TABLE | Input | | |-----------|------------------------------------------------------------------------------------------------------------------------------------------| | nBYPASS | Operation | | 0 | $f_{out} = f_{REF} \div N$<br>VCXO and PLL bypassed, no jitter attenuation and frequency multiplication. AC specifications do not apply. | | i ideiaum | ((f <sub>REF</sub> ÷ P) * MV * MF) ÷ N<br>VCXO and PLL operation, jitter attenuation and frequency multiplication enabled. | The nBYPASS control should be set to logic HIGH for normal operation. nBYPASS = 0 enables the PLL bypass mode for factory test. TABLE 3H. FAST LOCK MODE CONFIGURATION TABLE | Input | | |-------------|----------------------------------------------------------------------------------------| | FLM | Operation | | 0 (default) | Normal operation. | | 1 | Fast PLL lock operation. Use this mode only during start-up to decrease PLL lock time. | TABLE 31. RESET AND OUTPUT CONFIGURATION TABLE | Input | | |-------------|-------------------------------------------| | nMR | Operation | | 0 | The Femto-PLL is reset. | | 1 (default) | Normal operation and outputs are enabled. | FIGURE 2. RECOMMENDED START-UP TIMING DIAGRAM TABLE 3J. RESET AND OUTPUT CONFIGURATION TABLE | Input | | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | nSTOP | Operation | | 0 | QA[4:0], QB[2:0] and QC outputs are stopped in logic LOW state. nQA[4:0], nQB[2:0] and nQC outputs are stopped in logic HIGH state (QX = LOW, nQX = HIGH). The assertion of nSTOP is asynchronous to the internal clock signal and may cause an output runt pulse. | | 1 (default) | Normal operation and outputs enabled. | Table 3K. VC\_SEL Configuration Table | Input | Mode of | | CLKx Input Func- | LF0, LF1, ISET | | |----------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------| | VC_SEL | Operation | VC Function | tion | Function | Output Frequency | | 0<br>(default) | Frequency multi-<br>plier: the refer-<br>ence clock signal<br>is jitter attenuated<br>and frequency-<br>multiplied | VC input has no function | Enabled, the device locks to CLK0 or CLK1 | Enabled | $\begin{split} f_{_{OUT}} &= ((f_{_{REF}}/P)^*MV^*MF)/N \\ f_{_{XTAL}} &= 30.72MHz \\ The PLL locks to the selected \\ CLKx input \end{split}$ | | 1 | frequency is a | VC controls the VCXO frequency directly $f_{_{VCXO}} = 30.72 MHz \pm 50 ppm$ | Disabled | Disabled | $f_{\text{out}} = (30.72 \text{MHz} \pm 50 \text{ppm}) \text{*MF/N}$ $f_{\text{out}}$ is pulled by the control voltage on the VC pin | ## **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>cc</sub> 4.6V Inputs, $V_{cc}$ -0.5V to $V_{cc}$ + 0.5V Outputs, I (LVPECL) Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{_{\rm JA}}$ 31.8°C/W (0 mps) Storage Temperature, T $_{_{\rm STG}}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. **Table 4A. Power Supply DC Characteristics,** $V_{cc} = V_{cco} = 3.3V \pm 5\%$ , $V_{ee} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V | Analog Supply Voltage | | V <sub>cc</sub> – 0.09 | 3.3 | V <sub>cc</sub> | V | | V <sub>co</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 250 | mA | | CCA | Analog Supply Current | | | | 17 | mA | **Table 4B. LVCMOS/LVTTL DC Characteristics,** $V_{cc} = V_{cco} = 3.3V \pm 5\%$ , $V_{ee} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|-------------------------------------------------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------| | V | Input High Volt | age | | 2 | | V <sub>cc</sub> + 0.3 | V | | V | Input Low Volta | age | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input<br>High Current | NA_SEL[0:1], NB_SEL[0:1], NC_ SEL[0:1], MF_SEL, FLM, P_SEL, MV_SEL, REF_SEL, VC_SEL | V <sub>cc</sub> = V <sub>IN</sub> = 3.465V | | | 150 | μА | | | | nMR, nSTOP,<br>nBYPASS | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V | | | 5 | μА | | I <sub>IL</sub> | Input<br>Low Current | NA_SEL[0:1], NB_SEL[0:1], NC_ SEL[0:1], MF_SEL, FLM, P_SEL, MV_SEL, REF_SEL, VC_SEL | $V_{cc} = 3.465V, V_{IN} = 0V$ | -5 | | | μА | | | | nMR, nSTOP,<br>nBYPASS | V <sub>cc</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{cc} = V_{cco} = 3.3V \pm 5\%$ , $V_{ee} = 0V$ , Ta = -40°C to 85°C | Symbol | Parameter | Parameter | | Minimum | Typical | Maximum | Units | |-----------------|------------------------------------|----------------------------|--------------------------------------------|-----------------------|---------|------------------------|-------| | I <sub>IH</sub> | Input High Current | CLK0, CLK1<br>nCLK0, nCLK1 | V <sub>IN</sub> = V <sub>CC</sub> = 3.465V | | | 150 | μA | | | Input Low Current | CLK0, CLK1 | $V_{_{IN}} = 0V, V_{_{CC}} = 3.465V$ | -5 | | | μΑ | | I <sub>IL</sub> | Imput Low Current | nCLK0, nCLK1 | $V_{_{IN}} = 0V, V_{_{CC}} = 3.465V$ | -150 | | | μΑ | | V <sub>c</sub> | VCXO Control Volta | ge | | 0 | | V <sub>cc</sub> | ٧ | | V | Peak-to-Peak Input Voltage; NOTE 1 | | | 0.15 | | 1.3 | V | | V | Common Mode Inpo | ut Voltage; NOTE 1, 2 | | V <sub>EE</sub> + 0.5 | | V <sub>EE</sub> - 0.85 | ٧ | NOTE 1: V<sub>\_</sub> should not be less than -0.3V. NOTE 2: Common mode voltage is defined as V<sub>\_H</sub>. Table 4D. LVPECL DC Characteristics, $V_{cc} = V_{cco} = 3.3V \pm 5\%$ , $V_{ee} = 0V$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 0.9 | V | | V <sub>oL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | V | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to V $_{cco}$ - 2V. $\textbf{TABLE 5A. AC CHARACTERISTICS, V}_{\text{CC}} = V_{\text{CCO}} = 3.3V \pm 5\%, V_{\text{EE}} = 0V, TA = -40^{\circ}\text{C to } 85^{\circ}\text{C (VC} = 0, FREQUENCY MULTIPLIER)}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | | |--------------------------------|----------------------------------------------|-----------------------------|----------------------------------|--------------------------------|---------|------------------|--------|-----| | f<br><sub>REF</sub> | Input Frequency;<br>NOTE 1 | CLK0/nCLK0 or<br>CLK1/nCLK1 | nBYPASS = 1 | 15.36MHz - 50ppm | | 61.44MHz + 50ppm | | | | fosc | XTAL Frequency | | | | 30.72 | | MHz | | | | | | nBYPASS = 1,<br>MF = 20, N = 1 | | 614.4 | | MHz | | | | | | nBYPASS = 1,<br>MF = 20, N = 4 | | 153.6 | | MHz | | | | | | nBYPASS = 1,<br>MF = 20, N = 5 | | 122.88 | | MHz | | | f | Output Frequency; | OAY OBY OC | nBYPASS = 1,<br>MF = 20, N = 20 | | 30.72 | | MHz | | | оит | NOTE 2 | | nBYPASS = 1,<br>MF = 16, N = 1 | | 491.52 | | MHz | | | | | | | nBYPASS = 1,<br>MF = 16, N = 4 | | 122.88 | | MHz | | | | | nBYPASS = 1,<br>MF = 16, N = 5 | | 98.304 | | MHz | | | | | | nBYPASS = 1,<br>MF = 16, N = 20 | | 24.576 | | MHz | | | <i>t</i> jit(Ø) | RMS Phase Jitter;<br>Integration Range: 12kl | Hz - 20MHz | f = 61.44MHz,<br>XTAL = 30.72MHz | | 0.97 | | ps | | | | | 10Hz offset | | | -59.4 | | dBc/Hz | | | | | 100Hz offset | | | -60.4 | | dBc/Hz | | | | 0: 1 0:1 0 | 1kHz offset | XTAL = 30.72MHz | | -79.4 | | dBc/Hz | | | Ф | Single-Side Band<br>Phase Noise at | 10kHz offset | | | -106.7 | | dBc/Hz | | | $\Phi_{_{_{ m n}}}$ | f <sub>OUT</sub> = 614MHz | 100kHz offset | | | -112.9 | | dBc/Hz | | | | 001 | spurious | Does not include harmonic spurs | -42 | | | dB | | | | | sub harmonics | | -19 | | | dB | | | tsk(o) | Output Skew; NOTE 3 | $f_{QA} = f_{QB} = f_{QC}$ | | | | 240 | ps | | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | | 20% to 80% | 160 | | 700 | ps | | | | Outrout Duty Oval- | | N ≠ 1 | 45 | | 55 | % | | | odc | Output Duty Cycle | | N = 1 | 40 | | 60 | % | | | + | PLL Lock Time | FLM = 1 | | | 360 | 600 | ms | | | LOCK | IFLL LOCK TIME | FLM = 0 | | | 2.5 | 5.0 | s | | NOTE 1: $f_{\text{\tiny REF}}$ depends on P and M. In all applications, $f_{\text{\tiny REF}}$ = (30.72MHz ÷ MV \* P) ± 50ppm. NOTE 2: $f_{\text{\tiny OUT}}$ = (( $f_{\text{\tiny REF}}$ ÷ P) \* MV \* MF) ÷ N. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. **Table 5B. AC Characteristics,** $V_{cc} = V_{cco} = 3.3V \pm 5\%$ , $V_{ee} = 0V$ , $Ta = -40^{\circ}C$ to $85^{\circ}C$ (VC = 1, VCXO Mode) | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|-----------------------------------------|----------------------------|--------------------------------------------------|---------|---------|---------|--------| | fosc | XTAL Frequency | | | | 30.72 | | MHz | | | | | nBYPASS = 1, MF = 20, N = 1 | | 614.4 | | MHz | | | | | nBYPASS = 1, MF = 20, N = 4 | | 153.6 | | MHz | | | | | nBYPASS = 1, MF = 20, N = 5 | | 122.88 | | MHz | | f | Output Frequency; | QAx, QBx, QC | nBYPASS = 1, MF = 20, N = 20 | | 30.72 | | MHz | | <b>f</b><br>out | NOTE 1 | QAX, QDX, QC | nBYPASS = 1, MF = 16, N = 1 | | 491.52 | | MHz | | | | | nBYPASS = 1, MF = 16, N = 4 | | 122.88 | | MHz | | | | | nBYPASS = 1, MF = 16, N = 5 | | 98.304 | | MHz | | | | | nBYPASS = 1, MF = 16, N = 20 | | 24.576 | | MHz | | APR | Absolute Pull Range | | | -50 | | 50 | ppm | | BW | Modulation Bandwid | dth of VCXO | | | 200 | | kHz | | L <sub>vc</sub> | Tuning Linearity | | VC = 0.6V to 1.4V | | ±6.5 | | % | | tjit(Ø) | RMS Phase Jitter;<br>Integration Range: | 12kHz - 20MHz | f <sub>оυт</sub> = 122.88МHz,<br>XTAL = 30.72МHz | | 0.88 | | ps/rms | | | | 10Hz offset | | | -41.18 | | dBc/Hz | | | | 100Hz offset | | | -72.82 | | dBc/Hz | | | Single-Side Band | 1kHz offset | XTAL = 30.72MHz | | -104.19 | | dBc/Hz | | F <sub>n</sub> | Phase Noise at | 10kHz offset | | | -126.63 | | dBc/Hz | | | f <sub>оит</sub> = 122.88МНz | 100kHz offset | | | -128.57 | | dBc/Hz | | | | spurious | Does not include harmonic spurs | | -51 | | dB | | | | sub harmonics | | | -11 | | dB | | tsk(o) | Output Skew;<br>NOTE 2 | $f_{QA} = f_{QB} = f_{QC}$ | | | | 240 | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Tin | ne | 20% to 80% | 160 | | 700 | ps | | odc | Output Duty Cycle | | N ≠ 1 | 45 | | 55 | % | | Juc | Calput Duty Cycle | | N = 1 | 40 | | 60 | % | NOTE 1: $f_{out} = ((30.72 MHz) * MF) \div N \pm 50 ppm$ . NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. # PARAMETER MEASUREMENT INFORMATION ## 3.3V OUTPUT LOAD AC TEST CIRCUIT ## DIFFERENTIAL INPUT LEVEL ## **OUTPUT SKEW** ## OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD **OUTPUT RISE/FALL TIME** Spurious/Sub-Harmonics ## **APPLICATION INFORMATION** ## Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS813076I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm cc}, V_{\rm cca},$ and $V_{\rm cco}$ should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 3 illustrates this for a generic $V_{\rm cc}$ pin and also shows that $V_{\rm cca}$ requires that an additional10 $\Omega$ resistor along with a 10µF bypass capacitor be connected to the $V_{\rm cca}$ pin. FIGURE 3. POWER SUPPLY FILTERING ## WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 4 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF $_{\rm c}$ V $_{\rm c}$ /2 is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm cc}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 4. SINGLE-ENDED SIGNAL DRIVING DIFFERENTIAL INPUT ## DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. *Figures 5A to 5F* show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in Figure 5A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 5A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY AN IDT OPEN EMITTER HIPERCLOCKS LVHSTL DRIVER FIGURE 5B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 5C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 5D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER FIGURE 5E. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 3.3V HCSL DRIVER FIGURE 5F. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY A 2.5V SSTL DRIVER ## RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS ## INPUTS: ## **CLK/nCLK INPUTS** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. ## LVCMOS CONTROL PINS All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. # OUTPUTS: LVPECL OUTPUTS All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. ## **TERMINATION FOR 3.3V LVPECL OUTPUTS** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 6A and 6B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 6A. LVPECL OUTPUT TERMINATION FIGURE 6B. LVPECL OUTPUT TERMINATION ## **EPAD THERMAL RELEASE PATH** In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 7*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/ shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadfame Base Package, Amkor Technology. FIGURE 7. ASSEMBLY FOR EXPOSED PAD THERMAL RELEASE PATH -SIDE VIEW (DRAWING NOT TO SCALE) ## SCHEMATIC LAYOUT Figure 8 shows an example of the ICS813076l application schematic. In this example, the device is operated at $V_{cc} = V_{cco} = 3.3V$ . The decoupling capacitors should be located as close as possible to the power pin. The input is driven by a 3.3V LVPECL driver. An optional 3-pole filter can also be used for additional spur reduction. It is recommended that the loop filter components be laid out for the 3-pole option. This will also allow the 2-pole filter to be used. FIGURE 8. ICS813076I APPLICATION SCHEMATIC ## Power Considerations This section provides information on power dissipation and junction temperature for the ICS813076I. Equations and example calculations are also provided. ## 1. Power Dissipation. The total power dissipation for the ICS813076l is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC,MAX</sub> \* I<sub>EE</sub> = 3.465V \* 250mA = 866.25mW - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 9 \* 30mW = 270mW Total Power $_{MAX}$ (3.465V, with all outputs switching) = 866.25mW + 270mW = 1136.25mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 31.8°C/W per Table 6 below. Therefore, Ti for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 1.136\text{W} * 31.8^{\circ}\text{C/W} = 121.1^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). #### Table 6. Thermal Resistance $\theta_{\text{JA}}$ for 64 Lead TQFP, E-Pad Forced Convection ## θ<sub>JA</sub> by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 31.8°C/W 25.8°C/W 24.2°C/W #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 9. FIGURE 9. LVPECL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{cco}$ – 2V. • For logic high, $$V_{OUT} = V_{OH MAX} = V_{CC MAX} - 0.9V$$ $$(V_{CCO\ MAX} - V_{OH\ MAX}) = 0.9V$$ • For logic low, $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.7V$ $$(V_{CCO MAX} - V_{OL MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{\text{OH\_MAX}} - (V_{\text{CCO\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}))/R_{\text{L}}] * (V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{\text{ol\_max}} - (V_{\text{cco\_max}} - 2V))/R_{\text{L}}] * (V_{\text{cco\_max}} - V_{\text{ol\_max}}) = [(2V - (V_{\text{cco\_max}} - V_{\text{ol\_max}}))/R_{\text{L}}] * (V_{\text{cco\_max}} - V_{\text{ol\_max}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW ## VCXO-PLL EXTERNAL COMPONENTS Choosing the correct external components and having a proper printed circuit board (PCB) layout is a key task for quality operation of the VCXO-PLL. In choosing a crystal, special precaution must be taken with the package and load capacitance ( $C_{\downarrow}$ ). In addition, frequency, accuracy and temperature range must also be considered. Since the pulling range of a crystal also varies with the package, it is recommended that a metal-canned package like HC49 be used. Generally, a metal-canned package has a larger pulling range than a surface mounted device (SMD). For crystal selection information, refer to the *VCXO Crystal Selection Application Note*. The crystal's load capacitance $C_{\scriptscriptstyle L}$ characteristic determines its resonating frequency and is closely related to the VCXO tuning range. The total external capacitance seen by the crystal when installed on a board is the sum of the stray board capacitance, IC package lead capacitance, internal varactor capacitance and any installed tuning capacitors ( $C_{\scriptscriptstyle \text{TINF}}$ ). If the crystal $C_{\rm L}$ is greater than the total external capacitance, the VCXO will oscillate at a higher frequency than the crystal specification. If the crystal $C_{\rm L}$ is lower than the total external capacitance, the VCXO will oscillate at a lower frequency than the crystal specification. In either case, the absolute tuning range is reduced. The correct value of $C_{\scriptscriptstyle L}$ is dependant on the characteristics of the VCXO. The recommended $C_{\scriptscriptstyle L}$ in the Crystal Parameter Table balances the tuning range by centering the tuning curve. The VCXO-PLL Loop Bandwidth Selection Table shows $R_{\rm s}$ , $C_{\rm s}$ and $C_{\rm p}$ values for recommended high, mid and low loop bandwidth configurations. The device has been characterized using these parameters. For other configurations, refer to the Loop Filter Component Selection for VCXO Based PLLs Application Note. The crystal and external loop filter components should be kept as close as possible to the device. Loop filter and crystal traces should be kept short and separated from each other. Other signal traces should be kept separate and not run underneath the device, loop filter or crystal components. #### VCXO CHARACTERISTICS TABLE | Symbol | Parameter | Typical | Unit | |---------------------|---------------------------|---------|-------| | k <sub>vcxo</sub> | VCXO Gain | 11 | kHz/V | | $C_{v\_Low}$ | Low Varactor Capacitance | 10 | pF | | C <sub>v_HIGH</sub> | High Varactor Capacitance | 25 | pF | #### VCXO-PLL LOOP BANDWIDTH SELECTION TABLE | Bandwidth | Crystal Frequency (MHz) | MV | $R_s$ (k $\Omega$ ) | C <sub>s</sub> (µF) | C <sub>,</sub> (μF) | $R_{_{\mathrm{SET}}}$ (k $\Omega$ ) | |--------------|-------------------------|----|---------------------|---------------------|---------------------|-------------------------------------| | 72Hz (Low) | 30.72MHz | 2 | 1.5 | 10 | 0.1 | 20 | | 259Hz (Mid) | 30.72MHz | 1 | 0.64 | 10 | 0.01 | 4.75 | | 871Hz (High) | 30.72MHz | 1 | 1 | 4.7 | 0.001 | 2.21 | ## CRYSTAL CHARACTERISTICS | Symbol | Parameter | Minimum | Typical | Maximum | Units | |--------------------------------|------------------------------|-----------|---------|-------------|-------| | | Mode of Operation | Fundament | al | | | | f_ | Frequency | | 30.72 | | MHz | | $f_{_{ au}}$ | Frequency Tolerance | | | ±20 | ppm | | f <sub>s</sub> | Frequency Stability | | | ±20 | ppm | | | Operating Temperature Range | -40 | | 85 | °C | | C | Load Capacitance | | 10 | | pF | | $C_{\circ}$ | Shunt Capacitance | | 4 | | pF | | C <sub>o</sub> /C <sub>1</sub> | Pullability Ratio | | 220 | 240 | | | ESR | Equivalent Series Resistance | | | 20 | | | | Drive Level | | | 1 | mW | | | Aging @ 25°C | | | ±3 per year | ppm | # RELIABILITY INFORMATION Table 7. $\theta_{_{JA}} vs.$ Air Flow Table for 64 Lead TQFP, E-Pad $\theta_{\mbox{\tiny JA}}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 31.8°C/W 25.8°C/W 24.2°C/W ## **Transistor Count** The transistor count for ICS813076I is: 4709 ## PACKAGE OUTLINE - Y SUFFIX FOR 64 LEAD TQFP, E-PAD TABLE 7. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | | |-----------------------------------------------|---------|-----------------|------|--|--|--|--| | SYMBOL | | ACD-HD | | | | | | | SYMBOL | MINIMUM | MINIMUM NOMINAL | | | | | | | N | | 64 | | | | | | | Α | | | 1.20 | | | | | | A1 | 0.05 | 0.10 | 0.15 | | | | | | A2 | 0.95 | 1.0 | 1.05 | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | С | 0.09 | 0.09 0.20 | | | | | | | D | | 12.00 BASIC | | | | | | | D1 | | 10.00 BASIC | | | | | | | D2 | | 7.50 Ref. | | | | | | | E | | 12.00 BASIC | | | | | | | E1 | | 10.00 BASIC | | | | | | | E2 | | 7.50 Ref. | | | | | | | е | | 0.50 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | θ | 0° | | 7° | | | | | | ccc | | | 0.08 | | | | | | D3 & E3 | 4.5 | 5.0 | 5.5 | | | | | Reference Document: JEDEC Publication 95, MS-026 ## TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------------|---------------------------------|--------------------|---------------| | 813076CYILF | ICS813076CYILF | 64 Lead "Lead-Free" TQFP, E-Pad | Tray | -40°C to 85°C | | 813076CYILFT | ICS813076CYILF | 64 Lead "Lead-Free" TQFP, E-Pad | 500 Tape & Reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. ## **Revision History** 7/29/16 Added OBSOLETE to the front page. **Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, California 95138 Sales 800-345-7015 or +408-284-8200 Fax: 408-284-2775 www.IDT.com Technical Support email: clocks@idt.com DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners. Copyright 2016. All rights reserved. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: IDT (Integrated Device Technology): 813076CYILF 813076CYILFT