# Low Skew, 1-to-4 LVCMOS/LVTTL **Fanout Buffer**

## 8304AMLN - PDN CQ-16-01 - LAST TIME BUY EXPIRES MAY 6, 2017

The 8304 is a low skew, 1-to-4 Fanout Buffer. The 8304 is

characterized at full 3.3V for input  $(V_{_{DDD}})$ , and mixed 3.3V and 2.5V for output operating supply modes  $(V_{_{DDD}})$ . Guaranteed output and part-to-part skew characteristics make the 8304 ideal for those

clock distribution applications demanding well defined performance

### **F**EATURES

- Four LVCMOS / LVTTL outputs
- LVCMOS / LVTTL clock input
- CLK can accept the following input levels: LVCMOS, LVTTL
- Maximum output frequency: 200MHz
- Additive phase jitter, RMS: 0.173ps (typical) @ 3.3V
- Output skew: 45ps (maximum) @ 3.3V
- Part-to-part skew: 500ps (maximum)
- Small 8 lead SOIC package saves board space
- 3.3V input, outputs may be either 3.3V or 2.5V supply modes
- 0°C to 70°C ambient operating temperature

· Available in lead-free (RoHS 6) compliant package

## **BLOCK DIAGRAM**

**GENERAL DESCRIPTION** 

and repeatability.



## **PIN ASSIGNMENT**

| Vddo 🗌 | 1 | 8 | _Q3 |
|--------|---|---|-----|
| Vdd 🗌  | 2 | 7 | _Q2 |
| CLK 🗆  | 3 | 6 | □Q1 |
| GND 🗌  | 4 | 5 | _Q0 |

8304 8-Lead SOIC 3.9mm x 4.9mm, x 1.375mm package body M Package **Top View** 

8304

#### TABLE 1. PIN DESCRIPTIONS

| Number | Name            | Туре   |          | Description                                           |
|--------|-----------------|--------|----------|-------------------------------------------------------|
| 1      | V               | Power  |          | Output supply pin.                                    |
| 2      | V <sub>DD</sub> | Power  |          | Positive supply pin.                                  |
| 3      | CLK             | Input  | Pulldown | LVCMOS / LVTTL clock input.                           |
| 4      | GND             | Power  |          | Power supply ground.                                  |
| 5      | Q0              | Output |          | Single clock output. LVCMOS / LVTTL interface levels. |
| 6      | Q1              | Output |          | Single clock output. LVCMOS / LVTTL interface levels. |
| 7      | Q2              | Output |          | Single clock output. LVCMOS / LVTTL interface levels. |
| 8      | Q3              | Output |          | Single clock output. LVCMOS / LVTTL interface levels. |

NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol | Parameter                                  | Test Conditions                   | Minimum | Typical | Maximum | Units |
|--------|--------------------------------------------|-----------------------------------|---------|---------|---------|-------|
| C      | Input Capacitance                          |                                   |         | 4       |         | pF    |
| C      | Power Dissipation Capacitance (per output) | $V_{_{DD}}, V_{_{DDO}} = 3.465 V$ |         |         | 15      | pF    |
| R      | Input Pulldown Resistor                    |                                   |         | 51      |         | kΩ    |
| R      | Output Impedance                           |                                   | 5       | 7       | 12      | Ω     |

#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, $V_{dD}$                                                                                               | 4.6V                          |
|------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| Inputs, V                                                                                                              | -0.5V to V_{_{\rm DD}}+ 0.5 V |
| Outputs, $V_{o}$                                                                                                       | -0.5V to $V_{_{DDO}}$ + 0.5V  |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | 112.7°C/W (0 lfpm)            |
| Storage Temperature, $T_{stg}$                                                                                         | -65°C to 150°C                |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

#### Table 3A. Power Supply DC Characteristics, $V_{dd} = V_{dd0} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol | Parameter                   | Test Conditions | Minimum | Typical | Maximum | Units |
|--------|-----------------------------|-----------------|---------|---------|---------|-------|
| V      | Power Supply Voltage        |                 | 3.135   | 3.3     | 3.465   | V     |
| V      | Output Power Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
|        | Power Supply Current        |                 |         |         | 15      | mA    |
|        | Output Supply Current       |                 |         |         | 8       | mA    |

### Table 3B. Power Supply DC Characteristics, $V_{dd} = 3.3V \pm 5\%$ , $V_{ddo} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|--------|-------------------------|-----------------|---------|---------|---------|-------|
| V      | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V      | Output Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
|        | Power Supply Current    |                 |         |         | 15      | mA    |
|        | Output Supply Current   |                 |         |         | 8       | mA    |

#### TABLE 3C. LVCMOS / LVTTL DC CHARACTERISTICS, $V_{DD} = V_{DDD} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol          | Parameter           | Test Conditions                        | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|----------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Voltage  |                                        | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input Low Voltage   |                                        | -0.3    |         | 1.3                   | V     |
| I               | Input High Current  | $V_{_{DD}} = V_{_{IN}} = 3.465V$       |         |         | 150                   | μA    |
| I               | Input Low Current   | $V_{_{DD}} = 3.465 V, V_{_{IN}} = 0 V$ | -5      |         |                       | μA    |
|                 |                     | Refer to NOTE 1                        | 2.6     |         |                       | V     |
| V <sub>oh</sub> | Output High Voltage | I <sub>он</sub> = -16mA                | 2.9     |         |                       | V     |
|                 |                     | I <sub>он</sub> = -100uA               | 3       |         |                       | V     |
|                 |                     | Refer to NOTE 1                        |         |         | 0.5                   | V     |
| V <sub>ol</sub> | Output Low Voltage  | I <sub>oL</sub> = 16mA                 |         |         | 0.25                  | V     |
|                 |                     | I <sub>oL</sub> = 100uA                |         |         | 0.15                  | V     |

NOTE 1: Outputs terminated with 50 to V\_DO/2. See Parameter Measurement Section, "3.3V Output Load Test Circuit".

| Symbol          | Parameter                   | Test Conditions                 | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------------|---------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Voltage          |                                 | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input Low Voltage           |                                 | -0.3    |         | 1.3                   | V     |
| I <sub>II</sub> | Input High Current          | $V_{DD} = V_{N} = 3.465V$       |         |         | 150                   | μA    |
| I               | Input Low Current           | $V_{DD} = 3.465 V, V_{N} = 0 V$ | -5      |         |                       | μA    |
| V <sub>oh</sub> | Output High Voltage; NOTE 1 |                                 | 2.1     |         |                       | V     |
| V               | Output Low Voltage; NOTE 1  |                                 |         |         | 0.5                   | V     |

#### TABLE 3D. LVCMOS / LVTTL DC Characteristics, $V_{_{DD}} = 3.3V \pm 5\%$ , $V_{_{DDO}} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C

NOTE 1: Outputs terminated with 50 to  $V_{_{DDO}}/2$ . See Parameter Measurement Section,

"3.3V/2.5V Output Load Test Circuit".

Table 4A. AC Characteristics,  $V_{_{DD}} = V_{_{DDO}} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol         | Parameter                                                                    | Test Conditions                             | Minimum | Typical | Maximum | Units |
|----------------|------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f              | Maximum Output Frequency                                                     |                                             |         |         | 200     | MHz   |
| to             | Propagation Delay, Low-to-High;                                              | $f \le 166 MHz$                             | 2.0     |         | 3.3     | ns    |
| tp             | NOTE 1                                                                       | 166MHz < f ≤ 189.5MHz                       | 2.0     |         | 3.4     | ns    |
| tjit           | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Section | 125MHz, Integration Range:<br>12kHz – 20MHz |         | 0.173   |         | ps    |
| tsk(o)         | Output Skew; NOTE 2, 4                                                       | <i>f</i> = 133MHz                           |         |         | 45      | ps    |
| tsk(pp)        | Part-to-Part Skew; NOTE 3, 4                                                 |                                             |         |         | 500     | ps    |
| t <sub>R</sub> | Output Rise Time                                                             | 30% to 70%                                  | 250     |         | 500     | ps    |
| t <sub>F</sub> | Output Fall Time                                                             | 30% to 70%                                  | 250     |         | 500     | ps    |
| odc            | Output Duty Cycle                                                            | f ≤ 189.5MHz                                | 40      |         | 60      | %     |

All parameters measured at f unless noted otherwise. NOTE 1: Measured from  $V_{_{DD}}/2$  of the input to  $V_{_{DD}}/2$  of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at V<sub>DDO</sub>/2.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V\_\_/2.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

#### Table 4B. AC Characteristics, $V_{_{DD}} = 3.3V \pm 5\%$ , $V_{_{DDO}} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter                              | Test Conditions       | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------------|-----------------------|---------|---------|---------|-------|
| f <sub></sub>    | Maximum Output Frequency               |                       |         |         | 189.5   | MHz   |
| to               | Propagation Dology Low to High NOTE 1  | $f \le 166$ MHz       | 2.3     |         | 3.7     | ns    |
| tp <sub>∟н</sub> | Propagation Delay, Low-to-High; NOTE 1 | 166MHz < f ≤ 189.5MHz | 2.15    |         | 3.55    | ns    |
| tsk(o)           | Output Skew; NOTE 2, 4                 | <i>f</i> = 133MHz     |         |         | 60      | ps    |
| tsk(pp)          | Part-to-Part Skew; NOTE 3, 4           |                       |         |         | 500     | ps    |
| t <sub>B</sub>   | Output Rise Time                       | 30% to 70%            | 250     |         | 500     | ps    |
| t <sub>F</sub>   | Output Fall Time                       | 30% to 70%            | 250     |         | 500     | ps    |
| odc              | Output Duty Cycle                      | f ≤ 189.5MHz          | 40      |         | 60      | %     |

For NOTES, please see above Table 4A.

### Additive Phase Jitter

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels

(dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



**OFFSET FROM CARRIER FREQUENCY (Hz)** 

As with most timing specifications, phase noise measurements has issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment.

SSB PHASE Noise dBc/Hz



# PARAMETER MEASUREMENT INFORMATION

## **APPLICATION** INFORMATION

#### **RECOMMENDATIONS FOR UNUSED OUTPUT PINS**

**OUTPUTS:** 

LVCMOS OUTPUT: All unused LVCMOS output can be left floating. There should be no trace attached.

## **R**ELIABILITY INFORMATION

### TABLE 5. $\theta_{IA}$ vs. Air Flow Table

|                                              | 0         | 200       | 500       |
|----------------------------------------------|-----------|-----------|-----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 153.3°C/W | 128.5°C/W | 115.5°C/W |
| Aulti-Layer PCB, JEDEC Standard Test Boards  | 112.7°C/W | 103.3°C/W | 97.1°C/W  |

#### TRANSISTOR COUNT

The transistor count for 8304 is: 416

#### PACKAGE OUTLINE - SUFFIX M FOR 8 LEAD SOIC



| TABLE 6. PACKAGE DIMENSIONS - SUFFIX N | TABLE 6 | D. PACKAGE | DIMENSIONS . | - SUFFIX N |
|----------------------------------------|---------|------------|--------------|------------|
|----------------------------------------|---------|------------|--------------|------------|

| CYMDOL | Millimeters |         |  |
|--------|-------------|---------|--|
| SYMBOL | MINIMUN     | MAXIMUM |  |
| N      | 8           |         |  |
| A      | 1.35        | 1.75    |  |
| A1     | 0.10        | 0.25    |  |
| В      | 0.33        | 0.51    |  |
| С      | 0.19        | 0.25    |  |
| D      | 4.80        | 5.00    |  |
| E      | 3.80        | 4.00    |  |
| е      | 1.27 BASIC  |         |  |
| н      | 5.80        | 6.20    |  |
| h      | 0.25        | 0.50    |  |
| L      | 0.40        | 1.27    |  |
| α      | 0°          | 8°      |  |

Reference Document: JEDEC Publication 95, MS-012

#### TABLE 7. ORDERING INFORMATION

| Part/Order Number | Marking  | Package                         | Shipping Packaging | Temperature  |
|-------------------|----------|---------------------------------|--------------------|--------------|
| 8304AMLF          | 8304AMLF | 8 lead "Lead Free" SOIC         | Tube               | 0°C to +70°C |
| 8304AMLFT         | 8304AMLF | 8 lead "Lead Free" SOIC         | Tape and Reel      | 0°C to +70°C |
| 8304AMLN          | 8304AMLN | 8 lead SOIC, Lead Free/Annealed | Tube               | 0°C to +70°C |
| 8304AMLNT         | 8304AMLN | 8 lead SOIC, Lead Free/Annealed | Tape and Reel      | 0°C to +70°C |

|     | REVISION HISTORY SHEET      |                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |  |  |
|-----|-----------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|
| Rev | Table                       | Page                      | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Date     |  |  |
| В   | T4A<br>T4B                  | 3                         | <ul> <li>Revised tp<sub>HL</sub> (Propagation Delay) row from 2.3 Min. to 2 Min.</li> <li>Deleted tp<sub>HL</sub> row.</li> <li>Revised tsk(o) (Output Skew) row from 35 Max. to 80 Max.</li> <li>Revised tsk(pp) (Part-to-Part Skew) row from 200 Max. to 500 Max.</li> <li>General note changed from "measured at 166MHz" to<br/>"measured at 150MHz"</li> <li>Revised tp<sub>HL</sub> (Propagation Delay) row from 2.6 Min. to 2.3 Min.</li> <li>Deleted tp<sub>HL</sub> row.</li> <li>Revised tsk(o) (Output Skew) row from 35 Max. to 85 Max.</li> <li>Revised tsk(p) (Part-to-Part Skew) row from 200 Max. to 500 Max.</li> <li>General note changed from "measured at 166MHz" to<br/>"measured at 150MHz"</li> </ul> | 12/4/01  |  |  |
| С   | T4A<br>T4B                  | 3                         | <ul> <li>In AC table, revised tsk(o) row from 80ps Max. to 45ps Max.<br/>Added f = 133MHz in Test Conditions column.</li> <li>In odc row, deleted test conditions.</li> <li>In notes, changed 150MHz to f<br/>MAX</li> <li>In AC table, revised tsk(o) row from 80ps Max. to 60ps Max.<br/>Added f = 133MHz in Test Conditions column.</li> <li>In odc row, deleted test conditions</li> <li>In notes, changed 150MHz to f<br/>MAX</li> <li>In notes, changed 150MHz to f<br/>MAX</li> </ul>                                                                                                                                                                                                                                | 12/11/01 |  |  |
| С   | T7                          | 10                        | In the Ordering Information table, Marking column, revised marking to read 8304AM from 8304AM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3/11/02  |  |  |
| D   | ТЗВ                         | 3                         | LVCMOS/LVTTL DC Characteristics Table, added $I_{OH}$ and $I_{OL}$ Test Conditions to $V_{OH}$ and $V_{OL}$ rows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4/4/02   |  |  |
| E   | T1<br>T2<br>T3A & T3C<br>T7 | 1<br>2<br>2<br>3 & 4<br>8 | <ul> <li>Pin Assignment - adjusted dimensions.</li> <li>Pin Descriptions - changed V<sub>pb</sub> description to Core supply pin.</li> <li>Pin Characteristics - changed C<sub>m</sub> max 4pF to typical 4pF.</li> <li>Deleted R<sub>PULLP</sub> row.</li> <li>Added 5W min. and 12W max. to R<sub>out</sub>.</li> <li>Power Supply tables - changed V<sub>pb</sub> parameter from Power to Core.</li> <li>Ordering Information table - added "Lead Free/Annealed" marking.</li> <li>Updated format throughout the data sheet.</li> </ul>                                                                                                                                                                                  | 4/13/04  |  |  |
| F   | T4A<br>T4B                  | 1<br>4<br>4               | <ul> <li>Featues section, changed Maximum output frequency bullet from 166MHz to 200MHz.</li> <li>3.3V AC Table - changed 166MHz max. to 200MHz max.</li> <li>Added another line for Propagation Delay.</li> <li>Changed test conditions in Output Duty Cycle from 166MHz to 189.5MHz.</li> <li>3.3V AC Table - changed 166MHz max. to 189.5MHz max.</li> <li>Added another line for Propagation Delay.</li> <li>Changed test conditions in Output Duty Cycle from 166MHz to 189.5MHz.</li> <li>Changed test conditions in Output Duty Cycle from 166MHz to 189.5MHz.</li> </ul>                                                                                                                                            | 6/1/04   |  |  |
| F   | T7                          | 8                         | Ordering Information table - added "Lead Free" marking.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 9/13/04  |  |  |
| G   | T4A                         | 1<br>4<br>5<br>7          | Features Section - added Additive Phase Jitter bullet.<br>3.3V AC Characteristics Table - added Additive Phase Jitter row.<br>Added Additive Phase Jitter plot.<br>Added Recommendations for Unused Output Pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6/11/07  |  |  |
| Н   |                             | 1                         | Pin Assignment - corrected "pullup" label to "pulldown" label.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10/29/10 |  |  |
| Н   | Τ7                          | 9                         | Ordering Information - removed leaded devices.<br>Updated data sheet format.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 11/19/15 |  |  |
| Н   |                             |                           | 8304AMLN - Product Discontinuation Notice - Last time buy expires May 6,<br>2017.<br>PDN CQ-16-01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 5/9/16   |  |  |



**Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, California 95138

#### Sales 800-345-7015 or +408-284-8200 Fax: 408-284-2775 www.IDT.com

Technical Support email: clocks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.