# 

# 4-BIT, 2:1, SINGLE-ENDED MULTIPLEXER

# ICS83054I-01

# **GENERAL DESCRIPTION**



The ICS83054I-01 is a 4-bit, 2:1, Single-ended Multiplexer and a member of the HiPerClockS™ family of High Performance Clock Solutions from IDT. The ICS83054I-01 has two selectable single-ended clock inputs and four single-ended clock outputs. The out-

put has a  $V_{DDO}$  pin which may be set at 3.3V, 2.5V, or 1.8V, making the device ideal for use in voltage translation applications. An output enable pin places the output in a high impedance state which may be useful for testing or debug. Possible applications include systems with up to four transceivers which need to be independently set for different rates. For example, a board may have four transceivers, each of which need to be independently configured for 1 Gigabit Ethernet or 1 Gigabit Fibre Channel rates. Another possible application may require the ports to be independently set for FEC (Forward Error Correction) or non-FEC rates. The device operates up to 250MHz and is packaged in a 16 TSSOP.

## **F**EATURES

- Four-bit, 2:1 single-ended multiplexer
- Nominal output impedance:  $15\Omega (V_{DDO} = 3.3V)$
- · Maximum output frequency: 250MHz
- Propagation delay: 3.2ns (maximum), V<sub>DD</sub> = V<sub>DDO</sub> = 3.3V
- Input skew: 170ps (maximum), V<sub>DD</sub> = V<sub>DDO</sub> = 3.3V
- Output skew: 90ps (maximum),  $V_{DD} = V_{DDO} = 3.3V$
- Part-to-part skew: 800ps (maximum),  $V_{DD} = V_{DDO} = 3.3V$
- Additive phase jitter, RMS at 155.52MHz, (12kHz 20MHz): 0.18ps (typical)
- Operating supply modes:

V<sub>DD</sub>/V<sub>DD0</sub> 3.3V/3.3V 3.3V/2.5V 3.3V/1.8V 2.5V/2.5V 2.5V/1.8V

- -40°C to 85°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

# BLOCK DIAGRAM



## **PIN ASSIGNMENT**

| SEL3   | 1 | 16 | SEL0 |
|--------|---|----|------|
| Q3 🗆   | 2 | 15 |      |
| Vddo 🗌 | 3 | 14 | VDDO |
| GND 🗆  | 4 | 13 | GND  |
| Q2 🗆   | 5 | 12 | 🗆 Q1 |
| SEL2   | 6 | 11 | SEL1 |
| CLK1 🗆 | 7 | 10 | CLK0 |
| Vdd 🗖  | 8 | 9  | D OE |
|        |   |    |      |

## ICS83054I-01 16-Lead TSSOP 4.4mm x 5.0mm x 0.92mm package body G Package

Top View

#### TABLE 1. PIN DESCRIPTIONS

| Number         | Name                      | Туре   |          | Description                                                                                                                      |
|----------------|---------------------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------|
| 1, 6<br>11, 16 | SEL3, SEL2,<br>SEL1, SEL0 | Input  | Pulldown | Clock select inputs. See Control Input Function Table.<br>LVCMOS / LVTTL interface levels.                                       |
| 2, 5, 12, 15   | Q3, Q2, Q1, Q0            | Output |          | Single-ended clock output. LVCMOS/LVTTL interface levels.                                                                        |
| 3, 14          | V <sub>DDO</sub>          | Power  |          | Output supply pins.                                                                                                              |
| 4, 13          | GND                       | Power  |          | Power supply ground.                                                                                                             |
| 7, 10          | CLK1, CLK0                | Input  | Pulldown | Single-ended clock inputs. LVCMOS/LVTTL interface levels.                                                                        |
| 8              | V <sub>DD</sub>           | Power  |          | Positive supply pin.                                                                                                             |
| 9              | OE                        | Input  | Pullup   | Output enable. When LOW, outputs are in HIGH impedance state.<br>When HIGH, outputs are active. LVCMOS / LVTTL interface levels. |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter                                     | Test Conditions           | Minimum | Typical | Maximum | Units |
|-----------------------|-----------------------------------------------|---------------------------|---------|---------|---------|-------|
| C                     | Input Capacitance                             |                           |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor                         |                           |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor                       |                           |         | 51      |         | kΩ    |
|                       | Power Dissipation Capacitance<br>(per output) | V <sub>DDO</sub> = 3.465V |         | 18      |         | pF    |
| C <sub>PD</sub>       |                                               | V <sub>DDO</sub> = 2.625V |         | 19      |         | pF    |
|                       |                                               | $V_{DDO} = 2.0 V$         |         | 19      |         | pF    |
| R <sub>out</sub>      | Output Impedance                              | V <sub>DDO</sub> = 3.465V |         | 15      |         | Ω     |
|                       |                                               | V <sub>DDO</sub> = 2.625V |         | 17      |         | Ω     |
|                       |                                               | $V_{DDO} = 2.0V$          |         | 25      |         | Ω     |

#### TABLE 3. CONTROL INPUT FUNCTION TABLE

| Control Inputs | Outputs |
|----------------|---------|
| SELx           | Qx      |
| 0              | CLK0    |
| 1              | CLK1    |

#### Absolute Maximum Ratings

| Supply Voltage, V <sub>DD</sub>                          | 4.6V                             |
|----------------------------------------------------------|----------------------------------|
| Inputs, V <sub>I</sub>                                   | -0.5V to V_{_{\rm DD}} + 0.5 V   |
| Outputs, V <sub>o</sub>                                  | -0.5V to $V_{\text{DDO}}$ + 0.5V |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{JA}}$ | 100.3°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>                    | -65°C to 150°C                   |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| TABLE 4A. POWER SUPPLY DC CHARACTERISTICS, | $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 3.3V \pm 5\%$ , or $2.5V \pm 5\%$ , or $1.8V \pm 0.2V$ , Ta = -40°C to $85^{\circ}$ C |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|

| Symbol           | Parameter                              | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$         | Power Supply Voltage                   |                 | 3.135   | 3.3     | 3.465   | V     |
|                  |                                        |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO</sub> | V <sub>DDO</sub> Output Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
|                  |                                        |                 | 1.6     | 1.8     | 2.0     | V     |
| I <sub>DD</sub>  | Power Supply Current                   |                 |         |         | 45      | mA    |
| I <sub>DDO</sub> | Output Supply Current                  | No Load         |         |         | 5       | mA    |

 $\textbf{TABLE 4B. Power Supply DC Characteristics, V_{\text{dd}} = 2.5V \pm 5\%, V_{\text{ddo}} = 2.5V \pm 5\%, \text{ or } 1.8V \pm 0.2V, \text{ Ta} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ 

| Symbol           | Parameter                              | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Power Supply Voltage                   |                 | 2.375   | 2.5     | 2.625   | V     |
| V                | V <sub>DDO</sub> Output Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| V <sub>DDO</sub> |                                        |                 | 1.6     | 1.8     | 2.0     | V     |
| I <sub>DD</sub>  | Power Supply Current                   |                 |         |         | 40      | mA    |
| I <sub>DDO</sub> | Output Supply Current                  | No Load         |         |         | 5       | mA    |

| Symbol          | Parameter                  |                          | Test Conditions                                                 | Minimum               | Typical | Maximum               | Units |
|-----------------|----------------------------|--------------------------|-----------------------------------------------------------------|-----------------------|---------|-----------------------|-------|
| V               | Lewist Link Mathema        |                          | $V_{DD} = 3.3V \pm 5\%$                                         | 2                     |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IH</sub> | Input High Voltage         |                          | $V_{DD} = 2.5V \pm 5\%$                                         | 1.7                   |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input Low Voltage          |                          | $V_{DD} = 3.3V \pm 5\%$                                         | -0.3                  |         | 1.3                   | V     |
| V <sub>IL</sub> | Input Low Voltage          |                          | $V_{DD} = 2.5V \pm 5\%$                                         | -0.3                  |         | 0.7                   | V     |
| I <sub>IH</sub> | Input High Current         | CLK0, CLK1,<br>SEL0:SEL3 | $V_{_{DD}} = 3.3V \text{ or } 2.5V \pm 5\%$                     |                       |         | 150                   | μA    |
| IH              |                            | OE                       | $V_{DD} = 3.3 V \text{ or } 2.5 V \pm 5\%$                      |                       |         | 5                     | μA    |
| I <sub>IL</sub> | Input Low Current          | CLK0, CLK1,<br>SEL0:SEL3 | $V_{_{DD}} = 3.3V \text{ or } 2.5V \pm 5\%$                     | -5                    |         |                       | μA    |
| IL              |                            | OE                       | $V_{\text{DD}} = 3.3 \text{V} \text{ or } 2.5 \text{V} \pm 5\%$ | -150                  |         |                       | μA    |
|                 |                            |                          | $V_{\rm DDO} = 3.3V \pm 5\%$                                    | 2.6                   |         |                       | V     |
| V <sub>OH</sub> | Output HighVoltage         | ; NOTE 1                 | $V_{DDO} = 2.5V \pm 5\%$                                        | 1.8                   |         |                       | V     |
|                 |                            |                          | $V_{DDO} = 1.8V \pm 0.2V$                                       | V <sub>DD</sub> - 0.3 |         |                       | V     |
|                 |                            |                          | $V_{DDO} = 3.3V \pm 5\%$                                        |                       |         | 0.5                   | V     |
| V <sub>ol</sub> | Output Low Voltage; NOTE 1 |                          | $V_{DDO} = 2.5V \pm 5\%$                                        |                       |         | 0.45                  | V     |
|                 |                            |                          | $V_{\rm DDO} = 1.8V \pm 0.2V$                                   |                       |         | 0.35                  | V     |

#### TABLE 4C. LVCMOS/LVTTL DC CHARACTERISTICS, TA = -40°C TO 85°C

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>DDO</sub>/2. See Parameter Measurement section, "Load Test Circuit" diagrams.

| Symbol                          | Parameter                                                                               | Test Conditions                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                                        |                                             |         |         | 250     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low to High;<br>NOTE 1                                               |                                             | 1.8     | 2.5     | 3.2     | ns    |
| tp <sub>HL</sub>                | Propagation Delay, High to Low;<br>NOTE 1                                               |                                             | 2.0     | 2.6     | 3.2     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3                                                                  |                                             |         | 30      | 90      | ps    |
| <i>t</i> sk(i)                  | Input Skew; NOTE 2                                                                      |                                             |         | 40      | 170     | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 2, 4                                                            |                                             |         |         | 800     | ps    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz |         | 0.18    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                                   | 20% to 80%                                  | 300     |         | 800     | ps    |
| odc                             | Output Duty Cycle                                                                       | <i>f</i> out ≤ 175MHz                       | 40      |         | 60      | %     |
| MUX                             | MUX Isolation                                                                           | @100MHz                                     |         | 45      |         | dB    |

Table 5A. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

NOTE 1: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V\_DDO/2.

NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and

with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{DDO}/2$ . NOTE 5: Driving only one input clock.

| Symbol                          | Parameter                                                                               | Test Conditions                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                                        |                                             |         |         | 250     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low to High;<br>NOTE 1                                               |                                             | 2.1     | 2.6     | 3.1     | ns    |
| tp <sub>HL</sub>                | Propagation Delay, High to Low;<br>NOTE 1                                               |                                             | 2.3     | 2.7     | 3.1     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3                                                                  |                                             |         | 40      | 125     | ps    |
| <i>t</i> sk(i)                  | Input Skew; NOTE 2                                                                      |                                             |         | 35      | 190     | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 2, 4                                                            |                                             |         |         | 800     | ps    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz |         | 0.14    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                                   | 20% to 80%                                  | 300     |         | 800     | ps    |
| odc                             | Output Duty Cycle                                                                       |                                             | 40      |         | 60      | %     |
| MUX                             | MUX Isolation                                                                           | @100MHz                                     |         | 45      |         | dB    |

**TABLE 5B. AC CHARACTERISTICS,**  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ , TA = -40°C to 85°C

NOTE 1: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V\_DDO/2.

NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and

with equal load conditions. Using the same type of input on each device, the output is measured at V\_DDO/2.

NOTE 5: Driving only one input clock.

| Symbol                          | Parameter                                                                               | Test Conditions                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                                        |                                             |         |         | 250     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low to High;<br>NOTE 1                                               |                                             | 2.6     | 3.1     | 3.6     | ns    |
| tp <sub>HL</sub>                | Propagation Delay, High to Low;<br>NOTE 1                                               |                                             | 2.7     | 3.2     | 3.7     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3                                                                  |                                             |         | 40      | 125     | ps    |
| <i>t</i> sk(i)                  | Input Skew; NOTE 2                                                                      |                                             |         | 35      | 195     | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 2, 4                                                            |                                             |         |         | 800     | ps    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz |         | 0.16    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                                   | 20% to 80%                                  | 450     |         | 850     | ps    |
| odc                             | Output Duty Cycle                                                                       |                                             | 40      |         | 60      | %     |
| MUX                             | MUX Isolation                                                                           | @100MHz                                     |         | 45      |         | dB    |

TABLE 5C. AC CHARACTERISTICS,  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDO} = 1.8V \pm 0.2V$ , TA = -40°C to 85°C

NOTE 1: Measured from  $V_{_{DD}}/2$  of the input to  $V_{_{DDO}}/2$  of the output.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V\_DDO/2.

NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and

with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{_{DDO}}/2$ . NOTE 5: Driving only one input clock.

| Symbol                          | Parameter                                                                               | Test Conditions                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                                        |                                             |         |         | 250     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low to High;<br>NOTE 1                                               |                                             | 1.5     | 3.0     | 4.5     | ns    |
| tp <sub>HL</sub>                | Propagation Delay, High to Low;<br>NOTE 1                                               |                                             | 2.2     | 2.8     | 3.4     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3                                                                  |                                             |         | 30      | 90      | ps    |
| <i>t</i> sk(i)                  | Input Skew; NOTE 2                                                                      |                                             |         | 45      | 190     | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 2, 4                                                            |                                             |         |         | 800     | ps    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz |         | 0.22    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                                   | 20% to 80%                                  | 300     |         | 700     | ps    |
| odc                             | Output Duty Cycle                                                                       | <i>f</i> out ≤ 175MHz                       | 40      |         | 60      | %     |
| MUX                             | MUX Isolation                                                                           | @100MHz                                     |         | 45      |         | dB    |

#### TABLE 5D. AC CHARACTERISTICS, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , TA = -40°C to 85°C

NOTE 1: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V\_DDO/2.

NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and

with equal load conditions. Using the same type of input on each device, the output is measured at V\_DDO/2.

NOTE 5: Driving only one input clock.

| Symbol                          | Parameter                                                                               | Test Conditions                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency                                                                        |                                             |         |         | 250     | MHz   |
| tp <sub>LH</sub>                | Propagation Delay, Low to High;<br>NOTE 1                                               |                                             | 2.2     | 3.2     | 4.2     | ns    |
| tp <sub>HL</sub>                | Propagation Delay, High to Low;<br>NOTE 1                                               |                                             | 2.5     | 3.2     | 4.0     | ns    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3                                                                  |                                             |         | 40      | 125     | ps    |
| <i>t</i> sk(i)                  | Input Skew; NOTE 2                                                                      |                                             |         | 30      | 145     | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Skew; NOTE 2, 4                                                            |                                             |         |         | 800     | ps    |
| <i>t</i> jit                    | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz |         | 0.19    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                                                   | 20% to 80%                                  | 450     |         | 850     | ps    |
| odc                             | Output Duty Cycle                                                                       | <i>f</i> out ≤ 200MHz                       | 40      |         | 60      | %     |
| MUX                             | MUX Isolation                                                                           | @100MHz                                     |         | 45      |         | dB    |

## TABLE 5E. AC Characteristics, $V_{DD}$ = 2.5V ± 5%, $V_{DDO}$ = 1.8V ± 0.2V, TA = -40°C to 85°C

NOTE 1: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V\_DDO/2.

NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{\text{DDO}}/2$ .

NOTE 5: Driving only one input clock.

## **ADDITIVE PHASE JITTER**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz

band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



**OFFSET FROM CARRIER FREQUENCY (Hz)** 

As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

# **PARAMETER MEASUREMENT INFORMATION**





# **APPLICATION** INFORMATION

#### **RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS**

#### **INPUTS:**

#### **CLK INPUTS**

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the CLK input to ground.

#### LVCMOS CONTROL PINS

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **O**UTPUTS:

#### LVCMOS OUTPUTS

All unused LVCMOS output can be left floating. There should be no trace attached.

# **R**ELIABILITY INFORMATION

## TABLE 5. $\boldsymbol{\theta}_{_{\text{JA}}}\text{vs.}$ Air Flow Table for 16 Lead TSSOP

| θ <sub>JA</sub> by Velocity                 | $\theta_{JA}$ by Velocity (Meters per Second) |                      |                        |  |  |  |  |  |
|---------------------------------------------|-----------------------------------------------|----------------------|------------------------|--|--|--|--|--|
| Multi-Layer PCB, JEDEC Standard Test Boards | <b>0</b><br>100.3°C/W                         | <b>1</b><br>96.0°C/W | <b>2.5</b><br>93.9°C/W |  |  |  |  |  |

#### TRANSISTOR COUNT

The transistor count for ICS83054I-01 is: 967

## PACKAGE OUTLINE - G SUFFIX FOR 16 LEAD TSSOP



| ΤΑΕ | BLE | 6. | PACKAGE | DIMENSIONS |
|-----|-----|----|---------|------------|
|-----|-----|----|---------|------------|

| SYMBOL | Millimeters |         |  |  |
|--------|-------------|---------|--|--|
| STWDOL | Minimum     | Maximum |  |  |
| N      | 1           | 6       |  |  |
| A      |             | 1.20    |  |  |
| A1     | 0.05        | 0.15    |  |  |
| A2     | 0.80        | 1.05    |  |  |
| b      | 0.19        | 0.30    |  |  |
| с      | 0.09        | 0.20    |  |  |
| D      | 4.90        | 5.10    |  |  |
| E      | 6.40 BASIC  |         |  |  |
| E1     | 4.30        | 4.50    |  |  |
| е      | 0.65 BASIC  |         |  |  |
| L      | 0.45        | 0.75    |  |  |
| α      | 0°          | 8°      |  |  |
| aaa    |             | 0.10    |  |  |

Reference Document: JEDEC Publication 95, MO-153

#### TABLE 7. ORDERING INFORMATION

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature   |
|-------------------|----------|---------------------------|--------------------|---------------|
| ICS83054AGI-01    | 3054AI01 | 16 Lead TSSOP             | tray               | -40°C to 85°C |
| ICS83054AGI-01T   | 3054AI01 | 16 Lead TSSOP             | 2500 tape & reel   | -40°C to 85°C |
| ICS83054AGI-01LF  | 054Al01L | 16 Lead "Lead-Free" TSSOP | tray               | -40°C to 85°C |
| ICS83054AGI-01LFT | 054Al01L | 16 Lead "Lead-Free" TSSOP | 2500 tape & reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS complaint.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

## Innovate with IDT and accelerate your future networks. Contact:



#### For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

### Europe

IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851



© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA