### LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS/LVTTL FANOUT BUFFER ICS83948I ## **General Description** The ICS83948I is a low skew, 1-to-12 Differential-to-LVCMOS/LVTTL Fanout Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from IDT. The ICS83948I has two selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The LVCMOS\_CLK can accept LVCMOS or LVTTL input levels. The low impedance LVCMOS/LVTTL outputs are designed to drive $50\Omega$ series or parallel terminated transmission lines. The effective fanout can be increased from 12 to 24 by utilizing the ability of the outputs to drive two series terminated lines. The ICS83948I is characterized at full 3.3V core/3.3V output. Guaranteed output and part-to-part skew characteristics make the ICS83948I ideal for those clock distribution applications demanding well defined performance and repeatability. #### **Features** - Twelve LVCMOS/LVTTL outputs - Selectable differential CLK/nCLK or LVCMOS/LVTTL clock input - CLK/nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - LVCMOS\_CLK supports the following input types: LVCMOS, I VTTI - Maximum output frequency: 250MHz - Output skew: 350ps (maximum) - Part-to-part skew: 1.5ns (maximum) - 3.3V core, 3.3V output 1 - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages ## **Block Diagram** ## **Pin Assignment** 32-Lead LQFP 7mm x 7mm x 1.4mm package body Y Package Top View **Table 1. Pin Descriptions** | Number | Name | T | уре | Description | |--------------------------------------------------------|-----------------------------------------------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------| | 1 | CLK_SEL | Input | Pullup | Clock select input. When HIGH, selects LVCMOS_CLK input. When LOW, selects CLK/nCLK inputs. LVCMOS / LVTTL interface levels. | | 2 | LVCMOS_CLK | Input | Pullup | Single-ended clock input. LVCMOS/LVTTL interface levels. | | 3 | CLK | Input | Pullup | Non-inverting differential clock input. | | 4 | nCLK | Input | Pulldown | Inverting differential clock input. | | 5 | CLK_EN | Input | Pullup | Clock enable pin. LVCMOS/LVTTL interface levels. | | 6 | OE | Input | Pullup | Output enable pin. LVCMOS/LVTTL interface levels. | | 7 | $V_{DD}$ | Power | | Positive supply pin. | | 8, 12, 16,<br>20, 24, 28, 32 | GND | Power | | Power supply ground. | | 9, 11, 13,<br>15, 17, 19,<br>21, 23, 25,<br>27, 29, 31 | Q11, Q10, Q9,<br>Q8, Q7, Q6,<br>Q5, Q4, Q3,<br>Q2, Q1, Q0 | Output | | Single-ended clock outputs. LVCMOS/LVTTL interface levels. | | 10, 14, 18,<br>22, 26, 30 | $V_{DDO}$ | Power | | Output supply pins. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. ## **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | | | 25 | | pF | | R <sub>OUT</sub> | Output Impedance | | | 7 | | Ω | ## **Function Tables** **Table 3A. Clock Select Function Table** | Control Input | Clock | | | |---------------|-------------|-------------|--| | CLK_SEL | CLK/nCLK | LVCMOS_CLK | | | 0 | Selected | De-selected | | | 1 | De-selected | Selected | | **Table 3B. Clock Input Function Table** | Inputs | | | Outputs | | | | |---------|--------------------------|----------------|----------------|---------|------------------------------|---------------| | CLK_SEL | _SEL LVCMOS_CLK CLK nCLK | | nCLK | Q[0:11] | Input to Output Mode | Polarity | | 0 | - | 0 | 1 | LOW | Differential to Single-Ended | Non-Inverting | | 0 | - | 1 | 0 | HIGH | Differential to Single-Ended | Non-Inverting | | 0 | _ | 0 | Biased; NOTE 1 | LOW | Single-Ended to Single-Ended | Non-Inverting | | 0 | _ | 1 | Biased; NOTE 1 | HIGH | Single-Ended to Single-Ended | Non-Inverting | | 0 | _ | Biased; NOTE 1 | 0 | HIGH | Single-Ended to Single-Ended | Inverting | | 0 | _ | Biased; NOTE 1 | 1 | LOW | Single-Ended to Single-Ended | Inverting | | 1 | 1 0 – – | | - | LOW | Single-Ended to Single-Ended | Non-Inverting | | 1 | 1 | - | - | HIGH | Single-Ended to Single-Ended | Non-Inverting | # **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | | |--------------------------------------------|----------------------------------|--| | Supply Voltage, V <sub>DD</sub> | 4.6V | | | Inputs, V <sub>I</sub> | -0.5V to V <sub>DD</sub> + 0.5V | | | Outputs, V <sub>O</sub> | -0.5V to V <sub>DDO</sub> + 0.5V | | | Package Thermal Impedance, θ <sub>JA</sub> | 47.9°C/W (0 lfpm) | | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | | ### **DC Electrical Characteristics** Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3 \text{V} \pm 0.3 \text{V}$ , $T_A = -40 ^{\circ}\text{C}$ to $85 ^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | $V_{DD}$ | Positive Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | $V_{DDO}$ | Output Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | I <sub>DD</sub> | Power Supply Current | | | | 55 | mA | Table 4B. DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------------------------|-------------------------|-----------|---------|------------------------|-------| | V <sub>IH</sub> | Input High Voltage | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | | 0.8 | V | | $V_{PP}$ | Peak-to-Peak Input Voltage; NOTE 1 | | 0.15 | | 1.3 | V | | $V_{CMR}$ | Common Mode Input Voltage; NOTE 1, 2 | | GND + 0.5 | | V <sub>DD</sub> – 0.85 | V | | I <sub>IN</sub> | Input Current | | | | ±100 | μΑ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -20mA | 2.5 | | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 20mA | | | 0.4 | V | NOTE 1: $V_{IL}$ should not be less than -0.3V. NOTE 2: Common mode voltage is defined as VIH. ### **AC Electrical Characteristics** Table 5. AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , $T_A = -40$ °C to 85°C | Parameter | Symbol | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------------------------|------------------------|-------------------------|--------------------------------------------------|-----------------------------|---------|----------------------------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 250 | MHz | | | Propagation Delay | CLK/nCLK;<br>NOTE 1A | <i>f</i> ≤ 150MHz | 2.25 | | 3.75 | ns | | t <sub>PD</sub> | Propagation Delay | LVCMOS_CLK;<br>NOTE 1B | f ≤ 150MHz | 2 | | 4 | ns | | tsk(o) | Output Skew; NOTE 2, 6 | | Measured on<br>Rising Edge @ V <sub>DDO</sub> /2 | | | 350 | ps | | tsk(pp) | Part-to-Part Skew; | CLK/nCLK | Measured on | | | 1.5 | ns | | | NOTE 3, 6 | LVCMOS_CLK | Rising Edge @ V <sub>DDO</sub> /2 | | | 2 | ns | | $t_R / t_F$ | Output Rise/Fall Time | | 0.8V to 2V | 0.2 | | 1.0 | ns | | t <sub>PW</sub> | Output Pulse Width | | f < 150MHz | t <sub>Cycle</sub> /2 - 800 | | $t_{\text{Cycle}}/2 + 800$ | ps | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | ; NOTE 4 | | | | 11 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time | e; NOTE 4 | | | | 11 | ns | | | Clock Enable | CLK_EN to<br>CLK/nCLK | | 1 | | | ns | | t <sub>S</sub> | Setup Time;<br>NOTE 5 | CLK_EN to<br>LVCMOS_CLK | | 0 | | | ns | | | Clock Enable | CLK/nCLK to<br>CLK_EN | | 1 | | | ns | | t <sub>H</sub> | Hold Time;<br>NOTE 5 | LVCMOS_CLK to CLK_EN | | 1 | | | ns | NOTE 1A: Measured from the differential input crossing point to V<sub>DDO</sub>/2 of the output. NOTE 1B: Measured from $V_{DD}/2$ or crosspoint of the input to $V_{DDO}/2$ of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 3: Defined as skew between outputs on different devices operating a the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>DDO</sub>/2. NOTE 4: These parameters are guaranteed by characterization. Not tested in production. NOTE 5: Setup and Hold times are relative to the rising edge of the input clock. NOTE 6: This parameter is defined in accordance with JEDEC Standard 65. ## **Parameter Measurement Information** 3.3V Core/3.3V LVCMOS Output Load AC Test Circuit **Differential Input Level** Part-to-Part Skew **Output Skew** **Output Rise/Fall Time** **Output Pulse Width** # **Parameter Measurement Information, continued** **Propagation Delay** ## **Application Information** ### Wiring the Differential Input to Accept Single Ended Levels Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF = $V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{DD} = 3.3V$ , V\_REF should be 1.25V and R2/R1 = 0.609. Figure 1. Single-Ended Signal Driving Differential Input ### **Recommendations for Unused Input and Output Pins** ### Inputs: ### **CLK/nCLK Inputs** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### **CLK Input** For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a $1 k\Omega$ resistor can be tied from the CLK input to ground. #### **LVCMOS Control Pins** All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ### **Outputs:** ### **LVCMOS Outputs** All unused LVCMOS output can be left floating. There should be no trace attached. ### **Differential Clock Input Interface** The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the $V_{PP}$ and $V_{CMR}$ input requirements. Figures 2A to 2F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 2A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. Figure 2A. HiPerClockS CLK/nCLK Input Driven by an IDT Open Emitter HiPerClockS LVHSTL Driver Figure 2B. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 2C. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 2D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver Figure 2E. HiPerClockS CLK/nCLK Input Driven by a 3.3V HCSL Driver Figure 2F. HiPerClockS CLK/nCLK Input Driven by a 2.5V SSTL Driver ## **Reliability Information** ## Table 6. $\theta_{\text{JA}}$ vs. Air Flow Table for a 32 Lead LQFP | $\theta_{JA}$ by Velocity | | | | | | |----------------------------------------------|----------|----------|----------|--|--| | Linear Feet per Minute | 0 | 200 | 500 | | | | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | | | ## **Transistor Count** The transistor count for ICS83948I is: 1040 Pin compatible with the MPC948/948L # **Package Outline and Package Dimensions** Package Outline - Y Suffix for 32 Lead LQFP Table 7. Package Dimensions for 32 Lead LQFP | JEDEC Variation: ABC - HD All Dimensions in Millimeters | | | | | | |---------------------------------------------------------|------------|------------|---------|--|--| | Symbol | Minimum | Nominal | Maximum | | | | N | | 32 | | | | | Α | | | 1.60 | | | | A1 | 0.05 | 0.10 | 0.15 | | | | A2 | 1.35 | 1.40 | 1.45 | | | | b | 0.30 | 0.37 | 0.45 | | | | С | 0.09 | | 0.20 | | | | D&E | | 9.00 Basic | | | | | D1 & E1 | | 7.00 Basic | | | | | D2 & E2 | | 5.60 Ref. | | | | | е | 0.80 Basic | | | | | | L | 0.45 | 0.60 | 0.75 | | | | θ | 0° | | 7° | | | | ccc | | | 0.10 | | | Reference Document: JEDEC Publication 95, MS-026 ## **Ordering Information** ### **Table 8. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|--------------------------|--------------------|---------------| | ICS83948AYILF | ICS83948AYIL | "Lead-Free" 32 Lead LQFP | Tray | -40°C to 85°C | | ICS83948AYILFT | ICS83948AYI | "Lead-Free" 32 Lead LQFP | 1000 Tape & Reel | -40°C to 85°C | NOTE: "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications, such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | В | T5 | 4 | AC Characteristics table - tLZ, tHZ row changed symbol to read t <sub>PLZ</sub> , t <sub>PHZ</sub> and changed Parameter to read Output Enable Time. Added rows: t <sub>S</sub> ""Clock Enable Setup Time"" and t <sub>H</sub> ""Clock Enable Hold Time"". | 5/20/02 | | В | T5 | 4 | AC Characteristics table, t <sub>S</sub> and t <sub>H</sub> rows - replaced SYNC_OE with CLK_EN. Added an extra note to Propagation Delay row. | 6/26/02 | | В | T5 | 4 | AC Characteristics table, f <sub>MAX</sub> row corrected typo error of 150MHz to 250MHz. | 8/8/02 | | В | T5 | 4 | AC Characteristics table - t <sub>PW</sub> row, added f< 150MHz for t <sub>PW</sub> Test Conditions. | 11/11/02 | | С | T2<br>T8 | 1<br>2<br>6<br>9 | Features Section - added Lead-Free bullet. Pin Characteristics Table - changed C <sub>IN</sub> from 4pF max. to 4pF typical. Added Recommendations for Unused Output Pins. Ordering Information Table - added Lead-Free part number, marking and note. | 12/15/05 | | С | Т8 | 8<br>11 | Added Differential Clock Input Interface Section. Ordering Information Table - corrected Temperature column. Updated datasheet format. | 3/6/08 | | С | Т8 | 11 | Removed leaded orderable parts from Ordering Information table | 11/14/12 | ## Innovate with IDT and accelerate your future networks. Contact: www.IDT.com **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Integrated Device Technology IDT (S) Pte. Ltd. 1 Kallang Sector, #07-01/06 Kolam Ayer Industrial Park Singapore 349276 +65 67443356 Fax: +65 67441764 #### Japan NIPPON IDT KK Sanbancho Tokyu, Bld. 7F, 8-1 Sanbancho Chiyoda-ku, Tokyo 102-0075 +81 3 3221 9822 Fax: +81 3 3221 9824 #### Europe IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 37885 idteurope@idt.com