# 15.625MHZ to 62.5MHZ, 1:4 LVCMOS/ LVTTL Zero Delay Clock Buffer # ICS860041 **DATA SHEET** ## GENERAL DESCRIPTION The ICS86004I is a high performance 1:4 LVCMOS/LVTTL Clock Buffer. The ICS86004I has a fully integrated PLL and can be configured as zero delay buffer and has an input and output frequency range of 15.625MHz to 62.5MHz. The VCO operates at a frequency range of 250MHz to 500MHz. The external feedback allows the device to achieve "zero delay" between the input clock and the output clocks. The PLL\_SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output divider. ## **FEATURES** - Four LVCMOS/LVTTL outputs, $7\Omega$ typical output impedance - · Single LVCMOS/LVTTL clock input - · CLK accepts the following input levels: LVCMOS or LVTTL - Output frequency range: 15.625MHz to 62.5MHz - Input frequency range: 15.625MHz to 62.5MHz - VCO range: 250MHz to 500MHz - External feedback for "zero delay" clock regeneration with configurable frequencies - Fully integrated PLL - Cycle-to-cycle jitter: 75ps (maximum) - Output skew: 65ps (maximum) - Full 3.3V or 2.5V, or 3.3V core/2.5V output operating supply - -40°C to 85° ambient operating temperature - Available in both standard and lead-free RoHS compliant packages # **BLOCK DIAGRAM** # PIN ASSIGNMENT ### ICS86004I 16-Lead TSSOP 4.4mm x 5.0mm x 0.925mm package body G Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |-----------------|------------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 3,<br>13, 15 | Q1, Q0,<br>Q3, Q2 | Output | | Clock outputs. $7\Omega$ typical output impedance. LVCMOS/LVTTL interface levels. | | 2, 7, 14 | GND | Power | | Power supply ground. | | 4 | F_SEL | Input | Pulldown | Frequency range select input. See Table 3A and 3B. LVCMOS/LVTTL interface levels. | | 5 | $V_{_{ m DD}}$ | Power | | Core supply pin. | | 6 | CLK | Input | Pulldown | LVCMOS/LVTTL clock input. | | 8 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | 9 | PLL_SEL | Input | Pullup | Selects between the PLL and reference clock as input to the dividers. When LOW, selects the reference clock (PLL Bypass). When HIGH, selects PLL (PLL Enabled). LVCMOS/LVTTL interface levels. | | 10 | FB_IN | Input | Pulldown | Feedback input to phase detector for regenerating clocks with "zero delay". Connect to one of the outputs. LVCMOS/LVTTL interface levels. | | 11 | MR | Input | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the outputs to go low. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. | | 12, 16 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pins. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------------|-------------------------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | C <sub>PD</sub> | Power Dissipation Capacitance | $V_{DD}$ , $V_{DDA}$ , $V_{DDO} = 3.465V$ | | | 23 | pF | | | (per output) | $V_{DD}$ , $V_{DDA}$ , $V_{DDO} = 2.625V$ | | | 17 | pF | | R <sub>out</sub> | Output Impedance | 3.3V ± 5% | 5 | 7 | 12 | Ω | TABLE 3A. CONTROL INPUT FUNCTION TABLE, PLL\_SEL = 1 | Input | Input/Output<br>Frequency Range (MHz) | | | | | |-------|---------------------------------------|-------|--|--|--| | F_SEL | Minimum Maxim | | | | | | 0 | 31.25 | 62.5 | | | | | 1 | 15.625 | 31.25 | | | | TABLE 3B. CONTROL INPUT FUNCTION TABLE, PLL\_SEL = 0 | Input | Output | |-------|---------| | F_SEL | Output | | 0 | Ref ÷8 | | 1 | Ref ÷16 | ### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{I}$ -0.5 V to $V_{DD}$ + 0.5 V Outputs, $V_{O}$ -0.5V to $V_{DDO}$ + 0.5V Package Thermal Impedance, $\theta_{JA}$ $\,$ 89°C/W (0 Ifpm) $\,$ Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|----------------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | $V_{_{\mathrm{DD}}}$ | V | | V <sub>DDO</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 98 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 22 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 8 | mA | Table 4B. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|-----------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | V <sub>DD</sub> | V | | V <sub>DDO</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 98 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 22 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 8 | mA | Table 4C. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 2.5V \pm 5\%$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------|-----------------------|-----------------|---------|---------|-----------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | $V_{\scriptscriptstyle DDA}$ | Analog Supply Voltage | | 2.375 | 2.5 | V <sub>DD</sub> | V | | V <sub>DDO</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 88 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 18 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 6 | mA | Table 4D. LVCMOS / LVTTL DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , Ta = $-40^{\circ}$ C to $85^{\circ}$ C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------------|--------------------------|-----------------------------------------------|---------|---------|-----------------------|-------| | \ <u></u> | Input High Voltage | | $V_{DD} = 3.3V$ | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IH</sub> | Input High Voltage | | $V_{DD} = 2.5V$ | 1.7 | | V <sub>DD</sub> + 0.3 | V | | | Input Low Voltage | | $V_{DD} = 3.3V$ | -0.3 | | 0.8 | V | | V <sub>IL</sub> | Input Low Voltage | | $V_{DD} = 2.5V$ | -0.3 | | 0.7 | ٧ | | I <sub>IH</sub> | Input High Current | CLK, MR,<br>FB_IN, F_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | l III | | PLL_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I | Input Low Current | CLK, MR,<br>FB_IN, F_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | 1 | · . | PLL_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V | Output High Voltage; NOTE 1 | | $V_{DDO} = 3.465V$ | 2.6 | | | V | | V <sub>OH</sub> | | | $V_{DDO} = 2.625V$ | 1.8 | | | ٧ | | V <sub>OL</sub> | Output Low Voltage | ; NOTE 1 | $V_{DDO} = 3.465 \text{V or } 2.625 \text{V}$ | | | 0.5 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{DDO}/2$ . See Parameter Measurement Information Section, *Output Load Test Circuit diagrams.* Table 5A. AC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------------------|------------------------------|---------|---------|---------|-------| | £ | Output Fraguenay | F_SEL = 0 | 31.25 | | 62.5 | MHz | | I <sub>MAX</sub> | Output Frequency | F_SEL = 1 | 15.625 | | 31.25 | MHz | | tp <sub>LH</sub> | Propagation Delay, Low-to-High; NOTE 1 | PLL_SEL = 0V,<br>Bypass Mode | 4.1 | | 6.1 | ns | | t(Ø) | Static Phase Offset; NOTE 2, 4 | PLL_SEL = 3.3V | -500 | | 500 | ps | | tsk(o) | Output Skew; NOTE 3, 4 | PLL_SEL = 0V | | | 65 | ps | | tjit(cc) | Cycle-to-Cycle Jitter; NOTE 4 | | | | 75 | ps | | t_ | PLL Lock Time | | | | 1 | mS | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | | 0.4 | | 1 | ns | | odc | Output Duty Cycle | | 49 | | 51 | % | All parameters measured at ${\rm f}_{\rm MAX}$ unless noted otherwise. NOTE 1: Measured from $V_{pp}/2$ of the input crossing point to the output at $V_{ppp}/2$ . NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at $V_{\text{DDO}}/2$ . NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. Table 5B. AC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------------------|------------------------------|---------|---------|---------|-------| | f | Output Fraguency | F_SEL = 0 | 31.25 | | 62.5 | MHz | | MAX | Output Frequency | F_SEL = 1 | 15.625 | | 31.25 | MHz | | tp <sub>LH</sub> | Propagation Delay, Low-to-High; NOTE 1 | PLL_SEL = 0V,<br>Bypass Mode | 4.25 | | 6.25 | ns | | t(Ø) | Static Phase Offset; NOTE 2, 4 | PLL_SEL = 2.5V | -500 | | 500 | ps | | tsk(o) | Output Skew; NOTE 3, 4 | PLL_SEL = 0V | | | 65 | ps | | tjit(cc) | Cycle-to-Cycle Jitter; NOTE 4 | | | | 75 | ps | | t_ | PLL Lock Time | | | | 1 | mS | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | | 0.4 | | 1 | ns | | odc | Output Duty Cycle | | 48 | | 52 | % | All parameters measured at $f_{\text{MAX}}$ unless noted otherwise. NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE 1: Measured from $V_{DD}/2$ of the input crossing point to the output at $V_{DDO}/2$ . NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at $V_{ppq}/2$ . NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. Table 5C. AC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------------------|------------------------------|---------|---------|---------|-------| | f | Output Frequency | F_SEL = 0 | 31.25 | | 62.5 | MHz | | MAX | Output Frequency | F_SEL = 1 | 15.625 | | 31.25 | MHz | | tp <sub>LH</sub> | Propagation Delay, Low-to-High; NOTE 1 | PLL_SEL = 0V,<br>Bypass Mode | 4.5 | | 6.5 | ns | | t(Ø) | Static Phase Offset; NOTE 2, 4 | PLL_SEL = 2.5V | -500 | | 500 | ps | | tsk(o) | Output Skew; NOTE 3, 4 | PLL_SEL = 0V | | | 65 | ps | | tjit(cc) | Cycle-to-Cycle Jitter; NOTE 4 | | | | 75 | ps | | t_ | PLL Lock Time | | | | 1 | mS | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | | 0.4 | | 1 | ns | | odc | Output Duty Cycle | | 48 | | 52 | % | All parameters measured at $f_{\text{MAX}}$ unless noted otherwise. NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE 1: Measured from $V_{DD}/2$ of the input crossing point to the output at $V_{DDO}/2$ . NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at $V_{ppo}/2$ . NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. # PARAMETER MEASUREMENT INFORMATION ### 3.3V Core/3.3V Output Load AC Test Circuit ## 2.5VCore/ 2.5V OUTPUT LOAD AC TEST CIRCUIT ## CYCLE-TO-CYCLE JITTER $t(\emptyset)$ mean = Static Phase Offset (where $t(\emptyset)$ is any random sample, and $t(\emptyset)$ mean is the average of the sampled cycles measured on controlled edges) #### **OUTPUT SKEW** ## STATIC PHASE OFFSET # PARAMETER MEASUREMENT INFORMATION, CONTINUED ## OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD # OUTPUT RISE/FALL TIME PROPAGATION DELAY # **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS86004I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm DD}, V_{\rm DDA}$ and $V_{\rm DDO}$ should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic $V_{\rm DD}$ pin and also shows that $V_{\rm DDA}$ requires that an additional10 $\Omega$ resistor along with a 10µF bypass capacitor be connected to the $V_{\rm DDA}$ pin. FIGURE 1. POWER SUPPLY FILTERING ### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### LVCMOS CONTROL PINS All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **O**UTPUTS: #### LVCMOS OUTPUTS All unused LVCMOS output can be left floating. We recommend that there is no trace attached. #### SCHEMATIC EXAMPLE Figure 2 shows a schematic example of using an ICS86004I. It is recommended to have one decouple capacitor per power pin. Each decoupling capacitor should be located as close as possible to the power pin. The low pass filter R7, C11 and C16 for clean analog supply should also be located as close to the $V_{\tiny DDA}$ pin as possible. FIGURE 2. ICS86004I SCHEMATIC EXAMPLE # RELIABILITY INFORMATION Table 5. $\theta_{_{JA}} vs.$ Air Flow Table for 16 Lead TSSOP # $\theta_{_{\mathrm{JA}}}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|-----------|-----------|-----------| | Single-Layer PCB, JEDEC Standard Test Boards | 137.1°C/W | 118.2°C/W | 106.8°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 89.0°C/W | 81.8°C/W | 78.1°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### **TRANSISTOR COUNT** The transistor count for ICS86004I is: 2496 # PACKAGE OUTLINE - G SUFFIX 16 LEAD TSSOP TABLE 6. PACKAGE DIMENSIONS | SYMBOL | Millimeters | | | |---------|-------------|---------|--| | STWIDOL | Minimum | Maximum | | | N | 16 | | | | Α | | 1.20 | | | A1 | 0.05 | 0.15 | | | A2 | 0.80 | 1.05 | | | b | 0.19 | 0.30 | | | С | 0.09 | 0.20 | | | D | 4.90 | 5.10 | | | Е | 6.40 BASIC | | | | E1 | 4.30 | 4.50 | | | е | 0.65 BASIC | | | | L | 0.45 | 0.75 | | | α | 0° | 8° | | | aaa | | 0.10 | | Reference Document: JEDEC Publication 95, MO-153 TABLE 7. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------|---------------------------|--------------------|---------------| | 86004BGI | 86004BGI | 16 Lead TSSOP | Tube | -40°C to 85°C | | 86004BGIT | 86004BGI | 16 Lead TSSOP | 2500 Tape & Reel | -40°C to 85°C | | 86004BGILF | 86004BIL | 16 Lead "Lead-Free" TSSOP | Tube | -40°C to 85°C | | 86004BGILFT | 86004BIL | 16 Lead "Lead-Free" TSSOP | 2500 Tape & Reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. | | REVISION HISTORY SHEET | | | | | |-----|------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--| | Rev | Table | Page | Description of Change | Date | | | А | 5A - 5C<br>T7 | 4 - 5<br>11 | AC Tables - added thermal note and corrected NOTE 1. Ordering Information Table - added LF marking and deleted "ICS" prefix from Part/Order Number column. Updated Header/Footer. | 2/24/10 | | | | | | | | | | | | | | | | 6024 Silver Creek Valley Road San Jose, CA 95138 **Sales** 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Techical Support netcom@idt.com +480-763-2056 DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performace, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of tothers. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Techology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.