DATA SHEET ### **General Description** The 8SLVD1204-33 is a high-performance differential LVDS fanout buffer. The device is designed for the fanout of high-frequency, very low additive phase-noise clock and data signals. The 8SLVD1204-33 is characterized to operate from a 3.3V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the 8SLVD1204-33 ideal for those clock distribution applications demanding well-defined performance and repeatability. Two selectable differential inputs and four low skew outputs are available. The integrated bias voltage reference enables easy interfacing of single-ended signals to the device inputs. The device is optimized for low power consumption and low additive phase noise. #### **Features** - Four low skew, low additive jitter LVDS output pairs - Two selectable differential clock input pairs - Differential PCLKx, nPCLKx pairs can accept the following differential input levels: LVDS, LVPECL - Maximum input clock frequency: 2GHz - LVCMOS/LVTTL interface levels for the control input select pin - Output skew: 20ps (maximum) - Propagation delay: 310ps (maximum) - Low additive phase jitter, RMS; $f_{REF} = 156.25MHz$ , $V_{PP} = 1V$ , 10kHz - 20MHz: 100fs (maximum) - Full 3.3V supply voltage 1 - Lead-free (RoHS 6), 16-Lead VFQFN packaging - -40°C to 85°C ambient operating temperature ### **Block Diagram** ### **Pin Assignment** 16-pin, 3mm x 3mm VFQFN Package # **Pin Description and Pin Characteristic Tables** **Table 1. Pin Descriptions** | Number | Name | Ту | /pe | Description | | |--------|------------------|--------|---------------------|-----------------------------------------------------------------------------------------|--| | 1 | GND | Power | | Power supply ground. | | | 2 | SEL | Input | Pullup/<br>Pulldown | Reference select control pin. See Table 3 for function. LVCMOS/LVTTL interface levels. | | | 3 | PCLK1 | Input | Pulldown | Non-inverting differential clock/data input. | | | 4 | nPCLK1 | Input | Pullup/<br>Pulldown | Inverting differential clock/data input. V <sub>DD</sub> /2 default when left floating. | | | 5 | V <sub>DD</sub> | Power | | Power supply pin. | | | 6 | PCLK0 | Input | Pulldown | Non-inverting differential clock/data input. | | | 7 | nPCLK0 | Input | Pullup/<br>Pulldown | Inverting differential clock/data input. V <sub>DD</sub> /2 default when left floating. | | | 8 | V <sub>REF</sub> | Output | | Bias voltage reference for the PCLKx, nPCLKx inputs. | | | 9, 10 | Q0, nQ0 | Output | | Differential output pair 0. LVDS interface levels. | | | 11, 12 | Q1, nQ1 | Output | | Differential output pair 1. LVDS interface levels. | | | 13, 14 | Q2, nQ2 | Output | | Differential output pair 2. LVDS interface levels. | | | 15, 16 | Q3, nQ3 | Output | | Differential output pair 3. LVDS interface levels. | | NOTE: Pulldown and Pullup refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 2 | | pF | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | ### **Function Table** **Table 3. SEL Input Selection Function Table** | Input | | |----------------|------------------------------------------------------------------------------------------| | SEL | Operation | | 0 | PCLK0, nPCLK0 is the selected differential clock input. | | 1 | PCLK1, nPCLK1 is the selected differential clock input. | | Open (default) | Internally set to V <sub>DD</sub> /2. Input buffers are disabled and outputs are static. | NOTE: SEL is an asynchronous control. ## **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |----------------------------------------------------------|---------------------------------| | Supply Voltage, V <sub>DD</sub> | 4.6V | | Inputs, V <sub>I</sub> | -0.5V to V <sub>DD</sub> + 0.5V | | Outputs, I <sub>O</sub> Continuous Current Surge Current | 10mA<br>15mA | | V <sub>REF</sub> Current (Sink/Source), I <sub>REF</sub> | ±2mA | | Maximum Junction Temperature, T <sub>J,MAX</sub> | 125°C | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | | ESD - Human Body Model, NOTE 1 | 2000V | | ESD - Charged Device Model, NOTE 1 | 1500V | NOTE 1: According to JEDEC/JESD JS-001-2012/22-C101E. ### **Electrical Characteristics** Table 4A. Power Supply Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|---------------------------------------------------------------------------------------|---------|---------|---------|-------| | $V_{DD}$ | Power Supply Voltage | | 3.135 | 3.3 | 3.465 | ٧ | | | | SEL = 0 or 1; $f_{REF}$ = 100MHz; Q0 to Q3<br>terminated 100 $\Omega$ between nQx, Qx | | 86 | 100 | mA | | I <sub>DD</sub> | Power Supply Current | SEL = 0 or 1; $f_{REF}$ = 800MHz; Q0 to Q3 terminated 100 $\Omega$ between nQx, Qx | | 86 | 100 | mA | | | | SEL = 0 or 1; $f_{REF}$ = 2GHz; Q0 to Q3 terminated 100 $\Omega$ between nQx, Qx | | 86 | 100 | mA | Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|-----|------------------------------------------------|-----------------------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | SEL | | 0.7 * V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | SEL | | -0.3 | | 0.2 * V <sub>DD</sub> | ٧ | | I <sub>IH</sub> | Input High Current | SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | I <sub>IL</sub> | Input Low Current | SEL | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μΑ | Table 4C. Differential Input DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|------------------------------------------------|------------------------------------------------|------------------------|------------------------|------------------------|-------| | l <sub>IH</sub> | Input High<br>Current | PCLK0,<br>nPCLK1<br>PCLK1,<br>nPCLK1 | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | , Input Low | PCLK0,<br>PCLK1 | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -10 | | | μA | | | l <sub>IL</sub> | Current | nPCLK0,<br>nPCLK1 | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μΑ | | V <sub>REF</sub> | Reference Vo | 0 | I <sub>REF</sub> = ±1mA | V <sub>DD</sub> – 1.50 | V <sub>DD</sub> – 1.35 | V <sub>DD</sub> – 1.15 | V | | M | Peak-to-Peak | : Voltage; | f <sub>REF</sub> < 1.5 GHz | 0.1 | | 1.5 | V | | VDD | NOTE 1 | - ' | f <sub>REF</sub> ≥ 1.5 GHz | 0.2 | | 1.5 | V | | V <sub>CMR</sub> | Common Moo<br>Voltage; NOT | • | | 1.0 | | V <sub>DD</sub> – 0.6 | V | NOTE 1: $V_{\rm IL}$ should not be less than -0.3V. NOTE 2: Common mode input voltage is defined at the crosspoint. Table 4D. LVDS DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | 247 | | 454 | mV | | ΔV <sub>OD</sub> | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>OS</sub> | Offset Voltage | | 1.15 | | 1.45 | ٧ | | ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change | | | | 50 | mV | ### **AC Electrical Characteristics** Table 5. AC Electrical Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | f <sub>REF</sub> | Input<br>Frequency | PCLK[0:1],<br>nPCLK[0:1] | | | | 2 | GHz | | ΔV/Δt | Input<br>Edge Rate | PCLK[0:1],<br>nPCLK[0:1] | | 1.5 | | | V/ns | | t <sub>PD</sub> | Propagation NOTE 1 | Delay; | PCLK[0:1], nPCLK[0:1] to any Qx, nQx for $V_{PP} = 0.1V$ or 0.3V | 120 | 215 | 310 | ps | | tsk(o) | Output Skew<br>NOTES 2, 3 | | | | | 20 | ps | | tsk(i) | Input Skew; | NOTE 3 | | | | 20 | ps | | tsk(p) | Pulse Skew | | f <sub>REF</sub> = 100MHz | | | 15 | ps | | tsk(pp) | Part-to-Part<br>NOTES 3, 4 | | | | | 230 | ps | | | Buffer Additive Phase<br>Jitter, RMS; refer to<br>Additive Phase Jitter<br>Section | | f <sub>REF</sub> = 122.88MHz Square Wave, V <sub>PP</sub> = 1V,<br>Integration Range: 1kHz – 40MHz | | 139 | 190 | fs | | | | | f <sub>REF</sub> = 122.88MHz Square Wave, V <sub>PP</sub> = 1V,<br>Integration Range: 10kHz – 20MHz | | 95 | 140 | fs | | | | | f <sub>REF</sub> = 122.88MHz Square Wave, V <sub>PP</sub> = 1V,<br>Integration Range: 12kHz – 20MHz | | 95 | 140 | fs | | | | | f <sub>REF</sub> = 156.25MHz Square Wave, V <sub>PP</sub> = 1V,<br>Integration Range: 1kHz – 40MHz | | 90 | 130 | fs | | $t_{\sf JIT}$ | | | f <sub>REF</sub> = 156.25MHz Square Wave, V <sub>PP</sub> = 1V,<br>Integration Range: 10kHz – 20MHz | | 67 | 100 | fs | | | | | f <sub>REF</sub> = 156.25MHz Square Wave, V <sub>PP</sub> = 1V,<br>Integration Range: 12kHz – 20MHz | | 67 | 100 | fs | | | | | f <sub>REF</sub> = 156.25MHz Square Wave, V <sub>PP</sub> = 0.5V,<br>Integration Range: 1kHz – 40MHz | | 94 | 140 | fs | | | | | f <sub>REF</sub> = 156.25MHz Square Wave, V <sub>PP</sub> = 0.5V,<br>Integration Range: 10kHz – 20MHz | | 70 | 105 | fs | | | | | f <sub>REF</sub> = 156.25MHz Square Wave, V <sub>PP</sub> = 0.5V,<br>Integration Range: 12kHz – 20MHz | | 70 | 105 | fs | | t <sub>R</sub> / t <sub>F</sub> | Output Rise | / Fall Time | 20% to 80% outputs loaded with 100 $\Omega$ | 40 | | 250 | ps | | MUXISOLATION | Mux Isolatio | n; NOTE 5 | f <sub>REF</sub> = 100MHz | | 74 | | dB | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. - NOTE 1: Measured from the differential input crosspoint to the differential output crosspoint. - NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoint. - NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same frequency, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoint. NOTE 5: Qx, nQx outputs measured differentially. See MUX Isolation diagram in the Parameter Measurement Information section. #### **Additive Phase Jitter** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment. Measured using a Wenzel 156.25MHz Oscillator as the input source. ### **Parameter Measurement Information** **LVDS Output Load Test Circuit** **Differential Input Level** **Pulse Skew** **Output Skew** **Part-to-Part Skew** **Output Rise/Fall Time** # **Parameter Measurement Information, continued** #### **Input Skew** **MUX** Isolation **Propagation Delay** **Offset Voltage Setup** **Differential Output Voltage Setup** ### **Applications Information** #### Recommendations for Unused Input and Output Pins #### Inputs: #### **PCLK/nPCLK Inputs** For applications not requiring the use of a differential input, both the PCLK and nPCLK pins can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from PCLK to ground. #### **Outputs:** #### **LVDS Outputs** All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$ across. If they are left floating, there should be no trace attached. #### Wiring the Differential Input to Accept Single-Ended Levels Figure 1 shows how a differential input can be wired to accept single ended levels. The reference voltage V1 = $V_{DD}/2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V1 in the center of the input voltage swing. For example, if the input clock swing is 2.5V and $V_{DD}$ = 2.5V, R1 and R2 value should be adjusted to set V1 at 1.25V. The values below are for when both the single ended swing and $V_{DD}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R3 and R4 can be $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $V_{\rm IL}$ cannot be less than -0.3V and $V_{\rm IH}$ cannot be more than $V_{\rm DD}$ + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal. Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels ### 3.3V LVPECL Clock Input Interface The PCLK /nPCLK accepts LVPECL, LVDS and other differential signals. Both differential outputs must meet the $V_{PP}$ and $V_{CMR}$ input requirements. Figures 2A to 2E show interface examples for the PCLK/ nPCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 2A. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver Figure 2C. PCLK/nPCLK Input Driven by a 3.3V LVDS Driver Figure 2E. PCLK/nPCLK Input Driven by a 3.3V LVDS Driver with AC Coupling Figure 2B. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple Figure 2D. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Coupling #### **LVDS Driver Termination** For a general LVDS interface, the recommended value for the termination impedance $(Z_T)$ is between $90\Omega$ and $132\Omega$ . The actual value should be selected to match the differential impedance $(Z_0)$ of your transmission line. A typical point-to-point LVDS design uses a $100\Omega$ parallel resistor at the receiver and a $100\Omega$ differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in *Figure 3A* can be used with either type of output structure. *Figure 3B*, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output. **LVDS Termination** #### **VFQFN EPAD Thermal Release Path** In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 4*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a quideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology. Figure 4. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale) #### **Power Considerations** This section provides information on power dissipation and junction temperature for the 8SLVD1204-33. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the 8SLVD1204-33 is the sum of the core power plus the output power dissipation due to the load. The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. Power <sub>(core)MAX</sub> = V<sub>DD\_MAX</sub> \* I<sub>DD\_MAX</sub> = 3.465V \* 100mA = **346.5mW** Total Power <sub>MAX</sub> = **346.5mW** #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + TA Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 74.7°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.3465\text{W} * 74.7^{\circ}\text{C/W} = 110.9^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 6. Thermal Resistance $\theta_{\text{JA}}$ for 16 Lead VFQFN, Forced Convection | $\theta_{JA}$ at 0 Air Flow | | | | | | |---------------------------------------------|----------|----------|----------|--|--| | Meters per Second | 0 | 1 | 2.5 | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 74.7°C/W | 65.3°C/W | 58.5°C/W | | | # **Reliability Information** ## Table 7. $\theta_{\text{JA}}$ vs. Air Flow Table for a 16 Lead VFQFN | $\theta_{JA}$ at 0 Air Flow | | | | | | |---------------------------------------------|----------|----------|----------|--|--| | Meters per Second | 0 | 1 | 2.5 | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 74.7°C/W | 65.3°C/W | 58.5°C/W | | | ### **Transistor Count** The transistor count for the 8SLVD1204-33 is: 417 ## 16 Lead VFQFN Package Outline and Package Dimensions # **Ordering Information** ### **Table 8. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |--------------------|---------|---------------------------|----------------------------------------------|---------------| | 8SLVD1204-33NLGI | 24331 | "Lead-Free" 16 Lead VFQFN | Tube | -40°C to 85°C | | 8SLVD1204-33NLGI8 | 24331 | "Lead-Free" 16 Lead VFQFN | Tape & Reel,<br>pin 1 orientation: EIA-481-C | -40°C to 85°C | | 8SLVD1204-33NLGI/W | 24331 | "Lead-Free" 16 Lead VFQFN | Tape & Reel,<br>pin 1 orientation: EIA-481-D | -40°C to 85°C | Table 9. Pin 1 Orientation in Tape and Reel Packaging | Part Number Suffix | Pin 1 Orientation | Illustration | |--------------------|------------------------|------------------------------------------------------------------------------------------------| | 8 | Quadrant 1 (EIA-481-C) | USER DIRECTION OF FEED | | /W | Quadrant 2 (EIA-481-D) | CORRECT PIN 1 OFIENTATION CARRIER TAPE TOPSIDE (Round Sprockes Holes) USER DIRECTION OF FEED | # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Α | | 10 | 3.3V LVPECL Clock Input Interface application note - added figures 2D and 2E. | 2/12/2014 | | Α | Т8 | 16 | Ordering Info: Changed Tray to Tube. | 2/26/2014 | | В | T5 | 1<br>5 | Updated Pin Assignment format. AC Characteristics Table - corrected t <sub>JIT</sub> units from ps to fs. Updated datasheet header/footer. Deleted prefix/suffix from part number. | 3/11/2015 | **Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, CA 95138 USA Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com **Tech Support** email: clocks@idt.com DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Product specification subject to change without notice. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners. Copyright ©2015 Integrated Device Technology, Inc.. All rights reserved.