# LOW SKEW, 1-TO-9, DIFFERENTIAL-TO-3.3V LVPECL FANOUT BUFFER ICS8531-01 # GENERAL DESCRIPTION The ICS8531-01 is a low skew, high performance 1-to-9 Differential-to-3.3V LVPECL Fanout Buffe and a member of the HiPerClockS™ family of High Performance Clock Solutions from IDT. The ICS8531-01 has two selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The PCLK, nPCLK pair can accept LVPECL, CML, or SSTL input levels. The clock enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. Guaranteed output skew and part-to-part skew characteristics make the ICS8531-01 ideal for high performance workstation and server applications. # **FEATURES** - Nine differential 3.3V LVPECL outputs - Selectable differential CLK, nCLK or LVPECL clock inputs - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - PCLK, nPCLK supports the following input types: LVPECL, CML, SSTL - Maximum output frequency: 500MHz - Translates any single ended input signal (LVCMOS, LVTTL, GTL) to 3.3V LVPECL levels with resistor bias on nCLK input - Additive phase jitter, RMS: 0.17ps (typical) - Output skew: 50ps (maximum) - Part-to-part skew: 250ps (maximum) - Propagation delay: 2ns (maximum) - 3.3V operating supply - 0°C to 70°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages - Industrial Temperature information available upon request # **BLOCK DIAGRAM** # PIN ASSIGNMENT 1 **32-Lead LQFP**7mm x 7mm x 1.4mm package body **Y package**Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ty | /ре | Description | |--------------------------|------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>cc</sub> | Power | | Power supply pin. | | 2 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 3 | nCLK | Input | Pullup | Inverting differential clock input. | | 4 | CLK_SEL | Input | Pulldown | Clock Select input. When HIGH, selects PCLK, nPCLK inputs. When LOW, selects CLK, nCLK. LVTTL / LVCMOS interface levels. | | 5 | PCLK | Input | Pulldown | Non-inverting differential LVPECL clock input. | | 6 | nPCLK | Input | Pullup | Inverting differential LVPECL clock input. | | 7 | $V_{\sf EE}$ | Power | | Negative supply pin. | | 8 | CLK_EN | Input | Pullup | Synchronizing clock enable. When HIGH, clock outputs follow clock input. When LOW, Q outputs are forced low, nQ outputs are forced high. LVTTL / LVCMOS interface levels. | | 9, 16, 17,<br>24, 25, 32 | V <sub>cco</sub> | Power | | Output supply pins. | | 10, 11 | nQ8, Q8 | Output | | Differential output pair. LVPECL interface level. | | 12, 13 | nQ7, Q7 | Output | | Differential output pair. LVPECL interface level. | | 14, 15 | nQ6, Q6 | Output | | Differential output pair. LVPECL interface level. | | 18, 19 | nQ5, Q5 | Output | | Differential output pair. LVPECL interface level. | | 20, 21 | nQ4, Q4 | Output | | Differential output pair. LVPECL interface level. | | 22, 23 | nQ3 Q3 | Output | | Differential output pair. LVPECL interface level. | | 26, 27 | nQ2, Q2 | Output | | Differential output pair. LVPECL interface level. | | 28, 29 | nQ1, Q1 | Output | | Differential output pair. LVPECL interface level. | | 30, 31 | nQ0, Q0 | Output | | Differential output pair. LVPECL interface level. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 3A. CONTROL INPUT FUNCTION TABLE | | Inputs | Out | puts | | |--------|---------|------------------|---------------|----------------| | CLK_EN | CLK_SEL | Selected Sourced | Q0:Q8 | nQ0:nQ8 | | 0 | 0 | CLK, nCLK | Disabled; LOW | Disabled; HIGH | | 0 | 1 | PCLK, nPCLK | Disabled; LOW | Disabled; HIGH | | 1 | 0 | CLK, nCLK | Enabled | Enabled | | 1 | 1 | PCLK, nPCLK | Enabled | Enabled | After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in Figure 1. In the active mode, the state of the outputs are a function of the CLK, nCLK and PCLK, nPCLK inputs as described in Table 3B. FIGURE 1. CLK\_EN TIMING DIAGRAM TABLE 3B. CLOCK INPUT FUNCTION TABLE | Inj | puts | Outputs | | Innut to Output Made | Dolovity | |----------------|----------------|---------|---------|------------------------------|---------------| | CLK or PCLK | nCLK or nPCLK | Q0:Q8 | nQ0:nQ8 | Input to Output Mode | Polarity | | 0 | 1 | LOW | HIGH | Differential to Differential | Non Inverting | | 1 | 0 | HIGH | LOW | Differential to Differential | Non Inverting | | 0 | Biased; NOTE 1 | LOW | HIGH | Single Ended to Differential | Non Inverting | | 1 | Biased; NOTE 1 | HIGH | LOW | Single Ended to Differential | Non Inverting | | Biased; NOTE 1 | 0 | HIGH | LOW | Single Ended to Differential | Inverting | | Biased; NOTE 1 | 1 | LOW | HIGH | Single Ended to Differential | Inverting | NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels". #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_L$ -0.5V to $V_{CC}$ + 0.5V Outputs, I<sub>o</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 47.9°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>cco</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 80 | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|--------------------|---------|--------------------------------|---------|---------|---------|-------| | V <sub>IH</sub> | CLK_EN, CLK_SEL | | | 2 | | 3.765 | V | | V <sub>IL</sub> | CLK_EN, CLK_SEL | | | -0.3 | | 0.8 | V | | | | CLK_EN | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μA | | I'IH | Input High Current | CLK_SEL | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | | CLK_EN | $V_{IN} = 0V, V_{CC} = 3.465V$ | -150 | | | μΑ | | l I <sub>IL</sub> | Input Low Current | CLK_SEL | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------|------|--------------------------------|-----------------------|---------|------------------------|-------| | | CLI | | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I'IH | Input High Current | nCLK | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | Input Low Current | CLK | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5 | | | μA | | I <sub>IL</sub> | Input Low Current | nCLK | $V_{IN} = 0V, V_{CC} = 3.465V$ | -150 | | | μA | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 | | | V <sub>EE</sub> + 0.5 | | V <sub>cc</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLK and nCLK is $V_{\rm cc}$ + 0.3V. NOTE 2: Common mode input voltage is defined as $V_{H}$ . Table 4D. LVPECL DC Characteristics, $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-------------------------------|------------------|--------------------------------|------------------------|---------|------------------------|-------| | | Input High Current | PCLK | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I'IH | Input High Current | nPCLK | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | Input Low Current | PCLK | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5 | | | μΑ | | I <sub>IL</sub> | Input Low Current | nPCLK | $V_{IN} = 0V, V_{CC} = 3.465V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.3 | | 1 | V | | V <sub>CMR</sub> | Common Mode Inpu<br>NOTE 1, 2 | ut Voltage; | | V <sub>EE</sub> + 1.5 | | V <sub>cc</sub> | V | | V <sub>OH</sub> | Output High Voltage; NOTE 3 | | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 3 | | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Outpu | ıt Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Common mode input voltage is defined as $V_{\rm IH}$ . NOTE 2: For single ended applications, the maximum input voltage for PCLK and nPCLK is $V_{\rm CC}$ + 0.3V. NOTE 3: Outputs terminated with 50 $\Omega$ to V<sub>cco</sub> - 2V. Table 5. AC Characteristics, $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------------------------------------------------|--------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 500 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | <i>f</i> ≤ 250MHz | 1 | | 2 | ns | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Section;<br>NOTE 2 | 155.52MHz,<br>(12kHz to 20MHz) | | 0.17 | | ps | | tsk(o) | Output Skew; NOTE 3, 5 | | | | 50 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 4, 5 | | | | 250 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% @ 50MHz | 300 | | 700 | ps | | odc | Output Duty Cycle | | 48 | 50 | 52 | % | All parameters measured at 250MHz unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Driving only one input clock. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 5: This parameter is defined in accordance with JEDEC Standard 65. # **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements have issues. The primary issue relates to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependant on the input source and measurement equipment. # PARAMETER MEASUREMENT INFORMATION # 3.3V OUTPUT LOAD AC TEST CIRCUIT DIFFERENTIAL INPUT LEVEL # **O**UTPUT **S**KEW ## PART-TO-PART SKEW #### **OUTPUT RISE/FALL TIME** #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ## PROPAGATION DELAY # **APPLICATION INFORMATION** ### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF $_{\sim}$ V $_{\infty}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and V $_{cc}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 2. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT ### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### **CLK/nCLK INPUT:** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1 k\Omega$ resistor can be tied from CLK to ground. #### PCLK/nPCLK INPUT: For applications not requiring the use of a differential input, both the PCLK and nPCLK pins can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from PCLK to ground. #### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. # **O**UTPUTS: #### LVPECL OUTPUTS: All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. ### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 3A to 3E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 3A*, the input termination applies for IDT HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 3A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY IDT HIPERCLOCKS LVHSTL DRIVER FIGURE 3B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 3E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE # LVPECL CLOCK INPUT INTERFACE The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. *Figures 4A to 4E* show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. FIGURE 4A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A CML DRIVER FIGURE 4C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER FIGURE 4E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE FIGURE 4B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN SSTL DRIVER FIGURE 4D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER #### TERMINATION FOR LVPECL OUTPUTS The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched imped- ance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 5A. LVPECL OUTPUT TERMINATION FIGURE 5B. LVPECL OUTPUT TERMINATION # POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS8531-01. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS8531-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 80mA = 277.2mW - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 9 \* 30mW = 270mW Total Power (3.465V, with all outputs switching) = 277.2mW + 270mW = 547.2mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{La}$ \* Pd\_total + T<sub>a</sub> Tj = Junction Temperature $\theta_{\text{\tiny M}}$ = junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\text{in}}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 6 below. Therefore, Ti for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.547\text{W} * 42.1^{\circ}\text{C/W} = 93^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{_{JA}}$ for 32-pin LQFP Forced Convection # $\theta_{M}$ by Velocity (Linear Feet per Minute) | | Ü | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 6. FIGURE 6. LVPECL DRIVER CIRCUIT AND TERMINATION To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{cco}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$ $$(V_{CCO,MAX} - V_{OH,MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$ $$(V_{CCO,MAX} - V_{OL,MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{_{OH\_MAX}} - (V_{_{CCO\_MAX}} - 2V))/R_{_{L}}] * (V_{_{CCO\_MAX}} - V_{_{OH\_MAX}}) = [(2V - (V_{_{CCO\_MAX}} - V_{_{OH\_MAX}}))/R_{_{L}}] * (V_{_{CCO\_MAX}} - V_{_{OH\_MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # RELIABILITY INFORMATION Table 7. $\theta_{_{JA}} \text{vs. Air Flow Table for 32 Lead LQFP}$ # $\boldsymbol{\theta}_{_{JA}}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Laver PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8531-01 is: 632 ### D D2 Ref. INDEX $\Box$ **E2** E1 AREA Ref. E $\Box$ $N + \square$ 3 DI SEATING - C -PLANE -c # PACKAGE OUTLINE AND DIMENSIONS - Y SUFFIX FOR 32 LEAD LQFP TABLE 8. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | |-----------------------------------------------|---------|----------------|---------|--|--|--| | OVALDOL | ВВА | | | | | | | SYMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | N | | 32 | | | | | | Α | | | 1.60 | | | | | A1 | 0.05 | | 0.15 | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | b | 0.30 | 0.37 | 0.45 | | | | | С | 0.09 | | 0.20 | | | | | D | | 9.00 BASIC | | | | | | D1 | | 7.00 BASIC | | | | | | D2 | | 5.60 Ref. | | | | | | E | | 9.00 BASIC | | | | | | E1 | | 7.00 BASIC | | | | | | E2 | | 5.60 Ref. | | | | | | е | | 0.80 BASIC | | | | | | L | 0.45 | 0.45 0.60 0.75 | | | | | | θ | 0° | | 7° | | | | | ccc | | | 0.10 | | | | Reference Document: JEDEC Publication 95, MS-026 □ ccc C Table 9. Ordering Information | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|----------------------------|--------------------|-------------| | ICS8531AY-01 | ICS8531AY-01 | 32 Lead LQFP | tray | 0°C to 70°C | | ICS8531AY-01T | ICS8531AY-01 | 32 Lead LQFP | 1000 tape & reel | 0°C to 70°C | | ICS8531AY-01LF | ICS8531AY01L | 32 Lead "Lead-Free" LQFP | tray | 0°C to 70°C | | ICS8531AY-01LFT | ICS8531AY01L | 32 Lead ""Lead-Free"" LQFP | 1000 tape & reel | 0°C to 70°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. | REVISION HISTORY SHEET | | | | | | |------------------------|---------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--| | Rev | Table | Page | Description of Change | Date | | | | 4A<br>4C | 4 4 | Separated LVCMOS rows into own table. Changed HSTL table to Differential table. Changed $V_{\rm pp}$ value from 0.1 Min. to 0.15 Min. Changed $V_{\rm CMR}$ values from 0.13 Min, 1.3 Max. to 0.5 Min, $V_{\rm CC}$ - 0.85. | | | | В | 4D | 5 | In LVPECL table, changed $V_{\rm CMR}$ values from 0.7 Min, 2.5 Max. to 0.5 Min, $V_{\rm CC}$ - 0.85. Changed $V_{\rm OH}$ values from 1.9 Min., 2.3 Max. to $V_{\rm CC}$ - 1.4 Min., $V_{\rm CC}$ - 1.0 Max. Changed $V_{\rm OL}$ values from 1.2 Min, 1.6 Max. to $V_{\rm CC}$ - 2.0 Min, $V_{\rm CC}$ - 1.7 Max. Changed $V_{\rm SWING}$ values from 0.55 Min. to 0.6 Min. | 6/15/01 | | | | 5 | 5 | Changed $t_{\rm pl}$ & $t_{\rm pl}$ rows to $t_{\rm pp}$ . Values stayed same. $t_{\rm pl}$ and $t_{\rm pl}$ values changed from 100 Min, 600 Max. to 300 Min., 700 Max. Changed $t_{\rm pl}$ row to odc. Values stayed same. Deleted $t_{\rm s}$ and $t_{\rm pl}$ rows. | | | | В | | 1 | Changed all $V_{DDx}$ to $V_{CCx}$ .<br>Changed $V_{CCO}$ to equal 3.3V $\pm$ 5% from 1.8V $\pm$ 0.2V.<br>Updated Block Diagram. | | | | В | 4C<br>4D | 4<br>5 | Changed $V_{\text{CMR}}$ value from 0.5 Min. to $V_{\text{EE}}$ + 0.5 Min. Changed $V_{\text{PP}}$ values from 0.15 Min, 1.3 Max, to 03. Min, 1 Max. Changed $V_{\text{CMR}}$ values from 0.5 Min., $V_{\text{CC}}$ - 0.85 Max. to $V_{\text{EE}}$ + 1.5 Min., $V_{\text{CC}}$ Max. | | | | В | | 3<br>6<br>6, 7 | Udated Figure 1, CLK_EN Timing Diagram. Updated Figure 2, Output Load Test Circuit. Revised labels on figures. | | | | В | | 8 | Added Termination for LVPECL Outputs section. | | | | | | 2 | Pin Description table - $V_{\rm CC}$ description changed to "Core supply pin" from "Positive supply pin". | | | | В | | 4 | Power Supply Characteristics table - V <sub>CC</sub> description changed to "Core Supply Voltage" from "Positive Supply Voltage". | 10/02/02 | | | | | 5 | Output Load Test Circuit diagram - corrected $V_{EE}$ equation to read, $V_{EE}$ = -1.3V $\pm$ 0.165V from $V_{EE}$ = -1.3V $\pm$ 0.135V. | | | | | T2 | 2 | Pin Characteristics table - changed C <sub>IN</sub> 4pF max. to 4pF typical. | | | | | T4A | 4 4 | Updated Absolute Maximum Ratings. Power Supply DC Characteristics table - changed I <sub>EE</sub> 70mA max. to 80mA max and deleted 50mA typical. | | | | | | 7 | Updated LVPECL Output Termination drawings. | 0/0/04 | | | С | | 8 | Added Differential Clock Input Interface section. | 2/2/04 | | | | | 9 | Added LVPECL Clock Input Interface section. | | | | | | 10 | Power Considerations - corrected Power Dissipation from 70mA to 80mA to | | | | | | | correspond with I <sub>EE</sub> . Updated format throughout the data sheet. | | | | С | T9 | 14 | Ordering Information Table - added Lead-Free part number. | 10/15/04 | | | | T4D | 5 | LVPECL DC Characteristics - changed VSWING max. limit from 850mV to 1.0V. | 1 57 1 57 5 1 | | | D | Т9 | 7<br>15 | Added Recommendations for Unused Input and Output Pins. Ordering Information Table - added lead-free note. | | | | | Features Section - added RMS Phase Jitter bullet. | | | | | | Е | T5 | 5 | AC Characteristics Table - add RMS Phase Jitter spec. | 12/4/06 | | | | T45 | 6 | Added Additve Phase Jitter Plot. | | | | _ | T4D | 5 | LVPECL DC Characteristics Table -corrected V <sub>OH</sub> max. from V <sub>CCO</sub> - 1.0V to | 4/44/07 | | | F | | 10 10 | V <sub>CCO</sub> - 0.9V. | 4/11/07 | | | | | 12 - 13 | Power Considerations - corrected power dissipation to reflect V <sub>OH</sub> max in Table 4D. | <u> </u> | | # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com ### **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 ### For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851