# Low Skew, 1-To-4, Crystal Oscillator/LVCMOS-To-3.3V LVPECL Fanout Buffer ## **General Description** The ICS8535I-31 is a low skew, high performance 1-to-4 3.3V Crystal Oscillator/LVCMOS-to-3.3V LVPECL fanout buffer. The ICS8535I-31 has selectable single ended clock or crystal inputs. The single ended clock input accepts LVCMOS or LVTTL input levels and translate them to 3.3V LVPECL levels. The output enable is internally synchronized to eliminate runt pulses on the outputs during asynchronous assertion/deassertion of the clock enable pin. Guaranteed output and part-to-part skew characteristics make the ICS8535I-31 ideal for those applications demanding well defined performance and repeatability. #### **Features** - Four differential 3.3V LVPECL outputs - Selectable LVCMOS/LVTTL CLK or crystal inputs - · CLK can accept the following input levels: LVCMOS, LVTTL - Maximum output frequency: 266MHz - Output skew: 30ps (typical) - Part-to-part skew: 200ps (maximum) - Propagation delay: 1.75ns (maximum) - Additive phase jitter, RMS: 0.057ps (typical) - Full 3.3V supply mode - -40°C to 85°C ambient operating temperature - Replaces the ICS8535I-11 - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages ## **Block Diagram** ## **Pin Assignment** | V <sub>EE</sub> □ | 1 | 20 | □Q0 | |-------------------|----|----|-------------| | CLK_EN□ | 2 | 19 | nQ0 | | CLK_SEL□ | 3 | 18 | □Vcc | | CLK□ | 4 | 17 | □Q1 | | nc□ | 5 | 16 | □nQ1 | | XTAL_IN□ | 6 | 15 | Q2 | | XTAL_OUT ☐ | 7 | 14 | nQ2 | | nc□ | 8 | 13 | □Vcc | | nc 🗌 | 9 | 12 | <b>□</b> Q3 | | Vcc□ | 10 | 11 | □ nQ3 | | | | | • | #### ICS8535I-31 20-Lead TSSOP 6.5mm x 4.4mm x 0.92mm package body G Package Top View **Table 1. Pin Descriptions** | Number | Name | Ty | уре | Description | |------------|----------------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>EE</sub> | Power | | Negative supply pin. | | 2 | CLK_EN | Input | Pullup | Synchronizing clock enable. When HIGH, clock outputs follows clock input. When LOW, Q outputs are forced low, nQ outputs are forced high. LVCMOS / LVTTL interface levels. | | 3 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects XTAL inputs When LOW, selects CLK input. LVCMOS / LVTTL interface levels. | | 4 | CLK | Input | Pulldown | Single-ended clock input. LVCMOS/LVTTL interface levels. | | 5, 8, 9 | nc | Unused | | No connect. | | 6,<br>7 | XTAL_IN,<br>XTAL_OUT | Input | | Crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output. | | 10, 13, 18 | V <sub>CC</sub> | Power | | Positive supply pins. | | 11, 12 | nQ3, Q3 | Output | | Differential output pair. LVPECL interface levels. | | 14, 15 | nQ2, Q2 | Output | | Differential output pair. LVPECL interface levels. | | 16, 17 | nQ1, Q1 | Output | | Differential output pair. LVPECL interface levels. | | 19, 20 | nQ0, Q0 | Output | | Differential output pair. LVPECL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. ## **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | ### **Function Tables** **Table 3A. Control Input Function Table** | Inputs | | | Outputs | | | |--------|---------|-----------------|---------------|----------------|--| | CLK_EN | CLK_SEL | Selected Source | Q0:Q3 | nQ0:nQ3 | | | 0 | 0 | CLK0 | Disabled; Low | Disabled; High | | | 0 | 1 | CLK1 | Disabled; Low | Disabled; High | | | 1 | 0 | CLK0 | Enabled | Enabled | | | 1 | 1 | CLK1 | Enabled | Enabled | | After CLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock or crystal oscillator edge as shown in *Figure 1*. In the active mode, the state of the outputs are a function of the CLK input as described in *Table 3B*. Figure 1. CLK\_EN Timing Diagram **Table 3B. Clock Input Function Table** | Inputs | Outputs | | | | |--------|---------|---------|--|--| | CLK | Q0:Q3 | nQ0:nQ3 | | | | 0 | LOW | HIGH | | | | 1 | HIGH | LOW | | | ## **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |---------------------------------------------------------|---------------------------------| | Supply Voltage, V <sub>CC</sub> | 4.6V | | Inputs, V <sub>I</sub> | -0.5V to V <sub>CC</sub> + 0.5V | | Outputs, I <sub>O</sub> Continuos Current Surge Current | 50mA<br>100mA | | Package Thermal Impedance, $\theta_{JA}$ | 73.2°C/W (0 lfpm) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | ### **DC Electrical Characteristics** Table 4A. Power Supply DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------|-----------------|---------|---------|---------|-------| | V <sub>CC</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 65 | mA | ### Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|--------------|------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | | Input High Current | CLK, CLK_SEL | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | IH | Input High Current | CLK_EN | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | Input Low Current | CLK, CLK_SEL | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -5 | | | μΑ | | IIL | input Low Current | CLK_EN | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μΑ | Table 4C. LVPECL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>CC</sub> – 1.4 | | V <sub>CC</sub> – 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>CC</sub> – 2.0 | | V <sub>CC</sub> – 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{CC}$ – 2V #### **Table 5. Crystal Characteristics** | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 12 | | 40 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 1 | mW | ### **AC Electrical Characteristics** Table 6. AC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------------------------------------------------------------|------------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 266 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | | 1.4 | | 1.75 | ns | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | 155.52MHz, Integration Range:<br>12kHz – 20MHz | | 0.057 | | ps | | tsk(o) | Output Skew; NOTE 2, 3 | | | 30 | | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 4 | | | | 200 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 300 | | 600 | ps | | odc | Output Duty Cycle | | 46 | | 54 | % | All parameters measured at $f \le 266$ MHz unless noted otherwise. NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE 1: Measured from $V_{CC}/2$ of the input to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential output crossing point. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. #### **Additive Phase Jitter** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. ### **Parameter Measurement Information** 3.3V Core/3.3V Output Load AC Test Circuit **Output Skew** **Output Rise/Fall Time** **Propagation Delay** **Output Duty Cycle/Pulse Width/Period** ## **Application Information** ### Recommendations for Unused Input and Output Pins ### Inputs: #### **Crystal Inputs** For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from XTAL\_IN to ground. #### **CLK Input** For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a 1k $\Omega$ resistor can be tied from the CLK to ground. #### **LVCMOS Control Pins** All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **Outputs:** #### **LVPECL Outputs** All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. ### Crystal Input Interface The ICS8535I-31 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error. These same capacitor values will tune any 18pF parallel resonant crystal over the frequency range and other parameters specified in this data sheet. The optimum C1 and C2 values can be slightly adjusted for different board layouts Figure 2. Crystal Input Interface #### **LVCMOS** to XTAL Interface The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS signals, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R1 and R2 can be $100\Omega$ . This can also be accomplished by removing R1 and making R2 $50\Omega$ . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal. Figure 3. General Diagram for LVCMOS Driver to XTAL Input Interface ### **Termination for 3.3V LVPECL Outputs** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. Figure 4A. 3.3V LVPECL Output Termination Figure 4B. 3.3V LVPECL Output Termination #### **Power Considerations** This section provides information on power dissipation and junction temperature for the ICS8535I-31. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS8535I-31 is the sum of the core power plus the power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 65mA = 225.2mW - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output Pair If all outputs are loaded, the total power is 4 \* 30mW = 120mW Total Power MAX (3.465V, with all outputs switching) = 225.2mW + 120mW = 345.2mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per meter and a multi-layer board, the appropriate value is 66.6°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.345\text{W} * 66.6^{\circ}\text{C/W} = 108^{\circ}\text{C}$ . This is below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 7. Thermal Resistance $\theta_{JA}$ for 20 Lead TSSOP, Forced Convection | θ <sub>JA</sub> by Velocity | | | | | | |---------------------------------------------|----------|----------|----------|--|--| | Linear Feet per minute | 0 | 200 | 500 | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 73.2°C/W | 66.6°C/W | 63.5°C/W | | | #### 3. Calculations and Equations. The purpose of this section is to calculate the power dissipation for the LVPECL output pairs. LVPECL output driver circuit and termination are shown in Figure 5. Figure 5. LVPECL Driver Circuit and Termination To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ = 2V. - For logic high, $V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} 0.9V$ $(V_{CC\_MAX} V_{OH\_MAX}) = 0.9V$ - For logic low, $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} 1.7V$ $(V_{CC\_MAX} - V_{OL\_MAX}) = 1.7V$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = \textbf{10.2mW}$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW ## **Reliability Information** Table 8. $\theta_{\text{JA}}$ vs. Air Flow Table for a 20 Lead TSSOP | $\theta_{JA}$ by Velocity | | | | | |---------------------------------------------|----------|----------|----------|--| | Linear Feet per minute | 0 | 200 | 500 | | | Multi-Layer PCB, JEDEC Standard Test Boards | 73.2°C/W | 66.6°C/W | 63.5°C/W | | #### **Transistor Count** The transistor count for ICS8535I-31 is: 428 ## **Package Outline and Package Dimensions** Package Outline - G Suffix for 20 Lead TSSOP Table 9. Package Dimensions 20 Lead TSSOP | All Dimensions in Millimeters | | | | | |-------------------------------|-----------------|------|--|--| | Symbol | Minimum Maximum | | | | | N | 20 | | | | | Α | | 1.20 | | | | A1 | 0.05 | 0.15 | | | | A2 | 0.80 | 1.05 | | | | b | 0.19 | 0.30 | | | | С | 0.09 | 0.20 | | | | D | 6.40 | 6.60 | | | | E | 6.40 Basic | | | | | E1 | 4.30 | 4.50 | | | | е | 0.65 Basic | | | | | L | 0.45 | 0.75 | | | | α | 0° | 8° | | | | aaa | | 0.10 | | | Reference Document: JEDEC Publication 95, MO-153 #### **Ordering Information** #### **Table 10. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|---------------------------|--------------------|---------------| | 8535AGI-31 | ICS8535AGI31 | 20 Lead TSSOP | Tube | -40°C to 85°C | | 8535AGI-31T | ICS8535AGI31 | 20 Lead TSSOP | 2500 Tape & Reel | -40°C to 85°C | | 8535AGI-31LF | ICS8535AI31L | "Lead-Free" 20 Lead TSSOP | Tube | -40°C to 85°C | | 8535AGI-31LFT | ICS8535AI31L | "Lead-Free" 20 Lead TSSOP | 2500 Tape & Reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications, such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | | |-----|-------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------|--| | | | 8 | Added Recommendations for Unused Input and Output Pins. | | | | Α | | 9 | Added LVCMOS-to-Crystal Interface section. | 8/16/07 | | | | T10 | 13 | Ordering Information Table - added lead-free marking. | | | | Α | | 8 | Crystal Input Interface - Updated Drawing | 7/29/09 | | | T6 | 5 | AC Characteristics Table - added Thermal note. | | | | | ^ | | 8 | Figure 2, Crystal Input Interface - added C1/C2 values. | 7/00/00 | | | A | 9 | LVCMOS to XTAL Interface - added new sentence to end of paragraph. | 7/30/09 | | | | | | Updated Header/Footer throughout the datasheet. | | | | | Α | Т6 | 5 | AC Characteristics Table heading - corrected temperature from "0 to 70°C" to "-40 to 85°C" | 1/27/10 | | 6024 Silver Creek Valley Road San Jose, California 95138 **Sales** 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Technical Support netcom@idt.com +480-763-2056 DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.