## **Quad-Core Intel® Xeon® Processor 5400 Series** **Datasheet** August 2008 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Quad-Core Intel® Xeon® Processor 5400 Series may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. 64-bit computing on Intel architecture requires a computer system with a processor, chipset, BIOS, operating system, device drivers and applications enabled for Intel® 64 architecture. Processors will not operate (including 32-bit operation) without an Intel® 64 architecture-enabled BIOS. Performance will vary depending on your hardware and software configurations. Consult with your system vendor for more information. Intel® Virtualization Technology requires a computer system with an enabled Intel® processor, BIOS, virtual machine monitor (VMM) and, for some uses, certain computer system software enabled for it. Functionality, performance or other benefits will vary depending on hardware and software configurations and may require a BIOS update. Software applications may not be compatible with all operating systems. Please check with your application vendor. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Intel, Pentium, Intel Xeon, Intel SpeedStep Technology, Intel Core, and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 2007-2008, Intel Corporation. ## **Contents** | 1 | Intro | duction | 9 | |---|-------|---------------------------------------------------------------------|----| | | 1.1 | Terminology | 10 | | | 1.2 | State of Data | 13 | | | 1.3 | References | 13 | | 2 | Quad | I-Core Intel® Xeon® Processor 5400 Series Electrical Specifications | 15 | | _ | 2.1 | Front Side Bus and GTLREF | | | | 2.1 | Power and Ground Lands | | | | 2.3 | Decoupling Guidelines | | | | 2.5 | 2.3.1 VCC Decoupling | | | | | 2.3.2 VTT Decoupling | | | | | 2.3.3 Front Side Bus AGTL+ Decoupling | | | | 2.4 | Front Side Bus Clock (BCLK[1:0]) and Processor Clocking | | | | 2.4 | 2.4.1 Front Side Bus Frequency Select Signals (BSEL[2:0]) | | | | | 2.4.2 PLL Power Supply | | | | 2.5 | Voltage Identification (VID) | | | | 2.6 | Reserved, Unused, and Test Signals | | | | 2.7 | Front Side Bus Signal Groups | | | | 2.7 | CMOS Asynchronous and Open Drain Asynchronous Signals | | | | 2.9 | Test Access Port (TAP) Connection | | | | 2.10 | Platform Environmental Control Interface (PECI) DC Specifications | | | | 2.10 | 2.10.1 DC Characteristics | | | | | 2.10.2 Input Device Hysteresis | | | | 2.11 | Mixing Processors | | | | 2.11 | Absolute Maximum and Minimum Ratings | | | | 2.12 | Processor DC Specifications | | | | 2.13 | 2.13.1 Flexible Motherboard Guidelines (FMB) | | | | | 2.13.2 VCC Overshoot Specification | | | | | 2.13.3 Die Voltage Validation | | | | 2.14 | AGTL+ FSB Specifications | | | | | · | | | 3 | | nanical Specifications | | | | 3.1 | Package Mechanical Drawings | | | | 3.2 | Processor Component Keepout Zones | | | | 3.3 | Package Loading Specifications | | | | 3.4 | Package Handling Guidelines | | | | 3.5 | Package Insertion Specifications | | | | 3.6 | Processor Mass Specifications | | | | 3.7 | Processor Materials | | | | 3.8 | Processor Markings | | | | 3.9 | Processor Land Coordinates | 49 | | 4 | Land | Listing | 51 | | - | 4.1 | Quad-Core Intel® Xeon® Processor 5400 Series Pin Assignments | | | | 7.1 | 4.1.1 Land Listing by Land Name | | | | | 4.1.2 Land Listing by Land Number | | | | | | | | 5 | Signa | al Definitions | | | | 5.1 | Signal Definitions | 71 | | 6 | Ther | mal Specifications | 70 | | 5 | 6.1 | Package Thermal Specifications | | | | 0.1 | 6.1.1 Thermal Specifications | | | | | 6.1.2 Thermal Metrology | | | | 6.2 | Processor Thermal Features | | | | 0.2 | Trocosor inclinarioatares | 70 | | | | 6.2.1 | Intel® Thermal Monitor Features | 90 | |---|------|----------|---------------------------------------------------|-----| | | | 6.2.2 | On-Demand Mode | 92 | | | | 6.2.3 | PROCHOT# Signal | 93 | | | | 6.2.4 | FORCEPR# Signal | 93 | | | | 6.2.5 | THERMTRIP# Signal | 94 | | | 6.3 | Platfori | m Environment Control Interface (PECI) | 94 | | | | 6.3.1 | Introduction | 94 | | | | 6.3.2 | PECI Specifications | 96 | | 7 | Feat | | | | | | 7.1 | Power- | On Configuration Options | 97 | | | 7.2 | | Control and Low Power States | | | | | 7.2.1 | Normal State | 98 | | | | 7.2.2 | HALT or Extended HALT State | 98 | | | | 7.2.3 | Stop-Grant State | 100 | | | | 7.2.4 | Extended HALT Snoop or HALT Snoop State, | | | | | | Stop Grant Snoop State | | | | 7.3 | Enhand | ced Intel SpeedStep® Technology | 101 | | 8 | Boxe | ed Proce | essor Specifications | 103 | | | 8.1 | | uction | | | | 8.2 | Mechar | nical Specifications | | | | | 8.2.1 | Boxed Processor Heat Sink Dimensions (CEK) | | | | | 8.2.2 | Boxed Processor Heat Sink Weight | 113 | | | | 8.2.3 | Boxed Processor Retention Mechanism and Heat Sink | | | | | | Support (CEK) | | | | 8.3 | | cal Requirements | | | | | 8.3.1 | Fan Power Supply (Active CEK) | | | | | 8.3.2 | Boxed Processor Cooling Requirements | | | | 8.4 | Boxed | Processor Contents | 115 | | 9 | Deb | ug Tools | S Specifications | 117 | | | 9.1 | | Port System Requirements | | | | 9.2 | Target | System Implementation | | | | | 9.2.1 | System Implementation | 117 | | | 9.3 | Logic A | Analyzer Interface (LAI) | | | | | 9.3.1 | Mechanical Considerations | 118 | | | | 9.3.2 | Flectrical Considerations | 118 | | _ | | | | |---|---|----|----| | _ | | 20 | 20 | | г | u | | _ | | | • | • | _ | | 2-1 | Input Device Hysteresis | 25 | |------|-----------------------------------------------------------------------------|-----| | 2-2 | Quad-Core Intel® Xeon® Processor X5482 Load Current versus Time | 30 | | 2-3 | Quad-Core Intel® Xeon® Processor X5400 Series Load Current versus Time | 31 | | 2-4 | Quad-Core Intel® Xeon® Processor E5400 Series Load Current versus Time | 31 | | 2-5 | Quad-Core Intel® Xeon® Processor L5400 Series Load Current versus Time | 32 | | 2-6 | VCC Static and Transient Tolerance Load Lines | 34 | | 2-7 | Quad-Core Intel® Xeon® Processor X5482 VCC Static and | | | | Transient Tolerance Load Lines | 35 | | 2-8 | Quad-Core Intel® Xeon® Processor X5400 Series VCC Static and | | | | Transient Tolerance Load Lines | 36 | | 2-9 | Quad-Core Intel® Xeon® Processor E5400 Series VCC Static and | | | | Transient Tolerance Load Lines | 36 | | 2-10 | Quad-Core Intel® Xeon® Processor L5400 Series VCC Static and Transient | | | | Tolerance Load Lines | | | 2-11 | VCC Overshoot Example Waveform | | | 2-12 | Electrical Test Circuit | | | 2-13 | Differential Clock Waveform | | | 2-14 | Differential Clock Crosspoint Specification | | | 2-15 | Differential Rising and Falling Edge Rates | | | 3-1 | Processor Package Assembly Sketch | | | 3-2 | Quad-Core Intel® Xeon® Processor 5400 Series Package Drawing (Sheet 1 of 3) | | | 3-3 | Quad-Core Intel® Xeon® Processor 5400 Series Package Drawing (Sheet 2 of 3) | | | 3-4 | Quad-Core Intel® Xeon® Processor 5400 Series Package Drawing (Sheet 3 of 3) | | | 3-5 | Processor Top-side Markings (Example) | | | 3-6 | Processor Land Coordinates, Top View | | | 3-7 | Processor Land Coordinates, Bottom View | | | 6-1 | Quad-Core Intel® Xeon® Processor X5492 and X5482 (C-step)Thermal Profile | | | 6-2 | Quad-Core Intel® Xeon® Processor X5400 Series Thermal Profiles A and B | | | 6-3 | Quad-Core Intel® Xeon® Processor E5400 Series Thermal Profile | | | 6-4 | Quad-Core Intel® Xeon® Processor L5400 Series Thermal Profile | | | 6-5 | Quad-Core Intel® Xeon® Processor L5408 Thermal Profile | | | 6-6 | Case Temperature (TCASE) Measurement Location | | | 6-7 | Intel® Thermal Monitor 2 Frequency and Voltage Ordering | | | 6-8 | Quad-Core Intel® Xeon® Processor 5400 Series PECI Topology | | | 6-9 | Conceptual Fan Control Diagram of PECI-based Platforms | | | 7-1 | Stop Clock State Machine | 100 | | 8-1 | Boxed Quad-Core Intel® Xeon® Processor 5400 Series | | | 0.0 | 1U Passive/3U+ Active Combination Heat Sink (With Removable Fan) | | | 8-2 | Boxed Quad-Core Intel® Xeon® Processor 5400 Series 2U Passive Heat Sink | 104 | | 8-3 | 2U Passive Quad-Core Intel® Xeon® Processor 5400 Series | 105 | | 0.4 | Thermal Solution (Exploded View) | | | 8-4 | Top Side Board Keepout Zones (Part 1) | | | 8-5 | Top Side Board Keepout Zones (Part 2) | | | 8-6 | Bottom Side Board Keepout Zones | | | 8-7 | Board Mounting-Hole Keepout Zones | | | 8-8 | Volumetric Height Keep-Ins | | | 8-9 | 4-Pin Fan Cable Connector (For Active CEK Heat Sink) | | | 8-10 | 4-Pin Base Board Fan Header (For Active CEK Heat Sink) | | | 8-11 | Fan Cable Connector Pin Out for 4-Pin Active CFK Thermal Solution | 114 | ## **Tables** | 1-1 | Quad-Core Intel® Xeon® Processor 5400 Series | 10 | |------|----------------------------------------------------------------------------------|----| | 2-1 | Core Frequency to FSB Multiplier Configuration | 17 | | 2-2 | BSEL[2:0] Frequency Table | 18 | | 2-3 | Voltage Identification Definition | 20 | | 2-4 | Loadline Selection Truth Table for LL_ID[1:0] | 21 | | 2-5 | Market Segment Selection Truth Table for MS_ID[1:0] | 21 | | 2-6 | FSB Signal Groups | 22 | | 2-7 | AGTL+ Signal Description Table | 23 | | 2-8 | Non AGTL+ Signal Description Table | 23 | | 2-9 | Signal Reference Voltages | 23 | | 2-10 | PECI DC Electrical Limits | 25 | | 2-11 | Processor Absolute Maximum Ratings | 27 | | 2-12 | Voltage and Current Specifications | 28 | | 2-13 | Quad-Core Intel® Xeon® Processor X5482 VCC Static and Transient Tolerance | 32 | | 2-14 | Quad-Core Intel® Xeon® Processor X5400 Series, | | | | Quad-Core Intel® Xeon® Processor E5400 Series, | | | | Quad-Core Intel® Xeon® Processor L5400 Series | | | | VCC Static and Transient Tolerance | | | 2-15 | AGTL+ Signal Group DC Specifications | 37 | | 2-16 | CMOS Signal Input/Output Group and TAP Signal Group | | | | DC Specifications | | | 2-17 | Open Drain Output Signal Group DC Specifications | | | | VCC Overshoot Specifications | | | 2-19 | AGTL+ Bus Voltage Definitions | | | 2-20 | FSB Differential BCLK Specifications | | | 3-1 | Package Loading Specifications | | | 3-2 | Package Handling Guidelines | | | 3-3 | Processor Materials | | | 4-1 | Land Listing by Land Name | | | 4-2 | Land Listing by Land Number | | | 5-1 | Signal Definitions | /1 | | 6-1 | Quad-Core Intel® Xeon® Processor X5492 and X5482 (C-step) Thermal Specifications | 01 | | 6-2 | Quad-Core Intel® Xeon® Processor X5492 and X5482 (C-step)Thermal Profile Table . | | | 6-3 | Quad-Core Intel® Xeon® Processor X5400 Series Thermal Specifications | | | 6-4 | Quad-Core Intel® Xeon® Processor X5400 Series Thermal Profile A Table | | | 6-5 | Quad-Core Intel® Xeon® Processor X5400 Series Thermal Profile B Table | | | 6-6 | Quad-Core Intel® Xeon® Processor E5400 Series Thermal Specifications | | | 6-7 | Quad-Core Intel® Xeon® Processor E5400 Series Thermal Profile Table | | | 6-8 | Quad-Core Intel® Xeon® Processor L5400 Series Thermal Specifications | | | 6-9 | Quad-Core Intel® Xeon® Processor L5400 Series Thermal Profile Table | | | 6-10 | Quad-Core Intel® Xeon® Processor L5408 Thermal Specifications | | | 6-11 | Quad-Core Intel® Xeon® Processor L5408 Thermal Profile Table | | | 6-12 | GetTemp0() GetTemp1()Error Codes | | | 7-1 | Power-On Configuration Option Lands | | | 7-1 | Extended HALT Maximum Power | | | 8-1 | PWM Fan Frequency Specifications for 4-Pin Active CEK Thermal Solution | | | 8-2 | Fan Specifications for 4-Pin Active CEK Thermal Solution | | | 8-3 | Fan Cable Connector Pin Out for 4-Pin Active CEK Thermal Solution | | | J J | . a cable conflotter in out for a fin notive out morning conduction | | ## **Revision History** | Revision | Description | Date | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | 001 | Initial release | November 2007 | | 002 | Added product information for the Quad-Core Intel® Xeon® Processor L5408. | March 2008 | | 003 | Added product information for the Quad-Core Intel® Xeon® Processor L5400 Series. | April 2008 | | 004 | Corrected L1 cache size<br>Introduced X5492<br>Updated X5482 power levels on E-step | August 2008 | | 005 | Maintains change bars from version 004. Denoted in the Introduction section that E-step of the X5482 falls into the 120W X5400 family. Added X5492 processor to Table 7-1 and in Introduction section. | August 2008 | ## 1 Introduction The Quad-Core Intel® Xeon® Processor 5400 Series is a server/workstation processor utilizing four 45-nm Hi-k next generation Intel® Core™ microarchitecture cores. The processor is manufactured on Intel's 45 nanometer process technology combining high performance with the power efficiencies of a low-power microarchitecture. The Quad-Core Intel® Xeon® Processor 5400 Series maintains the tradition of compatibility with IA-32 software. Some key features include on-die, primary 32-kB instruction cache and 32-kB write-back data cache in each core and 12 MB (2 x 6MB) Level 2 cache with Intel® Advanced Smart Cache architecture. The processors' Data Prefetch Logic speculatively fetches data to the L2 cache before an L1 cache requests occurs, resulting in reduced effective bus latency and improved performance. The 1066 MHz Front Side Bus (FSB) is a guad-pumped bus running off a 266 MHz system clock making 8.5 GBytes per second data transfer rates possible. The 1333 MHz Front Side Bus (FSB) is a quad-pumped bus running off a 333 MHz system clock making 10.66 GBytes per second data transfer rates possible. The 1600 MHz Front Side Bus (FSB) is a quadpumped bus running off a 400 MHz system clock making 12.80 GBytes per second data transfer rates possible. Enhanced thermal and power management capabilities are implemented including Intel® Thermal Monitor 1, Intel® Thermal Monitor 2 and Enhanced Intel SpeedStep® Technology. These technologies are targeted for dual processor configurations in enterprise environments. Intel® Thermal Monitor 1 and Intel® Thermal Monitor provide efficient and effective cooling in high temperature situations. Enhanced Intel SpeedStep Technology provides power management capabilities to servers and workstations. Quad-Core Intel® Xeon® Processor 5400 Series features include Intel® Wide Dynamic Execution, enhanced floating point and multi-media units, Streaming SIMD Extensions 2 (SSE2), Streaming SIMD Extensions 3 (SSE3), and Streaming SIMD Extensions 4.1 (SSE4.1). Advanced Dynamic Execution improves speculative execution and branch prediction internal to the processor. The floating point and multi-media units include 128-bit wide registers and a separate register for data movement. SSE3 instructions provide highly efficient double-precision floating point, SIMD integer, and memory management operations. The Quad-Core Intel® Xeon® Processor 5400 Series support Intel® 64 Architecture as an enhancement to Intel's IA-32 architecture. This enhancement allows the processor to execute operating systems and applications written to take advantage of the 64-bit extension technology. Further details on Intel® 64 Architecture and its programming model can be found in the Intel® 64 and IA-32 Architectures Software Developer's Manual, at http://www.intel.com/products/processor/manuals/. In addition, the Quad-Core Intel® Xeon® Processor 5400 Series supports the Execute Disable Bit functionality. When used in conjunction with a supporting operating system, Execute Disable allows memory to be marked as executable or non executable. This feature can prevent some classes of viruses that exploit buffer overrun vulnerabilities and can thus help improve the overall security of the system. Further details on Execute Disable can be found at <a href="http://www.intel.com/cd/ids/developer/asmona/eng/149308.htm">http://www.intel.com/cd/ids/developer/asmona/eng/149308.htm</a>. The Quad-Core Intel® Xeon® Processor 5400 Series support Intel® Virtualization Technology for hardware-assisted virtualization within the processor. Intel Virtualization Technology is a set of hardware enhancements that can improve virtualization solutions. Intel Virtualization Technology is used in conjunction with Virtual Machine Monitor software enabling multiple, independent software environments inside a single platform. Further details on Intel Virtualization Technology can be found at <a href="http://developer.intel.com/technology/platform-technology/virtualization/index.htm">http://developer.intel.com/technology/platform-technology/virtualization/index.htm</a>. The Quad-Core Intel® Xeon® Processor 5400 Series is intended for high performance server and workstation systems. The Quad-Core Intel® Xeon® Processor 5400 Series supports a Dual Independent Bus (DIB) architecture with one processor on each bus, up to two processor sockets in a system. The DIB architecture provides improved performance by allowing increased FSB speeds and bandwidth. The Quad-Core Intel® Xeon® Processor 5400 Series will be packaged in an FC-LGA Land Grid Array package with 771 lands for improved power delivery. It utilizes a surface mount LGA771 socket that supports Direct Socket Loading (DSL). ### Table 1-1. Quad-Core Intel® Xeon® Processor 5400 Series | # of<br>Processor<br>Cores | L1 Cache | L2 Advanced<br>Cache | Front Side Bus<br>Frequency | Package | | |----------------------------|---------------------------------------------------|----------------------|----------------------------------|---------------------|--| | 4 | 32 KB instruction per core<br>32 KB data per core | 2x6 MB shared | 1600 MHz<br>1333 MHz<br>1066 MHz | FC-LGA<br>771 Lands | | The Quad-Core Intel® Xeon® Processor 5400 Series-based platforms implement independent core voltage ( $V_{CC}$ ) power planes for each processor. FSB termination voltage ( $V_{TT}$ ) is shared and must connect to all FSB agents. The processor core voltage utilizes power delivery guidelines specified by VRM/EVRD 11.0 and its associated load line (see *Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines* for further details). VRM/EVRD 11.0 will support the power requirements of all frequencies of the Quad-Core Intel® Xeon® Processor 5400 Series including Flexible Motherboard Guidelines (FMB) (see Section 2.13.1). Refer to the appropriate platform design guidelines for implementation details. The Quad-Core Intel® Xeon® Processor 5400 Series supports either 1066 MHz, 1333 MHz, or 1600 MHz Front Side Bus operations. The FSB utilizes a split-transaction, deferred reply protocol and Source-Synchronous Transfer (SST) of address and data to improve performance. The processor transfers data four times per bus clock (4X data transfer rate, as in AGP 4X). Along with the 4X data bus, the address bus can deliver addresses two times per bus clock and is referred to as a 'double-clocked' or a 2X address bus. In addition, the Request Phase completes in one clock cycle. The FSB is also used to deliver interrupts. Signals on the FSB use Assisted Gunning Transceiver Logic (AGTL+) level voltages. Section 2.1 contains the electrical specifications of the FSB while implementation details are fully described in the appropriate platform design guidelines (refer to Section 1.3). ## 1.1 Terminology A '#' symbol after a signal name refers to an active low signal, indicating a signal is in the asserted state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a nonmaskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as address or data), the '#' symbol implies that the signal is inverted. For example, D[3:0] = 'HLHL' refers to a hex 'A', and D[3:0] # = 'LHLH' also refers to a hex 'A' (H= High logic level, L= Low logic level). Commonly used terms are explained here for clarification: - Quad-Core Intel® Xeon® Processor 5400 Series Intel 64-bit microprocessor intended for dual processor servers and workstations based on Intel's 45 nanometer process, in the PC-LGA 771 package with four processor cores. For this document "processors" is used as the generic term for the "Quad-Core Intel® Xeon® Processor 5400 Series". The term 'processors' and "Quad-Core Intel® Xeon® Processor 5400 Series" are inclusive of Quad-Core Intel® Xeon® Processor X5482, Quad-Core Intel® Xeon® Processor X5400 Series, Quad-Core Intel® Xeon® Processor E5400 Series, and Quad-Core Intel® Xeon® Processor L5400 Series. - Quad-Core Intel® Xeon® Processor X5492— An ultra performance version of the Quad-Core Intel® Xeon® Processor 5400 Series. For this document "Quad-Core Intel® Xeon® Processor X5492" is used to call out specifications that are unique to the Quad-Core Intel® Xeon® Processor X5492 SKU. - Quad-Core Intel® Xeon® Processor X5482 An ultra performance version of the Quad-Core Intel® Xeon® Processor 5400 Series. For this document "Quad-Core Intel® Xeon® Processor X5482" is used to call out specifications that are unique to the Quad-Core Intel® Xeon® Processor X5482 SKU. E-step version of the X5482 falls into the X5400 family specifications - Quad-Core Intel® Xeon® Processor X5400 Series An accelerated performance version of the Quad-Core Intel® Xeon® Processor X5400 Series. For this document "Quad-Core Intel® Xeon® Processor X5400 Series" is used to call out specifications that are unique to the Quad-Core Intel® Xeon® Processor X5400 Series SKU. - Quad-Core Intel® Xeon® Processor E5400 Series A mainstream performance version of the Quad-Core Intel® Xeon® Processor X5400 Series. For this document "Quad-Core Intel® Xeon® Processor E5400 Series" is used to call out specifications that are unique to the Quad-Core Intel® Xeon® Processor E5400 Series SKU. - Quad-Core Intel® Xeon® Processor L5400 Series Intel 64-bit microprocessor intended for dual processor server blades and embedded servers. The Quad-Core Intel® Xeon® Processor L5400 Series is a lower voltage and lower power version of the Quad-Core Intel® Xeon® Processor 5400 Series. For this document "Quad-Core Intel® Xeon® Processor L5400 Series" is used to call out specifications that are unique to the Quad-Core Intel® Xeon® Processor L5400 Series SKU. - Quad-Core Intel® Xeon® Processor L5408 Intel 64-bit microprocessor intended for dual processor server blades and embedded servers. The Quad-Core Intel® Xeon® Processor L5408 is a lower voltage and lower power version of the Quad-Core Intel® Xeon® Processor 5400 Series supporting higher case temperatures. It supports a Thermal Profile with nominal and short-term conditions designed to meet Network Equipment Building System (NEBS) level 3 compliance. For this document "Quad-Core Intel® Xeon® Processor L5408" is used to call out specifications that are unique to the Quad-Core Intel® Xeon® Processor L5408 SKU. - FC-LGA (Flip Chip Land Grid Array) Package The Quad-Core Intel® Xeon® Processor 5400 Series package is a Land Grid Array, consisting of a processor core mounted on a pinless substrate with 771 lands, and includes an integrated heat spreader (IHS). - **LGA771 socket** The Quad-Core Intel® Xeon® Processor 5400 Series interfaces to the baseboard through this surface mount, 771 Land socket. See the *LGA771 Socket Design Guidelines* for details regarding this socket. - **Processor core** Processor core with integrated L1 cache. L2 cache and system bus interface are shared between the two cores on the die. All AC timing and signal integrity specifications are at the pads of the system bus interface. - Front Side Bus (FSB) The electrical interface that connects the processor to the chipset. Also referred to as the processor system bus or the system bus. All memory and I/O transactions, as well as interrupt messages, pass between the processor and chipset over the FSB. - Dual Independent Bus (DIB) A front side bus architecture with one processor on each of several processor buses, rather than a processor bus shared between two processor agents. The DIB architecture provides improved performance by allowing increased FSB speeds and bandwidth. - Flexible Motherboard Guidelines (FMB) Estimate of the maximum values the Quad-Core Intel® Xeon® Processor 5400 Series will have over certain time periods. Actual specifications for future processors may differ. - Functional Operation Refers to the normal operating conditions in which all processor specifications, including DC, AC, FSB, signal quality, mechanical and thermal are satisfied. - Storage Conditions Refers to a non-operational state. The processor may be installed in a platform, in a tray, or loose. Processors may be sealed in packaging or exposed to free air. Under these conditions, processor lands should not be connected to any supply voltages, have any I/Os biased or receive any clocks. Upon exposure to "free air" (that is, unsealed packaging or a device removed from packaging material) the processor must be handled in accordance with moisture sensitivity labeling (MSL) as indicated on the packaging material. - **Priority Agent** The priority agent is the host bridge to the processor and is typically known as the chipset. - Symmetric Agent A symmetric agent is a processor which shares the same I/O subsystem and memory array, and runs the same operating system as another processor in a system. Systems using symmetric agents are known as Symmetric Multiprocessing (SMP) systems. - Integrated Heat Spreader (IHS) A component of the processor package used to enhance the thermal performance of the package. Component thermal solutions interface with the processor at the IHS surface. - Thermal Design Power (TDP) Processor thermal solutions should be designed to meet this target. It is the highest expected sustainable power while running known power intensive applications. TDP is not the maximum power that the processor can dissipate. - Intel®64 Architecture An enhancement to Intel's IA-32 architecture that allows the processor to execute operating systems and applications written to take advantage of the 64-bit extension technology. - Enhanced Intel SpeedStep® Technology Technology that provides power management capabilities to servers and workstations. - Platform Environment Control Interface (PECI) A proprietary one-wire bus interface that provides a communication channel between Intel processor and external thermal monitoring devices, for use in fan speed control. PECI communicates readings from the processor's digital thermometer. PECI replaces the thermal diode available in previous processors. - Intel® Virtualization Technology Processor virtualization, which when used in conjunction with Virtual Machine Monitor software enables multiple, robust independent software environments inside a single platform. - VRM (Voltage Regulator Module) DC-DC converter built onto a module that interfaces with a card edge socket and supplies the correct voltage and current to the processor based on the logic state of the processor VID bits. - EVRD (Enterprise Voltage Regulator Down) DC-DC converter integrated onto the system board that provides the correct voltage and current to the processor based on the logic state of the processor VID bits. - V<sub>CC</sub> The processor core power supply. - **V<sub>SS</sub>** The processor ground. - V<sub>TT</sub> FSB termination voltage. ## 1.2 State of Data The data contained within this document is the most accurate information available by the publication date of this document. ## 1.3 References Material and concepts available in the following documents may be beneficial when reading this document: | Document | Document<br>Number <sup>1</sup> | Notes | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------| | AP-485, Intel® Processor Identification and the CPUID Instruction | 241618 | 2 | | Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1 Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2B Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B | 253665<br>253666<br>253667<br>253668<br>253669 | 2 | | Intel® 64 and IA-32 Intel® Architectures Optimization Reference Manual | 248966 | 2 | | Intel® 64 and IA-32 Intel® Architectures Software Developer's Manual Documentation Changes | 252046 | 2 | | Quad-Core Intel® Xeon® Processor 5400 Series Specification Update | 318585 | 2 | | Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD)<br>11.0 Design Guidelines | 315889 | 2 | | Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design<br>Guidelines (TMDG) | 318611 | 1 | | LGA771 Socket Mechanical Design Guide | 313871 | 2 | | Quad-Core Intel® Xeon® Processor 5400 Series Boundary Scan Descriptive Language (BSDL) Model | 318587 | 2 | - 1. Contact your Intel representative for the latest revision of these documents - Document is available publicly at http://developer.intel.com. ## 2 Quad-Core Intel® Xeon® Processor 5400 Series Electrical Specifications ### 2.1 Front Side Bus and GTLREF Most Quad-Core Intel® Xeon® Processor 5400 Series FSB signals use Assisted Gunning Transceiver Logic (AGTL+) signaling technology. This technology provides improved noise margins and reduced ringing through low voltage swings and controlled edge rates. AGTL+ buffers are open-drain and require pull-up resistors to provide the high logic level and termination. AGTL+ output buffers differ from GTL+ buffers with the addition of an active PMOS pull-up transistor to "assist" the pull-up resistors during the first clock of a low-to-high voltage transition. Platforms implement a termination voltage level for AGTL+ signals defined as $V_{\rm TT}$ . Because platforms implement separate power planes for each processor (and chipset), separate $V_{\rm CC}$ and $V_{\rm TT}$ supplies are necessary. This configuration allows for improved noise tolerance as processor frequency increases. Speed enhancements to data and address buses have made signal integrity considerations and platform design methods even more critical than with previous processor families. Design guidelines for the processor FSB are detailed in the appropriate platform design quidelines (refer to Section 1.3). The AGTL+ inputs require reference voltages (GTLREF\_DATA\_MID, GTLREF\_DATA\_END, GTLREF\_ADD\_MID, and GTLREF\_ADD\_END) which are used by the receivers to determine if a signal is a logical 0 or a logical 1. GTLREF\_DATA\_MID and GTLREF\_DATA\_END is used for the 4X front side bus signaling group and GTLREF\_ADD\_MID and GTLREF\_ADD\_END is used for the 2X and common clock front side bus signaling groups. GTLREF\_DATA\_MID, GTLREF\_DATA\_END, GTLREF\_ADD\_MID, and GTLREF\_ADD\_END must be generated on the baseboard (See Table 2-19 for GTLREF\_DATA\_MID, GTLREF\_DATA\_END, GTLREF\_ADD\_MID, and GTLREF\_ADD\_END specifications). Refer to the applicable platform design guidelines for details. Termination resistors ( $R_{\rm TT}$ ) for AGTL+ signals are provided on the processor silicon and are terminated to $V_{\rm TT}$ . The on-die termination resistors are always enabled on the Quad-Core Intel® Xeon® Processor 5400 Series to control reflections on the transmission line. Intel chipsets also provide on-die termination, thus eliminating the need to terminate the bus on the baseboard for most AGTL+ signals. Some FSB signals do not include on-die termination ( $R_{TT}$ ) and must be terminated on the baseboard. See Table 2-8 for details regarding these signals. The AGTL+ bus depends on incident wave switching. Therefore, timing calculations for AGTL+ signals are based on flight time as opposed to capacitive deratings. Analog signal simulation of the FSB, including trace lengths, is highly recommended when designing a system. Contact your Intel Field Representative to obtain the Quad-Core Intel® Xeon® Processor 5400 Series signal integrity models, which includes buffer and package models. ## 2.2 Power and Ground Lands For clean on-chip processor core power distribution, the processor has 223 $V_{CC}$ (power) and 267 $V_{SS}$ (ground) inputs. All $V_{CC}$ lands must be connected to the processor power plane, while all $V_{SS}$ lands must be connected to the system ground plane. The processor $V_{CC}$ lands must be supplied with the voltage determined by the processor Voltage IDentification (VID) signals. See Table 2-3 for VID definitions. Twenty two lands are specified as $V_{TT}$ , which provide termination for the FSB and provides power to the I/O buffers. The platform must implement a separate supply for these lands which meets the $V_{TT}$ specifications outlined in Table 2-12. ## 2.3 Decoupling Guidelines Due to its large number of transistors and high internal clock speeds, the Quad-Core Intel® Xeon® Processor 5400 Series is capable of generating large average current swings between low and full power states. This may cause voltages on power planes to sag below their minimum values if bulk decoupling is not adequate. Larger bulk storage $(C_{BULK})$ , such as electrolytic capacitors, supply voltage during longer lasting changes in current demand by the component, such as coming out of an idle condition. Similarly, they act as a storage well for current when entering an idle condition from a running condition. Care must be taken in the baseboard design to ensure that the voltage provided to the processor remains within the specifications listed in Table 2-12. Failure to do so can result in timing violations or reduced lifetime of the component. For further information and guidelines, refer to the appropriate platform design guidelines. ## 2.3.1 V<sub>CC</sub> Decoupling Vcc regulator solutions need to provide bulk capacitance with a low Effective Series Resistance (ESR), and the baseboard designer must assure a low interconnect resistance from the regulator (EVRD or VRM pins) to the LGA771 socket. Bulk decoupling must be provided on the baseboard to handle large voltage swings. The power delivery solution must insure the voltage and current specifications are met (as defined in Table 2-12). For further information regarding power delivery, decoupling and layout guidelines, refer to the appropriate platform design guidelines. ## 2.3.2 V<sub>TT</sub> Decoupling Bulk decoupling must be provided on the baseboard. Decoupling solutions must be sized to meet the expected load. To insure optimal performance, various factors associated with the power delivery solution must be considered including regulator type, power plane and trace sizing, and component placement. A conservative decoupling solution consists of a combination of low ESR bulk capacitors and high frequency ceramic capacitors. For further information regarding power delivery, decoupling and layout guidelines, refer to the appropriate platform design guidelines. ## 2.3.3 Front Side Bus AGTL+ Decoupling The Quad-Core Intel® Xeon® Processor 5400 Series integrates signal termination on the die, as well as a portion of the required high frequency decoupling capacitance on the processor package. However, additional high frequency capacitance must be added to the baseboard to properly decouple the return currents from the FSB. Bulk decoupling must also be provided by the baseboard for proper AGTL+ bus operation. Decoupling guidelines are described in the appropriate platform design guidelines. # 2.4 Front Side Bus Clock (BCLK[1:0]) and Processor Clocking BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor. As in previous processor generations, the Quad-Core Intel® Xeon® Processor 5400 Series core frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier is set during manufacturing. The default setting is for the maximum speed of the processor. It is possible to override this setting using software (see the Intel® 64 and IA-32 Architectures Software Developer's Manual). This permits operation at lower frequencies than the processor's tested frequency. The processor core frequency is configured during reset by using values stored internally during manufacturing. The stored value sets the highest bus fraction at which the particular processor can operate. If lower speeds are desired, the appropriate ratio can be configured via the CLOCK\_FLEX\_MAX MSR. For details of operation at core frequencies lower than the maximum rated processor speed, refer to the *Intel® 64 and Intel® 64 and IA-32 Architectures Software Developer's Manual.* Clock multiplying within the processor is provided by the internal phase locked loop (PLL), which requires a constant frequency BCLK[1:0] input, with exceptions for spread spectrum clocking. Processor DC specifications for the BCLK[1:0] inputs are provided in Table 2-20. These specifications must be met while also meeting signal integrity requirements as outlined in Table 2-20. The Quad-Core Intel® Xeon® Processor 5400 Series utilizes differential clocks. Table 2-1 contains processor core frequency to FSB multipliers and their corresponding core frequencies. Table 2-1. Core Frequency to FSB Multiplier Configuration | Core Frequency to FSB Multiplier | Core Frequency<br>with 400.000 MHz<br>Bus Clock | Core Frequency<br>with 333.333 MHz<br>Bus Clock | Core Frequency<br>with 266.666 MHz<br>Bus Clock | Notes | |----------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------|------------| | 1/6 | 2.40 GHz | 2 GHz | 1.60 GHz | 1, 2, 3, 4 | | 1/7 | 2.80 GHz | 2.33 GHz | 1.87 GHz | 1, 2, 3 | | 1/7.5 | 3 GHz | 2.50 GHz | 2 GHz | 1, 2, 3 | | 1/8 | 3.20 GHz | 2.66 GHz | 2.13 GHz | 1, 2, 3 | | 1/8.5 | 3.40 GHz | 2.83 GHz | 2.27 GHz | 1, 2, 3 | | 1/9 | 3.60 GHz | 3 GHz | 2.40 GHz | 1, 2, 3 | | 1/9.5 | 3.80 GHz | 3.16 GHz | 2.53 GHz | 1, 2, 3 | #### Notes - Individual processors operate only at or below the frequency marked on the package. - 2. Listed frequencies are not necessarily committed production frequencies. - 3. For valid processor core frequencies, see *Quad-Core Intel® Xeon® Processor 5400 Series Specification Update.* - The lowest bus ratio supported by the Quad-Core Intel® Xeon® Processor 5400 Series is 1/6. ## 2.4.1 Front Side Bus Frequency Select Signals (BSEL[2:0]) Upon power up, the FSB frequency is set to the maximum supported by the individual processor. BSEL[2:0] are CMOS outputs which must be pulled up to $V_{TT}$ , and are used to select the FSB frequency. Please refer to Table 2-15 for DC specifications. Table 2-2 defines the possible combinations of the signals and the frequency associated with each combination. The frequency is determined by the processor(s), chipset, and clock synthesizer. All FSB agents must operate at the same core and FSB frequency. See the appropriate platform design guidelines for further details. | Table 2-2. | BSEL[2:0] | Frequency | Table | |------------|-----------|-----------|-------| |------------|-----------|-----------|-------| | BSEL2 | BSEL1 | BSELO | Bus Clock Frequency | |-------|-------|-------|---------------------| | 0 | 0 | 0 | 266.66 MHz | | 0 | 0 | 1 | Reserved | | 0 | 1 | 0 | Reserved | | 0 | 1 | 1 | Reserved | | 1 | 0 | 0 | 333.33 MHz | | 1 | 0 | 1 | Reserved | | 1 | 1 | 0 | 400 MHz | | 1 | 1 | 1 | Reserved | ### 2.4.2 PLL Power Supply An on-die PLL filter solution is implemented on the Quad-Core Intel® Xeon® Processor 5400 Series. The V<sub>CCPLL</sub> input is used for this configuration in Quad-Core Intel® Xeon® Processor 5400 Series-based platforms. Please refer to Table 2-12 for DC specifications. Refer to the appropriate platform design guidelines for decoupling and routing guidelines. ## 2.5 Voltage Identification (VID) The Voltage Identification (VID) specification for the Quad-Core Intel® Xeon® Processor 5400 Series is defined by the *Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines*. The voltage set by the VID signals is the reference VR output voltage to be delivered to the processor Vcc pins. VID signals are open drain outputs, which must be pulled up to $V_{TT}$ . Please refer to Table 2-16 for the DC specifications for these signals. A voltage range is provided in Table 2-12 and changes with frequency. The specifications have been set such that one voltage regulator can operate with all supported frequencies. Individual processor VID values may be calibrated during manufacturing such that two devices at the same core frequency may have different default VID settings. This is reflected by the VID range values provided in Table 2-3. The Quad-Core Intel® Xeon® Processor 5400 Series uses six voltage identification signals, VID[6:1], to support automatic selection of power supply voltages. Table 2-3 specifies the voltage level corresponding to the state of VID[6:1]. A '1' in this table refers to a high voltage level and a '0' refers to a low voltage level. If the processor socket is empty (VID[6:1] = 111111), or the voltage regulation circuit cannot supply the voltage that is requested, the voltage regulator must disable itself. See the *Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines* for further details. Although the *Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines* defines VID[7:0], VID7 and VID0 are not used on the Quad-Core Intel® Xeon® Processor 5400 Series; VID7 is always hard wired low at the voltage regulator. #### Quad-Core Intel® Xeon® Processor 5400 Series Electrical Specifications The Quad-Core Intel® Xeon® Processor 5400 Series provides the ability to operate while transitioning to an adjacent VID and its associated processor core voltage (V<sub>CC</sub>). This will represent a DC shift in the load line. It should be noted that a low-to-high or high-to-low voltage state change may result in as many VID transitions as necessary to reach the target core voltage. Transitions above the specified VID are not permitted. Table 2-12 includes VID step sizes and DC shift ranges. Minimum and maximum voltages must be maintained as shown in Table 2-13 and Table 2-2. The VRM or EVRD utilized must be capable of regulating its output to the value defined by the new VID. DC specifications for dynamic VID transitions are included in Table 2-12 and Table 2-14. Refer to the *Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines* for further details. Power source characteristics must be guaranteed to be stable whenever the supply to the voltage regulator is stable. **Table 2-3. Voltage Identification Definition** | HEX | VID6 | VI D5 | VID4 | VID3 | VID2 | VID1 | V <sub>CC_MAX</sub> | HEX | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | V <sub>CC_MAX</sub> | |-----|------|-------|------|------|------|------|---------------------|-----|------|------|------|------|------|------|---------------------| | 7A | 1 | 1 | 1 | 1 | 0 | 1 | 0.8500 | 3C | 0 | 1 | 1 | 1 | 1 | 0 | 1.2375 | | 78 | 1 | 1 | 1 | 1 | 0 | 0 | 0.8625 | 3A | 0 | 1 | 1 | 1 | 0 | 1 | 1.2500 | | 76 | 1 | 1 | 1 | 0 | 1 | 1 | 0.8750 | 38 | 0 | 1 | 1 | 1 | 0 | 0 | 1.2625 | | 74 | 1 | 1 | 1 | 0 | 1 | 0 | 0.8875 | 36 | 0 | 1 | 1 | 0 | 1 | 1 | 1.2750 | | 72 | 1 | 1 | 1 | 0 | 0 | 1 | 0.9000 | 34 | 0 | 1 | 1 | 0 | 1 | 0 | 1.2875 | | 70 | 1 | 1 | 1 | 0 | 0 | 0 | 0.9125 | 32 | 0 | 1 | 1 | 0 | 0 | 1 | 1.3000 | | 6E | 1 | 1 | 0 | 1 | 1 | 1 | 0.9250 | 30 | 0 | 1 | 1 | 0 | 0 | 0 | 1.3125 | | 6C | 1 | 1 | 0 | 1 | 1 | 0 | 0.9375 | 2E | 0 | 1 | 0 | 1 | 1 | 1 | 1.3250 | | 6A | 1 | 1 | 0 | 1 | 0 | 1 | 0.9500 | 2C | 0 | 1 | 0 | 1 | 1 | 0 | 1.3375 | | 68 | 1 | 1 | 0 | 1 | 0 | 0 | 0.9625 | 2A | 0 | 1 | 0 | 1 | 0 | 1 | 1.3500 | | 66 | 1 | 1 | 0 | 0 | 1 | 1 | 0.9750 | 28 | 0 | 1 | 0 | 1 | 0 | 0 | 1.3625 | | 64 | 1 | 1 | 0 | 0 | 1 | 0 | 0.9875 | 26 | 0 | 1 | 0 | 0 | 1 | 1 | 1.3750 | | 62 | 1 | 1 | 0 | 0 | 0 | 1 | 1.0000 | 24 | 0 | 1 | 0 | 0 | 1 | 0 | 1.3875 | | 60 | 1 | 1 | 0 | 0 | 0 | 0 | 1.0125 | 22 | 0 | 1 | 0 | 0 | 0 | 1 | 1.4000 | | 5E | 1 | 0 | 1 | 1 | 1 | 1 | 1.0250 | 20 | 0 | 1 | 0 | 0 | 0 | 0 | 1.4125 | | 5C | 1 | 0 | 1 | 1 | 1 | 0 | 1.0375 | 1E | 0 | 0 | 1 | 1 | 1 | 1 | 1.4250 | | 5A | 1 | 0 | 1 | 1 | 0 | 1 | 1.0500 | 1C | 0 | 0 | 1 | 1 | 1 | 0 | 1.4375 | | 58 | 1 | 0 | 1 | 1 | 0 | 0 | 1.0625 | 1A | 0 | 0 | 1 | 1 | 0 | 1 | 1.4500 | | 56 | 1 | 0 | 1 | 0 | 1 | 1 | 1.0750 | 18 | 0 | 0 | 1 | 1 | 0 | 0 | 1.4625 | | 54 | 1 | 0 | 1 | 0 | 1 | 0 | 1.0875 | 16 | 0 | 0 | 1 | 0 | 1 | 1 | 1.4750 | | 52 | 1 | 0 | 1 | 0 | 0 | 1 | 1.1000 | 14 | 0 | 0 | 1 | 0 | 1 | 0 | 1.4875 | | 50 | 1 | 0 | 1 | 0 | 0 | 0 | 1.1125 | 12 | 0 | 0 | 1 | 0 | 0 | 1 | 1.5000 | | 4E | 1 | 0 | 0 | 1 | 1 | 1 | 1.1250 | 10 | 0 | 0 | 1 | 0 | 0 | 0 | 1.5125 | | 4C | 1 | 0 | 0 | 1 | 1 | 0 | 1.1375 | OE | 0 | 0 | 0 | 1 | 1 | 1 | 1.5250 | | 4A | 1 | 0 | 0 | 1 | 0 | 1 | 1.1500 | OC | 0 | 0 | 0 | 1 | 1 | 0 | 1.5375 | | 48 | 1 | 0 | 0 | 1 | 0 | 0 | 1.1625 | OA | 0 | 0 | 0 | 1 | 0 | 1 | 1.5500 | | 46 | 1 | 0 | 0 | 0 | 1 | 1 | 1.1750 | 08 | 0 | 0 | 0 | 1 | 0 | 0 | 1.5625 | | 44 | 1 | 0 | 0 | 0 | 1 | 0 | 1.1875 | 06 | 0 | 0 | 0 | 0 | 1 | 1 | 1.5750 | | 42 | 1 | 0 | 0 | 0 | 0 | 1 | 1.2000 | 04 | 0 | 0 | 0 | 0 | 1 | 0 | 1.5875 | | 40 | 1 | 0 | 0 | 0 | 0 | 0 | 1.2125 | 02 | 0 | 0 | 0 | 0 | 0 | 1 | 1.6000 | | 3E | 0 | 1 | 1 | 1 | 1 | 1 | 1.2250 | 00 | 0 | 0 | 0 | 0 | 0 | 0 | OFF <sup>1</sup> | - When the "111111" VID pattern is observed, the voltage regulator output should be disabled. Shading denotes the expected VID range of the Quad-Core Intel® Xeon® Processor 5400 Series. The VID range includes VID transitions that may be initiated by thermal events, assertion of the FORCEPR# signal (see Section 6.2.4), Extended HALT state transitions (see Section 7.2.2), or Enhanced Intel SpeedStep® Technology transitions (see Section 7.3). The Extended HALT state must be enabled for the processor to remain within its specifications Once the VRM/EVRD is operating after power-up, if either the Output Enable signal is de-asserted or a specific VID off code is received, the VRM/EVRD must turn off its output (the output should go to high impedance) within 500 ms and latch off until power is cycled. Refer to Voltage Regulator Module (VRM) and Enterprise Voltage Regulator-Down (EVRD) 11.0 Design Guidelines. Table 2-4. Loadline Selection Truth Table for LL\_ID[1:0] | LL_ID1 | LL_ID0 | Description | |--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Reserved | | 0 | 1 | Dual-Core Intel® Xeon® Processor 5100 series, Dual-Core Intel® Xeon® Processor 5200 Series, and Quad-Core Intel® Xeon® Processor 5400 Series | | 1 | 0 | Reserved | | 1 | 1 | Quad-Core Intel <sup>®</sup> Xeon <sup>®</sup> processor 5300 series | Note: The LL\_ID[1:0] signals are used to select the correct loadline slope for the processor. Table 2-5. Market Segment Selection Truth Table for MS\_ID[1:0] | MS_ID1 | MS_ID0 | Description | | | | |--------|--------|----------------------------------------------|--|--|--| | 0 | 0 | Dual-Core Intel® Xeon® Processor 5200 Series | | | | | 0 | 1 | Dual-Core Intel® Xeon® Processor 5100 series | | | | | 1 | 0 | Quad-Core Intel® Xeon® Processor 5300 series | | | | | 1 | 1 | Quad-Core Intel® Xeon® Processor 5400 Series | | | | **Note:** The MS\_ID[1:0] signals are provided to indicate the Market Segment for the processor and may be used for future processor compatibility or for keying. ## 2.6 Reserved, Unused, and Test Signals All Reserved signals must remain unconnected. Connection of these signals to $V_{CC}$ , $V_{TT}$ , $V_{SS}$ , or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. See Chapter 4 for a land listing of the processor and the location of all Reserved signals. For reliable operation, always connect unused inputs or bidirectional signals to an appropriate signal level. Unused active high inputs should be connected through a resistor to ground ( $V_{SS}$ ). Unused outputs can be left unconnected; however, this may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. A resistor must be used when tying bidirectional signals to power or ground. When tying any signal to power or ground, a resistor will also allow for system testability. Resistor values should be within $\pm$ 20% of the impedance of the baseboard trace for FSB signals, unless otherwise noted in the appropriate platform design guidelines. For unused AGTL+ input or I/O signals, use pull-up resistors of the same value as the on-die termination resistors ( $R_{TT}$ ). For details see Table 2-19. TAP, CMOS Asynchronous inputs, and CMOS Asynchronous outputs do not include ondie termination. Inputs and utilized outputs must be terminated on the baseboard. Unused outputs may be terminated on the baseboard or left unconnected. Note that leaving unused outputs unterminated may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. Signal termination for these signal types is discussed in the appropriate platform design guidelines. The TESTHI signals must be tied to the processor $V_{TT}$ using a matched resistor, where a matched resistor has a resistance value within $\pm$ 20% of the impedance of the board transmission line traces. For example, if the trace impedance is 50 $\Omega$ , then a value between 40 $\Omega$ and 60 $\Omega$ is required. The TESTHI signals must use individual pull-up resistors as detailed below. A matched resistor must be used for each signal: - TESTHI10 cannot be grouped with other TESTHI signals - TESTHI11 cannot be grouped with other TESTHI signals - TESTHI12 cannot be grouped with other TESTHI signals ## 2.7 Front Side Bus Signal Groups The FSB signals have been combined into groups by buffer type. AGTL+ input signals have differential input buffers, which use GTLREF\_DATA and GTLREF\_ADD as reference levels. In this document, the term "AGTL+ Input" refers to the AGTL+ input group as well as the AGTL+ I/O group when receiving. Similarly, "AGTL+ Output" refers to the AGTL+ output group as well as the AGTL+ I/O group when driving. AGTL+ asynchronous outputs can become active anytime and include an active PMOS pull-up transistor to assist during the first clock of a low-to-high voltage transition. With the implementation of a source synchronous data bus comes the need to specify two sets of timing parameters. One set is for common clock signals whose timings are specified with respect to rising edge of BCLKO (ADS#, HIT#, HITM#, and so forth) and the second set is for the source synchronous signals which are relative to their respective strobe lines (data and address) as well as rising edge of BCLKO. Asynchronous signals are still present (A2OM#, IGNNE#, and so forth) and can become active at any time during the clock cycle. Table 2-6 identifies which signals are common clock, source synchronous and asynchronous. Table 2-6. FSB Signal Groups (Sheet 1 of 2) | Signal Group | Туре | Sign | als <sup>1</sup> | | |---------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------|--| | AGTL+ Common Clock Input | Synchronous to BCLK[1:0] | BPRI#, DEFER#, RESET#, RS[2:0]#, RSP#, TRDY#; | | | | AGTL+ Common Clock Output | Synchronous to BCLK[1:0] | BPM4#, BPM[2:1]#, BP | Mb[2:1]# | | | AGTL+ Common Clock I/O | Synchronous to<br>BCLK[1:0] | ADS#, AP[1:0]#, BINIT#2, BNR#2, BPM5#, BPM3#, BPM0#,BPMb3#, BPMb0#, BR[1:0]# DBSY#, DP[3:0]#, DRDY#, HIT#2, HITM#2, LOCK#, MCERR#2 | | | | AGTL+ Source Synchronous | Synchronous to assoc. | | | | | 1/0 | strobe | Signals | Associated Strobe | | | | | REQ[4:0]#,A[16:3]#,<br>A[37:36]# | ADSTB0# | | | | | A[35:17]# | ADSTB1# | | | | | D[15:0]#, DBIO# | DSTBP0#, DSTBN0# | | | | | D[31:16]#, DBI1# | DSTBP1#, DSTBN1# | | | | | D[47:32]#, DBI2# | DSTBP2#, DSTBN2# | | | | | D[63:48]#, DBI3# | DSTBP3#, DSTBN3# | | | | | | | | | AGTL+ Strobes I/O | Synchronous to BCLK[1:0] | ADSTB[1:0]#, DSTBP[3:0]#, DSTBN[3:0]# | | | | Open Drain Output | Asynchronous | FERR#/PBE#, IERR#, PROCHOT#,<br>THERMTRIP#, TDO | | | | CMOS Asynchronous Input | Asynchronous | A20M#, FORCEPR#, IGNNE#, INIT#,<br>LINTO/INTR, LINT1/NMI, PWRGOOD, SMI#,<br>STPCLK# | | | ### Table 2-6. FSB Signal Groups (Sheet 2 of 2) | Signal Group | Туре | Signals <sup>1</sup> | |--------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CMOS Asynchronous Output | Asynchronous | BSEL[2:0], VID[6:1] | | FSB Clock | Clock | BCLK[1:0] | | TAP Input | Synchronous to TCK | TCK, TDI, TMS, TRST# | | TAP Output | Synchronous to TCK | TDO | | Power/Other | Power/Other | COMP[3:0], GTLREF_ADD_MID, GTLREF_ADD_END, GTLREF_DATA_MID, GTLREF_DATA_END, LL_ID[1:0], MS_ID[1:0], PECI, RESERVED, SKTOCC#, TESTIN1, TESTIN2, TESTHI[12:10], V <sub>CC</sub> , VCC_DIE_SENSE, VCC_DIE_SENSE2, VCCPLL, VID_SELECT, VSS_DIE_SENSE, VSS_DIE_SENSE2, V <sub>SS</sub> , V <sub>TT</sub> , VTT_OUT, VTT_SEL | #### Notes: - Refer to Chapter 5 for signal descriptions. - These signals may be driven simultaneously by multiple agents (Wired-OR). Table 2-7 outlines the signals which include on-die termination ( $R_{TT}$ ). Table 2-8 outlines non AGTL+ signals including open drain signals. Table 2-9 provides signal reference voltages. #### **AGTL+ Signal Description Table Table 2-7.** | AGTL+ signals with R <sub>TT</sub> | AGTL+ signals with no R <sub>TT</sub> | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | A[37:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BINIT#, BNR#, BPRI#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#, DP[3:0]#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#, HIT#, HITM#, LOCK#, MCERR#, REQ[4:0]#, RS[2:0]#, RSP#, TRDY# | BPM[5:0]#,BPMb[3:0]#, RESET#, BR[1:0]# | #### **Table 2-8.** Non AGTL+ Signal Description Table | Signals with R <sub>TT</sub> | Signals with no R <sub>TT</sub> | |-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FORCEPR# <sup>1</sup> , PROCHOT# <sup>2</sup> | A20M#, BCLK[1:0], BSEL[2:0], COMP[3:0], FERR#/PBE#, GTLREF_ADD_MID, GTLREF_ADD_END, GTLREF_DATA_MID, GTLREF_DATA_END, IERR#, IGNNE#, INIT#, LINTO/INTR, LINT1/NMI, LL_ID[1:0], MS_ID[1:0], PECI, PWRGOOD, SKTOCC#, SMI#, STPCLK#, TCK, TDI, TDO, TESTHI[12:8], THERMTRIP#, TMS, TRDY#, TRST#, VCC_DIE_SENSE, VCC_DIE_SENSE2, VID[6:1], VID_SELECT, VSS_DIE_SENSE, VSS_DIE_SENSE2, VTT_SEL | - These signals have RTT in the package with a 80 $\Omega$ pullup to V $_{TT}$ . These signals have RTT in the package with a 50 $\Omega$ pullup to V $_{TT}$ . #### **Table 2-9. Signal Reference Voltages** | GTLREF | CMOS | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | A[37:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BINIT#,<br>BNR#, BPM[5:0]#, BPMb[3:0]#, BPRI#, BR[1:0]#,<br>D[63:0]#, DBI[3:0]#, DBSY#, DEFER#, DP[3:0]#,<br>DRDY#, DSTBN[3:0]#, DSTBP[3:0]#, FORCEPR#,<br>HIT#, HITM#, LOCK#, MCERR#, RESET#,<br>REQ[4:0]#, RS[2:0]#, RSP#, TRDY# | A20M#, LINTO/INTR, LINT1/NMI, IGNNE#, INIT#, PWRGOOD, SMI#, STPCLK#, TCK, TDI, TMS, TRST# | # 2.8 CMOS Asynchronous and Open Drain Asynchronous Signals Legacy input signals such as A20M#, IGNNE#, INIT#, SMI#, and STPCLK# utilize CMOS input buffers. Legacy output signals such as FERR#/PBE#, IERR#, PROCHOT#, and THERMTRIP# utilize open drain output buffers. All of the CMOS and Open Drain signals are required to be asserted/deasserted for at least eight BCLKs in order for the processor to recognize the proper signal state. See Section 2.13 for the DC specifications. See Chapter 6 for additional timing requirements for entering and leaving the low power states. ## 2.9 Test Access Port (TAP) Connection Due to the voltage levels supported by other components in the Test Access Port (TAP) logic, it is recommended that the processor(s) be first in the TAP chain followed by any other components within the system. A translation buffer should be used to connect to the rest of the chain unless one of the other components is capable of accepting an input of the appropriate voltage. Similar considerations must be made for TCK, TDO, TMS, and TRST#. Two copies of each signal may be required with each driving a different voltage level. ## 2.10 Platform Environmental Control Interface (PECI) DC Specifications PECI is an Intel proprietary one-wire interface that provides a communication channel between Intel processors and chipset components to external thermal monitoring devices. The Quad-Core Intel® Xeon® Processor 5400 Series contains Digital Thermal Sensor (DTS) sprinkled both inside and outside the cores in a die. These sensors are implemented as analog-to-digital converters calibrated at the factory for reasonable accuracy to provide a digital representation of relative processor temperature. PECI provides an interface to relay the highest DTS temperature within a die to external devices for thermal/fan speed control. More detailed information may be found in the *Platform Environment Control Interface (PECI) Specification.* ### 2.10.1 DC Characteristics The PECI interface operates at a nominal voltage set by $V_{TT}$ . The set of DC electrical specifications shown in Table 2-10 is used with devices normally operating from a $V_{TT}$ interface supply. $V_{TT}$ nominal levels will vary between processor families. All PECI devices will operate at the $V_{TT}$ level determined by the processor installed in the system. For specific nominal $V_{TT}$ levels, refer to the appropriate processor EMTS. Table 2-10. PECI DC Electrical Limits | Symbol | Definition and Conditions | Min | Max | Units | Notes <sup>1</sup> | |-------------------------|----------------------------------------------------------------------|-------------------------|-------------------------|------------------|--------------------| | V <sub>in</sub> | Input Voltage Range | -0.150 | V <sub>TT</sub> | V | | | V <sub>hysteresis</sub> | Hysteresis | 0.1 * V <sub>TT</sub> | N/A | V | | | V <sub>n</sub> | Negative-edge threshold voltage | 0.275 * V <sub>TT</sub> | 0.500 * V <sub>TT</sub> | V | | | V <sub>p</sub> | Positive-edge threshold voltage | 0.550 * V <sub>TT</sub> | 0.725 * V <sub>TT</sub> | V | | | I <sub>source</sub> | High level output source $(V_{OH} = 0.75 * V_{TT})$ | -6.0 | N/A | mA | | | I <sub>sink</sub> | Low level output sink (V <sub>OL</sub> = 0.25 * V <sub>TT</sub> ) | 0.5 | 1.0 | mA | | | I <sub>leak+</sub> | High impedance state leakage to $V_{TT}$ ( $V_{leak} = V_{OL}$ ) | | 50 | μА | 2 | | I <sub>leak-</sub> | High impedance leakage to GND (V <sub>leak</sub> = V <sub>OH</sub> ) | N/A | 10 | μΑ | 2 | | C <sub>bus</sub> | Bus capacitance per node | N/A | 10 | pF | 3 | | V <sub>noise</sub> | Signal noise immunity above 300 MHz | 0.1 * V <sub>TT</sub> | N/A | V <sub>p-p</sub> | | - $V_{TT}$ supplies the PECI interface. PECI behavior does not affect $V_{TT}$ min/max specifications. The leakage specification applies to powered devices on the PECI bus. - One node is counted for each client and one node for the system host. Extended trace lengths might appear as additional nodes. #### **Input Device Hysteresis** 2.10.2 The input buffers in both client and host models must use a Schmitt-triggered input design for improved noise immunity. Use Figure 2-1 as a guide for input buffer design. Figure 2-1. Input Device Hysteresis ## 2.11 Mixing Processors Intel supports and validates dual processor configurations only in which both processors operate with the same FSB frequency, core frequency, power segments, and have the same internal cache sizes. Mixing components operating at different internal clock frequencies is not supported and will not be validated by Intel. Combining processors from different power segments is also not supported. #### Note: Processors within a system must operate at the same frequency per bits [12:8] of the CLOCK\_FLEX\_MAX MSR; however this does not apply to frequency transitions initiated due to thermal events, Extended HALT, Enhanced Intel SpeedStep Technology transitions, or assertion of the FORCEPR# signal (See Chapter 6). Not all operating systems can support dual processors with mixed frequencies. Mixing processors of different steppings but the same model (as per CPUID instruction) is supported. Details regarding the CPUID instruction are provided in the *AP-485 Intel® Processor Identification and the CPUID Instruction* application note. ## 2.12 Absolute Maximum and Minimum Ratings Table 2-11 specifies absolute maximum and minimum ratings only, which lie outside the functional limits of the processor. Only within specified operation limits, can functionality and long-term reliability be expected. At conditions outside functional operation condition limits, but within absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. If a device is returned to conditions within functional operation limits after having been subjected to conditions outside these limits, but within the absolute maximum and minimum ratings, the device may be functional, but with its lifetime degraded depending on exposure to conditions exceeding the functional operation condition limits. At conditions exceeding absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. Moreover, if a device is subjected to these conditions for any length of time then, when returned to conditions within the functional operating condition limits, it will either not function or its reliability will be severely degraded. Although the processor contains protective circuitry to resist damage from static electric discharge, precautions should always be taken to avoid high static voltages or electric fields. Table 2-11. Processor Absolute Maximum Ratings | Symbol | Parameter | Min | Max | Unit | Notes <sup>1, 2</sup> | |----------------------|---------------------------------------------------------|------------------|------------------|------|-----------------------| | V <sub>CC</sub> | Core voltage with respect to V <sub>SS</sub> | -0.30 | 1.35 | V | | | V <sub>TT</sub> | FSB termination voltage with respect to $V_{\text{SS}}$ | -0.30 | 1.45 | V | | | T <sub>CASE</sub> | Processor case temperature | See<br>Chapter 6 | See<br>Chapter 6 | °C | | | T <sub>STORAGE</sub> | Storage temperature | -40 | 85 | °C | 3, 4, 5 | - For functional operation, all processor electrical, signal quality, mechanical and thermal specifications must be satisfied. - 2. Overshoot and undershoot voltage guidelines for input, output, and I/O signals are outlined in Chapter 3. Excessive overshoot or undershoot on any signal will likely result in permanent damage to the processor. - Storage temperature is applicable to storage conditions only. In this scenario, the processor must not receive a clock, and no lands can be connected to a voltage bias. Storage within these limits will not affect the long-term reliability of the device. For functional operation, please refer to the processor case temperature specifications. - 4. This rating applies to the processor and does not include any tray or packaging. - 5. Failure to adhere to this specification can affect the long-term reliability of the processor. ## 2.13 Processor DC Specifications The processor DC specifications in this section are defined at the processor die (pads) unless noted otherwise. See Chapter 4 for the Quad-Core Intel® Xeon® Processor 5400 Series land listings and Chapter 5 for signal definitions. Voltage and current specifications are detailed in Table 2-12. For platform planning refer to Table 2-13 and Table 2-14, which provides $V_{CC}$ static and transient tolerances. This same information is presented graphically in Figure 2-8 and Figure 2-4. The FSB clock signal group is detailed in Table 2-20. BSEL[2:0] and VID[6:1] signals are specified in Table 2-15. The DC specifications for the AGTL+ signals are listed in Table 2-16. Legacy signals and Test Access Port (TAP) signals follow DC specifications similar to GTL+. The DC specifications for the PWRGOOD input and TAP signal group are listed in Table 2-16. Table 2-12 through Table 2-18 list the DC specifications for the processor and are valid only while meeting specifications for case temperature ( $T_{CASE}$ as specified in Chapter 6, "Thermal Specifications"), clock frequency, and input voltages. Care should be taken to read all notes associated with each parameter. ### 2.13.1 Flexible Motherboard Guidelines (FMB) The Flexible Motherboard (FMB) guidelines are estimates of the maximum values the Quad-Core Intel® Xeon® Processor 5400 Series will have over certain time periods. The values are only estimates and actual specifications for future processors may differ. Processors may or may not have specifications equal to the FMB value in the foreseeable future. System designers should meet the FMB values to ensure their systems will be compatible with future Quad-Core Intel® Xeon® Processor 5400 Series. Table 2-12. Voltage and Current Specifications (Sheet 1 of 2) | Symbol | Parameter | Min | Тур | Max | Unit | Notes 1, 11 | |------------------------|--------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------|--------|------|---------------| | VID | VID range | 0.850 | | 1.3500 | V | | | V <sub>CC</sub> | V <sub>CC</sub> for processor core<br>Launch - FMB | | See Table 2-13 and Table 2-14;<br>Figure 2-7, Figure 2-8, Figure 2-9,<br>Figure 2-10 | | | 2, 3, 4, 6, 9 | | V <sub>cc_boot</sub> | Default VCC Voltage for initial power up | | 1.10 | | V | 2 | | V <sub>VID_STEP</sub> | VID step size during a transition | | | ± 12.5 | mV | | | V <sub>VID_SHIFT</sub> | Total allowable DC load line shift from VID steps | | | 450 | mV | 10 | | V <sub>TT</sub> | FSB termination voltage (DC + AC specification) | 1.045 | 1.10 | 1.155 | V | 8,13 | | V <sub>CCPLL</sub> | PLL supply voltage (DC + AC specification) | 1.455 | 1.500 | 1.605 | V | 12 | | I <sub>CC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor X5482 with<br>multiple VID<br>Launch - FMB | | | 150 | А | 4,5,6,9,18 | | I <sub>CC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor X5400<br>Series with multiple VID<br>Launch - FMB | | | 125 | А | 4,5,6,9 | | I <sub>CC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor E5400<br>Series with multiple VID<br>Launch - FMB | | | 102 | A | 4, 5, 6, 9 | | I <sub>CC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor L5400<br>Series with multiple VID<br>Launch - FMB | | | 60 | А | 4,5,6,9 | | I <sub>CC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor L5408 with<br>multiple VID<br>Launch - FMB | | | 48 | А | 4,5,6,9 | | I <sub>CC_RESET</sub> | I <sub>CC_RESET</sub> for Quad-Core<br>Intel® Xeon® Processor<br>X5482 with multiple VID<br>Launch - FMB | | | 150 | A | 17,18 | | I <sub>CC_RESET</sub> | I <sub>CC_RESET</sub> for Quad-Core<br>Intel® Xeon® Processor<br>X5400 Series with multiple<br>VID<br>Launch - FMB | | | 125 | А | 17 | | I <sub>CC_RESET</sub> | I <sub>CC_RESET</sub> for Quad-Core<br>Intel® Xeon® Processor<br>E5400 Series with multiple<br>VID Launch - FMB | | | 102 | А | 17 | | I <sub>CC_RESET</sub> | I <sub>CC_RESET</sub> for Quad-Core<br>Intel® Xeon® Processor<br>L5400 Series with multiple<br>VID Launch - FMB | | | 60 | А | 17 | | I <sub>CC_RESET</sub> | I <sub>CC_RESET</sub> for Quad-Core<br>Intel® Xeon® Processor<br>L5408 with multiple VID<br>Launch - FMB | | | 48 | А | 17 | Table 2-12. Voltage and Current Specifications (Sheet 2 of 2) | Symbol | Parameter | Min | Тур | Max | Unit | Notes 1, 11 | |-------------------------|------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------------| | I <sub>TT</sub> | I <sub>CC</sub> for V <sub>TT</sub> supply before V <sub>CC</sub> stable | | | 8 | А | 15 | | | $I_{CC}$ for $V_{TT}$ supply after $V_{CC}$ stable | | | 7 | | | | I <sub>CC_TDC</sub> | Thermal Design Current<br>(TDC) Quad-Core Intel®<br>Xeon® Processor X5482<br>Launch - FMB | | | 130 | А | 6,14,18 | | I <sub>CC_TDC</sub> | Thermal Design Current<br>(TDC) Quad-Core Intel®<br>Xeon® Processor X5400<br>Series<br>Launch - FMB | | | 110 | A | 6,14 | | I <sub>CC_TDC</sub> | Thermal Design Current<br>(TDC) Quad-Core Intel®<br>Xeon® Processor E5400<br>Series<br>Launch - FMB | | | 80 | A | 6,14 | | I <sub>CC_TDC</sub> | Thermal Design Current<br>(TDC) Quad-Core Intel®<br>Xeon® Processor L5400<br>Series<br>Launch - FMB | | | 50 | A | 6,14 | | I <sub>CC_TDC</sub> | Thermal Design Current<br>(TDC) Quad-Core Intel®<br>Xeon® Processor L5408<br>Launch - FMB | | | 40 | А | 6,14 | | I <sub>CC_VTT_OUT</sub> | DC current that may be drawn from V <sub>TT_OUT</sub> per land | | | 580 | mA | 16 | | ICC_GTLREF | I <sub>CC</sub> for GTLREF_DATA_MID, GTLREF_DATA_END, GTLREF_ADD_MID, and GTLREF_ADD_END | | | 200 | μА | 7 | | I <sub>CC_VCCPLL</sub> | I <sub>CC</sub> for PLL supply | | | 260 | mA | 12 | | I <sub>TCC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor X5482<br>during active thermal control<br>circuit (TCC) | | | 150 | A | 18 | | I <sub>TCC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor X5400<br>Series during active thermal<br>control circuit (TCC) | | | 125 | А | | | I <sub>TCC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor E5400<br>Series during active thermal<br>control circuit (TCC) | | | 102 | А | | | I <sub>TCC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor L5400<br>Series during active thermal<br>control circuit (TCC) | | | 60 | А | | | I <sub>TCC</sub> | I <sub>CC</sub> for Quad-Core Intel®<br>Xeon® Processor L5408<br>during active thermal control<br>circuit (TCC) | | | 48 | А | | - Unless otherwise noted, all specifications in this table are based on final silicon characterization data. These voltages are targets only. A variable voltage source should exist on systems in the event that a different voltage is required. See Section 2.5 for more information. - The voltage specification requirements are measured across the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and across the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands with an oscilloscope set to 100 MHz bandwidth, 1.5 pF maximum probe capacitance, and $\overline{1}$ M $\Omega$ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled in the scope probe. - The processor must not be subjected to any static $V_{CC}$ level that exceeds the $V_{CC\_MAX}$ associated with any particular current. Failure to adhere to this specification can shorten processor lifetime. - $I_{CC\_MAX}$ specification is based on maximum $V_{CC}$ loadline. Refer to Figure 2-7, Figure 2-8, Figure 2-9 and Figure 2-10 for details. The processor is capable of drawing $I_{CC\_MAX}$ for up to 10 ms. Refer to Figure 2-1 for further details on the average processor current draw over various time durations. 5. - FMB is the flexible motherboard guideline. These guidelines are for estimation purposes only. See 6. Section 2.13.1 for further details on FMB guidelines. - 7 This specification represents the total current for GTLREF\_DATA\_MID, GTLREF\_DATA\_END, GTLREF ADD MID, and GTLREF ADD END. - $V_{TT}$ must be provided via a separate voltage source and must not be connected to $V_{CC}$ . This specification is 8. measured at the land - Minimum $V_{CC}$ and maximum $I_{CC}$ are specified at the maximum processor case temperature (TCASE) shown in Figure 6-2 and Figure 6-3. 9. - 10 This specification refers to the total reduction of the load line due to VID transitions below the specified VID - Individual processor VID values may be calibrated during manufacturing such that two devices at the same 11 frequency may have different VID settings. - 12. This specification applies to the VCCPLL land. - 13 Baseboard bandwidth is limited to 20 MHz. - $I_{\text{CC\_TDC}}$ is the sustained (DC equivalent) current that the processor is capable of drawing indefinitely and should be used for the voltage regulator temperature assessment. The voltage regulator is responsible for monitoring its temperature and asserting the necessary signal to inform the processor of a thermal excursion. Please see the applicable design guidelines for further details. The processor is capable of drawing $I_{\text{CC\_TDC}}$ indefinitely. Refer to Figure 2-1 for further details on the average processor current draw over various time durations. This parameter is based on design characterization and is not tested. - This is the maximum total current drawn from the $V_{TT}$ plane by only one processor with $R_{TT}$ enabled. This specification does not include the current coming from on-board termination (R<sub>TT</sub>), through the signal line. Refer to the appropriate platform design guide and the Voltage Regulator Design Guidelines to determine the total $I_{ m TT}$ drawn by the system. This parameter is based on design characterization and is not tested. - I<sub>cc\_VTT\_OUT</sub> is specified at 1.1 V. - CC\_RESET is specified while PWRGOOD and RESET# are asserted. The Quad-Core Intel® Xeon® Processor X5482 is intended for dual processor workstations only. Figure 2-2. Quad-Core Intel® Xeon® Processor X5482 Load Current versus Time - Processor or Voltage Regulator thermal protection circuitry should not trip for load currents greater than - $\rm I_{\rm CC\_TDC}.$ Not 100% tested. Specified by design characterization. Figure 2-3. Quad-Core Intel® Xeon® Processor X5400 Series Load Current versus Time - 1. Processor or Voltage Regulator thermal protection circuitry should not trip for load currents greater than - $I_{\text{CC\_TDC}}.$ 2. Not 100% tested. Specified by design characterization. Figure 2-4. Quad-Core Intel® Xeon® Processor E5400 Series Load Current versus Time - 1. Processor or Voltage Regulator thermal protection circuitry should not trip for load currents greater than - I<sub>CC\_TDC</sub>.Not 100% tested. Specified by design characterization. 70 65 Sustained Current (A) 60 55 45 40 0.01 0.1 1000 Time Duration (s) Figure 2-5. Quad-Core Intel® Xeon® Processor L5400 Series Load Current versus Time - Notes: 1. Processor or Voltage Regulator thermal protection circuitry should not trip for load currents greater than $I_{\mbox{\footnotesize CC\_TDC}}.$ Not 100% tested. Specified by design characterization. Table 2-13. Quad-Core Intel® Xeon® Processor X5482 V<sub>CC</sub> Static and Transient Tolerance (Sheet 1 of 2) | I <sub>CC</sub> (A) | V <sub>CC_Max</sub> (V) | V <sub>CC_Typ</sub> (V) | V <sub>CC_Min</sub> (V) | Notes | |---------------------|-------------------------|-------------------------|-------------------------|-------| | 0 | VID - 0.000 | VID - 0.010 | VID - 0.020 | 1,2,3 | | 5 | VID - 0.006 | VID - 0.016 | VID - 0.026 | 1,2,3 | | 10 | VID - 0.013 | VID - 0.023 | VID - 0.033 | 1,2,3 | | 15 | VID - 0.019 | VID - 0.029 | VID - 0.039 | 1,2,3 | | 20 | VID - 0.025 | VID - 0.035 | VID - 0.045 | 1,2,3 | | 25 | VID - 0.031 | VID - 0.041 | VID - 0.051 | 1,2,3 | | 30 | VID - 0.038 | VID - 0.048 | VID - 0.058 | 1,2,3 | | 35 | VID - 0.044 | VID - 0.054 | VID - 0.064 | 1,2,3 | | 40 | VID - 0.050 | VID - 0.060 | VID - 0.070 | 1,2,3 | | 45 | VID - 0.056 | VID - 0.066 | VID - 0.076 | 1,2,3 | | 50 | VID - 0.063 | VID - 0.073 | VID - 0.083 | 1,2,3 | | 55 | VID - 0.069 | VID - 0.079 | VID - 0.089 | 1,2,3 | | 60 | VID - 0.075 | VID - 0.085 | VID - 0.095 | 1,2,3 | | 65 | VID - 0.081 | VID - 0.091 | VID - 0.101 | 1,2,3 | | 70 | VID - 0.087 | VID - 0.097 | VID - 0.108 | 1,2,3 | | 75 | VID - 0.094 | VID - 0.104 | VID - 0.114 | 1,2,3 | | 80 | VID - 0.100 | VID - 0.110 | VID - 0.120 | 1,2,3 | | 85 | VID - 0.106 | VID - 0.116 | VID - 0.126 | 1,2,3 | | 90 | VID - 0.113 | VID - 0.123 | VID - 0.133 | 1,2,3 | | 95 | VID - 0.119 | VID - 0.129 | VID - 0.139 | 1,2,3 | | 100 | VID - 0.125 | VID - 0.135 | VID - 0.145 | 1,2,3 | | 105 | VID - 0.131 | VID - 0.141 | VID - 0.151 | 1,2,3 | | 110 | VID - 0.138 | VID - 0.148 | VID - 0.158 | 1,2,3 | | 115 | VID - 0.144 | VID - 0.154 | VID - 0.164 | 1,2,3 | Table 2-13. Quad-Core Intel® Xeon® Processor X5482 V<sub>CC</sub> Static and Transient Tolerance (Sheet 2 of 2) | I <sub>CC</sub> (A) | V <sub>CC_Max</sub> (V) | V <sub>CC_Typ</sub> (V) | V <sub>CC_Min</sub> (V) | Notes | |---------------------|-------------------------|-------------------------|-------------------------|-------| | 120 | VID - 0.150 | VID - 0.160 | VID - 0.170 | 1,2,3 | | 125 | VID - 0.156 | VID - 0.166 | VID - 0.176 | 1,2,3 | | 130 | VID - 0.163 | VID - 0.173 | VID - 0.183 | 1,2,3 | | 135 | VID - 0.169 | VID - 0.179 | VID - 0.189 | 1,2,3 | | 140 | VID - 0.175 | VID - 0.185 | VID - 0.195 | 1,2,3 | | 145 | VID - 0.181 | VID - 0.191 | VID - 0.201 | 1,2,3 | | 150 | VID - 0.188 | VID - 0.198 | VID - 0.208 | 1,2,3 | - The $V_{CC\_MIN}$ and $V_{CC\_MAX}$ loadlines represent static and transient limits. Please see Section 2.13.2 for $V_{CC}$ overshoot specifications. - overshoot specifications. This table is intended to aid in reading discrete points on Figure 2-7. The loadlines specify voltage limits at the die measured at the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and across the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Voltage regulation feedback for voltage regulator circuits must also be taken from processor VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Refer to the Voltage Regulator Module (VRM) and Company Comp Enterprise Voltage Regulator Down (EVRD) 11.0 Design Guidelines for socket load line guidelines and VR implementation. Please refer to the appropriate platform design guide for details on VR implementation. Table 2-14. Quad-Core Intel® Xeon® Processor X5400 Series, Quad-Core Intel® Xeon® Processor E5400 Series, Quad-Core Intel® Xeon® Processor L5400 Series V<sub>CC</sub> Static and Transient Tolerance (Sheet 1 of 2) | I <sub>CC</sub> (A) | V <sub>CC_Max</sub> (V) | V <sub>CC_Typ</sub> (V) | V <sub>CC_Min</sub> (V) | Notes | |---------------------|-------------------------|-------------------------|-------------------------|------------------| | 0 | VID - 0.000 | VID - 0.015 | VID - 0.030 | 1, 2, 3 | | 5 | VID - 0.006 | VID - 0.021 | VID - 0.036 | 1, 2, 3 | | 10 | VID - 0.013 | VID - 0.028 | VID - 0.043 | 1, 2, 3 | | 15 | VID - 0.019 | VID - 0.034 | VID - 0.049 | 1, 2, 3 | | 20 | VID - 0.025 | VID - 0.040 | VID - 0.055 | 1, 2, 3 | | 25 | VID - 0.031 | VID - 0.046 | VID - 0.061 | 1, 2, 3 | | 30 | VID - 0.038 | VID - 0.053 | VID - 0.068 | 1, 2, 3 | | 35 | VID - 0.044 | VID - 0.059 | VID - 0.074 | 1, 2, 3 | | 40 | VID - 0.050 | VID - 0.065 | VID - 0.080 | 1, 2, 3 | | 45 | VID - 0.056 | VID - 0.071 | VID - 0.086 | 1, 2, 3 | | 50 | VID - 0.063 | VID - 0.077 | VID - 0.093 | 1, 2, 3, 6 | | 55 | VID - 0.069 | VID - 0.084 | VID - 0.099 | 1, 2, 3, 6 | | 60 | VID - 0.075 | VID - 0.090 | VID - 0.105 | 1, 2, 3, 6 | | 65 | VID - 0.081 | VID - 0.096 | VID - 0.111 | 1, 2, 3, 5, 6 | | 70 | VID - 0.087 | VID - 0.103 | VID - 0.118 | 1, 2, 3, 5, 6 | | 75 | VID - 0.094 | VID - 0.109 | VID - 0.124 | 1, 2, 3, 5, 6 | | 80 | VID - 0.100 | VID - 0.115 | VID - 0.130 | 1, 2, 3, 5, 6 | | 85 | VID - 0.106 | VID - 0.121 | VID - 0.136 | 1, 2, 3, 5, 6 | | 90 | VID - 0.113 | VID - 0.128 | VID - 0.143 | 1, 2, 3, 5, 6 | | 95 | VID - 0.119 | VID - 0.134 | VID - 0.149 | 1, 2, 3, 5, 6 | | 100 | VID - 0.125 | VID - 0.140 | VID - 0.155 | 1, 2, 3, 5, 6 | | 105 | VID - 0.131 | VID - 0.146 | VID - 0.161 | 1, 2, 3, 4, 5, 6 | Table 2-14. Quad-Core Intel® Xeon® Processor X5400 Series, Quad-Core Intel® Xeon® Processor E5400 Series, Quad-Core Intel® Xeon® Processor L5400 Series V<sub>CC</sub> Static and Transient Tolerance (Sheet 2 of 2) | I <sub>CC</sub> (A) | V <sub>CC_Max</sub> (V) | V <sub>CC_Typ</sub> (V) | V <sub>CC_Min</sub> (V) | Notes | |---------------------|-------------------------|-------------------------|-------------------------|------------------| | 110 | VID - 0.138 | VID - 0.153 | VID - 0.168 | 1, 2, 3, 4, 5, 6 | | 115 | VID - 0.144 | VID - 0.159 | VID - 0.174 | 1, 2, 3, 4, 5, 6 | | 120 | VID - 0.150 | VID - 0.165 | VID - 0.180 | 1, 2, 3, 4, 5, 6 | | 125 | VID - 0.156 | VID - 0.171 | VID - 0.186 | 1, 2, 3, 4, 5, 6 | - The $V_{CC\_MIN}$ and $V_{CC\_MAX}$ loadlines represent static and transient limits. Please see Section 2.13.2 for $V_{CC}$ overshoot specifications. - This table is intended to aid in reading discrete points on Figure 2-9 and Figure 2-9. - The loadlines specify voltage limits at the die measured at the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and across the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE lands. Voltage regulator feedback for voltage regulator circuits must also be taken from processor VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE lands. Refer to the *Voltage Regulator Module (VRM) and Enterprise Voltage Regulator Down (EVRD) 11.0 Design Guidelines* for socket load line guidelines and VR implementation. Please refer to the appropriate platform design guide for details on VR implementation. - I<sub>CC</sub> values greater than 102A are not applicable for the Quad-Core Intel® Xeon® Processor E5400 Series. - $I_{CC}$ values greater than 60A are not applicable for the Quad-Core Intel® Xeon® Processor L5400 Series. $I_{CC}$ values greater than 48A are not applicable for the Quad-Core Intel® Xeon® Processor L5408. Figure 2-6. V<sub>CC</sub> Static and Transient Tolerance Load Lines Figure 2-7. Quad-Core Intel® Xeon® Processor X5482 V<sub>CC</sub> Static and Transient Tolerance Load Lines Figure 2-8. Quad-Core Intel® Xeon® Processor X5400 Series V<sub>CC</sub> Static and Transient Tolerance Load Lines Figure 2-9. Quad-Core Intel® Xeon® Processor E5400 Series V<sub>CC</sub> Static and Transient Tolerance Load Lines Figure 2-10. Quad-Core Intel® Xeon® Processor L5400 Series VCC Static and Transient **Tolerance Load Lines** #### Notes: - The $V_{CC\_MIN}$ and $V_{CC\_MAX}$ loadlines represent static and transient limits. Please see Section 2.13.2 for VCC 1. overshoot specifications. - Refer to Table 2-12 for processor VID information. - Refer to Table 2-13 for V<sub>CC</sub>Static and Transient Tolerance - The load lines specify voltage limits at the die measured at the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Voltage regulation feedback for voltage regulator circuits must also be taken from processor VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Refer to the Voltage Regulator Module (VRM) and Enterprise Voltage Regulator Down (EVRD) 11.0 Design Guidelines for socket load line guidelines and VR implementation. Please refer to the appropriate platform design guide for details on VR implementation. Table 2-15. AGTL+ Signal Group DC Specifications | Symbol | Parameter | Min | Тур | Max | Units | Notes <sup>1</sup> | |-----------------|-----------------------|-----------------------|-----------------|-----------------------|-------|--------------------| | V <sub>IL</sub> | Input Low Voltage | -0.10 | 0 | GTLREF-0.10 | V | 2,4,6 | | V <sub>IH</sub> | Input High Voltage | GTLREF+0.10 | V <sub>TT</sub> | V <sub>TT</sub> +0.10 | V | 3,6 | | V <sub>OH</sub> | Output High Voltage | V <sub>TT</sub> -0.10 | N/A | V <sub>TT</sub> | V | 4,6 | | R <sub>ON</sub> | Buffer On Resistance | 8.25 | 10.25 | 12.25 | Ω | 5 | | I <sub>LI</sub> | Input Leakage Current | N/A | N/A | ± 100 | μΑ | 7 | #### Notes: - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - V<sub>II</sub> is defined as the maximum voltage level at a receiving agent that will be interpreted as a logical low value. - $V_{\rm IH}$ is defined as the minimum voltage level at a receiving agent that will be interpreted as a logical high value. 3. - 4. V<sub>IH</sub> and V<sub>OH</sub> may experience excursions above V<sub>TT</sub>. However, input signal drivers must comply with the signal quality specifications. - This is the pull down driver resistance. Refer to processor I/O Buffer Models for I/V characteristics. - Measured at $0.31*V_{TT}$ . $R_{ON}$ (min) = $0.158*R_{TT}$ . $R_{ON}$ (typ) = $0.167*R_{TT}$ . $R_{ON}$ (max) = $0.175*R_{TT}$ . GTLREF should be generated from $V_{TT}$ with a 1% tolerance resistor divider. The $V_{TT}$ referred to in these 6. specifications is the instantaneous V<sub>TT</sub>. - Specified when on-die $R_{TT}$ and $R_{ON}$ are turned off. $V_{IN}$ between 0 and $V_{TT}$ . #### Table 2-16. CMOS Signal Input/Output Group and TAP Signal Group **DC Specifications** | Symbol | Parameter | Min | Тур | Max | Units | Notes <sup>1</sup> | |-----------------|-----------------------|-----------------------|-----------------|-----------------------|-------|--------------------| | V <sub>IL</sub> | Input Low Voltage | -0.10 | 0.00 | 0.3 * V <sub>TT</sub> | V | 2,3 | | V <sub>IH</sub> | Input High Voltage | 0.7 * V <sub>TT</sub> | $V_{TT}$ | V <sub>TT</sub> + 0.1 | V | 2 | | V <sub>OL</sub> | Output Low Voltage | -0.10 | 0 | 0.1 * V <sub>TT</sub> | V | 2 | | V <sub>OH</sub> | Output High Voltage | 0.9 * V <sub>TT</sub> | V <sub>TT</sub> | V <sub>TT</sub> + 0.1 | V | 2 | | I <sub>OL</sub> | Output Low Current | 1.70 | N/A | 4.70 | mA | 4 | | I <sub>OH</sub> | Output High Current | 1.70 | N/A | 4.70 | mA | 5 | | I <sub>LI</sub> | Input Leakage Current | N/A | N/A | ± 100 | μΑ | 6 | - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - The $V_{TT}$ referred to in these specifications refers to instantaneous $V_{TT}$ . - Refer to the processor I/O Buffer Models for I/V characteristics. - Measured at 0.1\*V<sub>TT</sub>. - Measured at 0.9\*V<sub>TT</sub> - For Vin between 0 V and V<sub>TT</sub>. Measured when the driver is tristated. #### Table 2-17. Open Drain Output Signal Group DC Specifications | Symbol | Parameter | Min | Тур | Max | Units | Notes <sup>1</sup> | |-----------------|---------------------|------------------------|----------|------------------------|-------|--------------------| | V <sub>OL</sub> | Output Low Voltage | 0 | N/A | 0.20 * V <sub>TT</sub> | V | | | V <sub>OH</sub> | Output High Voltage | 0.95 * V <sub>TT</sub> | $V_{TT}$ | 1.05 * V <sub>TT</sub> | V | 3 | | I <sub>OL</sub> | Output Low Current | 16 | N/A | 50 | mA | 2 | | I <sub>LO</sub> | Leakage Current | N/A | N/A | ± 200 | μΑ | 4 | #### Notes: - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - Measured at 0.2\*V<sub>TT</sub>. - $V_{OH}$ is determined by value of the external pullup resistor to $V_{TT}$ . Refer to platform design guide for details. For $V_{IN}$ between 0 V and $V_{OH}$ . #### 2.13.2 **V<sub>CC</sub>** Overshoot Specification The Quad-Core Intel® Xeon® Processor 5400 Series can tolerate short transient overshoot events where V<sub>CC</sub> exceeds the VID voltage when transitioning from a highto-low current load condition. This overshoot cannot exceed VID + $V_{OS\_MAX}$ ( $V_{OS\_MAX}$ is the maximum allowable overshoot above VID). These specifications apply to the processor die voltage as measured across the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and across the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. ### Table 2-18. V<sub>CC</sub> Overshoot Specifications | Symbol | Parameter | Min | Max | Units | Figure | Notes | |---------------------|------------------------------------------------------|-----|-----|-------|--------|-------| | V <sub>OS_MAX</sub> | Magnitude of V <sub>CC</sub> overshoot above VID | | 50 | mV | 2-11 | | | T <sub>OS_MAX</sub> | Time duration of V <sub>CC</sub> overshoot above VID | | 25 | μs | 2-11 | | Figure 2-11. V<sub>CC</sub> Overshoot Example Waveform #### Notes: - VOS is the measured overshoot voltage. - 2. TOS is the measured time duration above VID. ### 2.13.3 Die Voltage Validation Core voltage (VCC) overshoot events at the processor must meet the specifications in Table 2-18 when measured across the VCC\_DIE\_SENSE and VSS\_DIE\_SENSE lands and across the VCC\_DIE\_SENSE2 and VSS\_DIE\_SENSE2 lands. Overshoot events that are < 10 ns in duration may be ignored. These measurements of processor die level overshoot should be taken with a 100 MHz bandwidth limited oscilloscope. ## 2.14 AGTL+ FSB Specifications Routing topologies are dependent on the processors supported and the chipset used in the design. Please refer to the appropriate platform design guidelines for specific implementation details. In most cases, termination resistors are not required as these are integrated into the processor silicon. See Table 2-8 for details on which signals do not include on-die termination. Please refer to Table 2-19 for $R_{TT}$ values. Valid high and low levels are determined by the input buffers via comparing with a reference voltage called GTLREF\_DATA\_MID, GTLREF\_DATA\_END, GTLREF\_ADD\_MID, and GTLREF\_ADD\_END. GTLREF\_DATA\_MID and GTLREF\_DATA\_END is the reference voltage for the FSB 4X data signals, GTLREF\_ADD\_MID, and GTLREF\_ADD\_END is the reference voltage for the FSB 2X address signals and common clock signals. Table 2-19 lists the GTLREF\_DATA\_MID, GTLREF\_DATA\_END, GTLREF\_ADD\_MID, and GTLREF\_ADD\_END specifications. The AGTL+ reference voltages (GTLREF\_DATA\_MID, GTLREF\_DATA\_END, GTLREF\_ADD\_MID, and GTLREF\_ADD\_END) must be generated on the baseboard using high precision voltage divider circuits. Refer to the appropriate platform design guidelines for implementation details. #### Table 2-19. AGTL+ Bus Voltage Definitions | Symbol | Parameter | Min | Тур | Max | Units | Notes <sup>1</sup> | |-------------------------------------|-------------------------------------|-----------------------------------|----------------------------|---------------------------------|-------|--------------------| | GTLREF_DATA_MID,<br>GTLREF_DATA_END | Data Bus Reference<br>Voltage | 0.98 *<br>0.667 * V <sub>TT</sub> | 0.667 *<br>V <sub>TT</sub> | 1.02*0.667<br>* V <sub>TT</sub> | V | 2, 3 | | GTLREF_ADD_MID,<br>GTLREF_ADD_END | Address Bus Reference<br>Voltage | 0.98 *<br>0.667 * V <sub>TT</sub> | 0.667 *<br>V <sub>TT</sub> | 1.02*0.667<br>* V <sub>TT</sub> | V | 2, 3 | | R <sub>TT</sub> | Termination<br>Resistance (pull up) | 45 | 50 | 55 | Ω | 4 | | COMP | COMP Resistance | 49.4 | 49.9 | 50.4 | Ω | 5 | - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - The tolerances for this specification have been stated generically to enable system designer to calculate the - minimum values across the range of $V_{TT}$ . GTLREF\_DATA\_MID, GTLREF\_DATA\_END, GTLREF\_ADD\_MID, and GTLREF\_ADD\_END is generated from $V_{TT}$ on the baseboard by a voltage divider of 1% resistors. The minimum and maximum specifications account for this resistor tolerance. Refer to the appropriate platform design guidelines for implementation details. - The $V_{TT}$ referred to in these specifications is the instantaneous $V_{TT}$ . $R_{TT}$ is the on-die termination resistance measured at $V_{OL}$ of the AGTL+ output driver. Measured at 0.31\* $V_{TT}$ . $R_{TT}$ is connected to $V_{TT}$ on die. Refer to processor I/O Buffer Models for I/V characteristics. - COMP resistance must be provided on the system board with 1% resistors. See the applicable platform design guide for implementation details. #### Table 2-20. FSB Differential BCLK Specifications | Symbol | Parameter | Min | Тур | Max | Unit | Figure | Notes <sup>1</sup> | |------------------------------------------|--------------------------------------------|----------------------------------------------------|-------|----------------------------------------------------|------|---------------|--------------------| | V <sub>L</sub> | Input Low Voltage | -0.150 | 0.0 | 0.150 | V | 2-13 | | | V <sub>H</sub> | Input High Voltage | 0.660 | 0.710 | 0.850 | V | 2-13 | | | V <sub>CROSS(abs)</sub> | Absolute Crossing Point | 0.250 | 0.350 | 0.550 | V | 2-13,<br>2-14 | 2,9 | | V <sub>CROSS(rel)</sub> | Relative Crossing Point | 0.250 +<br>0.5 *<br>(V <sub>Havg</sub> -<br>0.700) | N/A | 0.550 +<br>0.5 *<br>(V <sub>Havg</sub> -<br>0.700) | V | 2-13,<br>2-14 | 3,8,9,11 | | Δ <sub>VCROSS</sub> | Range of Crossing<br>Points | N/A | N/A | 0.140 | V | 2-13,<br>2-14 | | | V <sub>OS</sub> | Overshoot | N/A | N/A | 1.150 | V | 2-13 | 4 | | V <sub>US</sub> | Undershoot | -0.300 | N/A | N/A | V | 2-13 | 5 | | V <sub>RBM</sub> | Ringback Margin | 0.200 | N/A | N/A | V | 2-13 | 6 | | V <sub>TR</sub> | Threshold Region | V <sub>CROSS</sub> - 0.100 | N/A | V <sub>CROSS</sub><br>+ 0.100 | V | 2-13 | 7 | | I <sub>LI</sub> | Input Leakage Current | N/A | N/A | ± 100 | μΑ | | 10 | | ERRefclk-diffRrise<br>ERRefclk-diff-Fall | Differential Rising and falling edge rates | 0.6 | | 4 | V/ns | 2-15 | 12 | #### Notes: - Unless otherwise noted, all specifications in this table apply to all processor frequencies. - Crossing Voltage is defined as the instantaneous voltage value when the rising edge of BCLKO is equal to the falling edge of BCLK1. - $V_{\text{Havg}}$ is the statistical average of the $V_{\text{H}}$ measured by the oscilloscope. - Overshoot is defined as the absolute value of the maximum voltage. - Undershoot is defined as the absolute value of the minimum voltage. - Ringback Margin is defined as the absolute voltage difference between the maximum Rising Edge Ringback and the maximum Falling Edge Ringback. - Threshold Region is defined as a region entered around the crossing point voltage in which the differential receiver switches. It includes input threshold hysteresis. - The crossing point must meet the absolute and relative crossing point specifications simultaneously. - The crossing point must meet the absolute and relative crossing point specifications simulated six. V<sub>Havg</sub> can be measured directly using "Vtop" on Agilent and "High" on Tektronix oscilloscopes. For V<sub>IN</sub> between 0 V and V<sub>H</sub>. ΔV<sub>CROSS</sub> is defined as the total variation of all crossing voltages as defined in note 3. Measured from -200 mV to +200 mV on the differential waveform (derived from REFCLK+ minus REFCLK-). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 2-15. Figure 2-12. Electrical Test Circuit Figure 2-13. Differential Clock Waveform Figure 2-14. Differential Clock Crosspoint Specification Figure 2-15. Differential Rising and Falling Edge Rates § ## 3 Mechanical Specifications The Quad-Core Intel® Xeon® Processor 5400 Series is packaged in a Flip Chip Land Grid Array (FC-LGA) package that interfaces to the baseboard via a LGA771 socket. The package consists of a processor core mounted on a pinless substrate with 771 lands. An integrated heat spreader (IHS) is attached to the package substrate and core and serves as the interface for processor component thermal solutions such as a heatsink. Figure 3-1 shows a sketch of the processor package components and how they are assembled together. Refer to the *LGA771 Socket Design Guidelines* for complete details on the LGA771 socket. The package components shown in Figure 3-1 include the following: - Integrated Heat Spreader (IHS) - · Thermal Interface Material (TIM) - Processor Core (die) - · Package Substrate - · Landside capacitors - · Package Lands Figure 3-1. Processor Package Assembly Sketch Note: This drawing is not to scale and is for reference only. ## 3.1 Package Mechanical Drawings The package mechanical drawings are shown in Figure 3-2 through Figure 3-4. The drawings include dimensions necessary to design a thermal solution for the processor including: - Package reference and tolerance dimensions (total height, length, width, and so forth) - · IHS parallelism and tilt - · Land dimensions - Top-side and back-side component keepout dimensions - · Reference datums **Note:** All drawing dimensions are in mm [in.]. Figure 3-2. Quad-Core Intel® Xeon® Processor 5400 Series Package Drawing (Sheet 1 of 3) **Note:** Guidelines on potential IHS flatness variation with socket load plate actuation and installation of the cooling solution are available in the processor Thermal/Mechanical Design Guidelines. Figure 3-3. Quad-Core Intel® Xeon® Processor 5400 Series Package Drawing (Sheet 2 of 3) Figure 3-4. Quad-Core Intel® Xeon® Processor 5400 Series Package Drawing (Sheet 3 of 3) **Note:** The optional dimple packing marking highlighted by Detail F from the above drawing may only be found on initial processors. ## 3.2 Processor Component Keepout Zones The processor may contain components on the substrate that define component keepout zone requirements. Decoupling capacitors are typically mounted to either the topside or landside of the package substrate. See Figure 3-4 for keepout zones. ## 3.3 Package Loading Specifications Table 3-1 provides dynamic and static load specifications for the processor package. These mechanical load limits should not be exceeded during heatsink assembly, mechanical stress testing or standard drop and shipping conditions. The heatsink attach solutions must not include continuous stress onto the processor with the exception of a uniform load to maintain the heatsink-to-processor thermal interface. Also, any mechanical system or component testing should not exceed these limits. The processor package substrate should not be used as a mechanical reference or load-bearing surface for thermal or mechanical solutions. ### Table 3-1. Package Loading Specifications | Parameter | Board<br>Thickness | Min | Max | Unit | Notes | |-----------------------------|--------------------|-----------|---------------------------------------------------------------------------------------------------------------------------|----------|-----------| | | 1.57 mm<br>0.062″ | 80<br>18 | 311<br>70 | N<br>Ibf | | | Static Compressive<br>Load | 2.16 mm<br>0.085" | 111<br>25 | 311<br>70 | N<br>Ibf | 1,2,3,9 | | | 2.54 mm<br>0.100" | 133<br>30 | 311<br>70 | N<br>lbf | | | Dynamic<br>Compressive Load | NA | NA | 311 N (max static compressive load) + 222 N dynamic loading 70 lbf (max static compressive load) + 50 lbf dynamic loading | N<br>Ibf | 1,3,4,5,6 | | Transient Bend Limits | 1.57 mm<br>0.062" | NA | 750 | me | 1,3,7,8 | #### Notes: - These specifications apply to uniform compressive loading in a direction perpendicular to the IHS top surface - This is the minimum and maximum static force that can be applied by the heatsink and retention solution to maintain the heatsink and processor interface. - These specifications are based on limited testing for design characterization. Loading limits are for the LGA771 socket. - 4. Dynamic compressive load applies to all board thickness. - Dynamic loading is defined as an 11 ms duration average load superimposed on the static load requirement. - Test condition used a heatsink mass of 1 lbm with 50 g acceleration measured at heatsink mass. The dynamic portion of this specification in the product application can have flexibility in specific values, but the ultimate product of mass times acceleration should not exceed this dynamic load. - 7. Transient bend is defined as the transient board deflection during manufacturing such as board assembly and system integration. It is a relatively slow bending event compared to shock and vibration tests. - 8. For more information on the transient bend limits, please refer to the MAS document titled *Manufacturing with Intel® components using 771-land LGA package that interfaces with the motherboard via a LGA771 socket.* - 9. Refer to the *Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines* (TMDG) for information on heatsink clip load metrology. ## 3.4 Package Handling Guidelines Table 3-2 includes a list of guidelines on a package handling in terms of recommended maximum loading on the processor IHS relative to a fixed substrate. These package handling loads may be experienced during heatsink removal. #### Table 3-2. Package Handling Guidelines | Parameter | Maximum Recommended | Units | Notes | |-----------|---------------------|---------------|-------| | Shear | 311<br>70 | N<br>Ibf | 1,4,5 | | Tensile | 111<br>25 | N<br>Ibf | 2,4,5 | | Torque | 3.95<br>35 | N-m<br>LBF-in | 3,4,5 | #### Notes: - 1. A shear load is defined as a load applied to the IHS in a direction parallel to the IHS top surface. - 2. A tensile load is defined as a pulling load applied to the IHS in a direction normal to the IHS surface. - 3. A torque load is defined as a twisting load applied to the IHS in an axis of rotation normal to the IHS top surface. - 4. These guidelines are based on limited testing for design characterization and incidental applications (one time only). - 5. Handling guidelines are for the package only and do not include the limits of the processor socket. ## 3.5 Package Insertion Specifications The Quad-Core Intel® Xeon® Processor 5400 Series can be inserted and removed 15 times from an LGA771 socket, which meets the criteria outlined in the *LGA771 Socket Design Guidelines*. ## 3.6 Processor Mass Specifications The typical mass of the Quad-Core Intel® Xeon® Processor 5400 Series is 21.5 grams [0.76 oz.]. This includes all components which make up the entire processor product. ## 3.7 Processor Materials The Quad-Core Intel® Xeon® Processor 5400 Series is assembled from several components. The basic material properties are described in Table 3-3. #### Table 3-3. Processor Materials | Component | Material | |--------------------------------|------------------------| | Integrated Heat Spreader (IHS) | Nickel over copper | | Substrate | Fiber-reinforced resin | | Substrate Lands | Gold over nickel | ## 3.8 Processor Markings Figure 3-5 shows the topside markings on the processor. This diagram aids in the identification of the Quad-Core Intel® Xeon® Processor 5400 Series. Figure 3-5. Processor Top-side Markings (Example) **Vote:** 2D matrix is required for engineering samples only (encoded with ATPO-S/N). ### 3.9 Processor Land Coordinates Figure 3-6 and Figure 3-7 show the top and bottom view of the processor land coordinates, respectively. The coordinates are referred to throughout the document to identify processor lands. Figure 3-6. Processor Land Coordinates, Top View Figure 3-7. Processor Land Coordinates, Bottom View S ## 4 Land Listing # 4.1 Quad-Core Intel® Xeon® Processor 5400 Series Pin Assignments This section provides sorted land list in Table 4-1 and Table 4-2. Table 4-1 is a listing of all processor lands ordered alphabetically by land name. Table 4-2 is a listing of all processor lands ordered by land number. ## 4.1.1 Land Listing by Land Name Table 4-1. Land Listing by Land Name (Sheet 1 of 20) | . , | | | | | | | |----------|------------|-----------------------|--------------|--|--|--| | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | | | | | A03# | M5 | Source Sync | Input/Output | | | | | A04# | P6 | Source Sync | Input/Output | | | | | A05# | L5 | Source Sync | Input/Output | | | | | A06# | L4 | Source Sync | Input/Output | | | | | A07# | M4 | Source Sync | Input/Output | | | | | A08# | R4 | Source Sync | Input/Output | | | | | A09# | T5 | Source Sync | Input/Output | | | | | A10# | U6 | Source Sync | Input/Output | | | | | A11# | T4 | Source Sync | Input/Output | | | | | A12# | U5 | Source Sync | Input/Output | | | | | A13# | U4 | Source Sync | Input/Output | | | | | A14# | <b>V</b> 5 | Source Sync | Input/Output | | | | | A15# | V4 | Source Sync | Input/Output | | | | | A16# | W5 | Source Sync | Input/Output | | | | | A17# | AB6 | Source Sync | Input/Output | | | | | A18# | W6 | Source Sync | Input/Output | | | | | A19# | Y6 | Source Sync | Input/Output | | | | | A20# | Y4 | Source Sync | Input/Output | | | | | A20M# | К3 | CMOS ASync | Input | | | | | A21# | AA4 | Source Sync | Input/Output | | | | | A22# | AD6 | Source Sync | Input/Output | | | | | A23# | AA5 | Source Sync | Input/Output | | | | | A24# | AB5 | Source Sync | Input/Output | | | | | A25# | AC5 | Source Sync | Input/Output | | | | | A26# | AB4 | Source Sync | Input/Output | | | | | A27# | AF5 | Source Sync | Input/Output | | | | | A28# | AF4 | Source Sync | Input/Output | | | | | A29# | AG6 | Source Sync | Input/Output | | | | | A30# | AG4 | Source Sync | Input/Output | | | | Table 4-1. Land Listing by Land Name (Sheet 2 of 20) | • | | | | |----------|------------|-----------------------|--------------| | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | | A31# | AG5 | Source Sync | Input/Output | | A32# | AH4 | Source Sync | Input/Output | | A33# | AH5 | Source Sync | Input/Output | | A34# | AJ5 | Source Sync | Input/Output | | A35# | AJ6 | Source Sync | Input/Output | | A36# | N4 | Source Sync | Input/Output | | A37# | P5 | Source Sync | Input/Output | | ADS# | D2 | Common Clk | Input/Output | | ADSTB0# | R6 | Source Sync | Input/Output | | ADSTB1# | AD5 | Source Sync | Input/Output | | APO# | U2 | Common Clk | Input/Output | | AP1# | U3 | Common Clk | Input/Output | | BCLK0 | F28 | Clk | Input | | BCLK1 | G28 | Clk | Input | | BINIT# | AD3 | Common Clk | Input/Output | | BNR# | C2 | Common Clk | Input/Output | | BPMO# | AJ2 | Common Clk | Input/Output | | BPM1# | AJ1 | Common Clk | Output | | BPM2# | AD2 | Common Clk | Output | | BPM3# | AG2 | Common Clk | Input/Output | | BPM4# | AF2 | Common Clk | Output | | BPM5# | AG3 | Common Clk | Input/Output | | BPMb0# | G1 | Common Clk | Input/Output | | BPMb1# | С9 | Common Clk | Output | | BPMb2# | G4 | Common Clk | Output | | BPMb3# | G3 | Common Clk | Input/Output | | BPRI# | G8 | Common Clk | Input | | BRO# | F3 | Common Clk | Input/Output | | BR1# | H5 | Common Clk | Input | | | | | | Table 4-1. Land Listing by Land Name (Sheet 3 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|--------------| | BSEL0 | G29 | CMOS ASync | Output | | BSEL1 | H30 | CMOS ASync | Output | | BSEL2 | G30 | CMOS Async | Output | | СОМРО | A13 | Power/Other | Input | | COMP1 | T1 | Power/Other | Input | | COMP2 | G2 | Power/Other | Input | | COMP3 | R1 | Power/Other | Input | | D00# | B4 | Source Sync | Input/Output | | D01# | C5 | Source Sync | Input/Output | | D02# | A4 | Source Sync | Input/Output | | D03# | C6 | Source Sync | Input/Output | | D04# | <b>A</b> 5 | Source Sync | Input/Output | | D05# | В6 | Source Sync | Input/Output | | D06# | В7 | Source Sync | Input/Output | | D07# | A7 | Source Sync | Input/Output | | D08# | A10 | Source Sync | Input/Output | | D09# | A11 | Source Sync | Input/Output | | D10# | B10 | Source Sync | Input/Output | | D11# | C11 | Source Sync | Input/Output | | D12# | D8 | Source Sync | Input/Output | | D13# | B12 | Source Sync | Input/Output | | D14# | C12 | Source Sync | Input/Output | | D15# | D11 | Source Sync | Input/Output | | D16# | G9 | Source Sync | Input/Output | | D17# | F8 | Source Sync | Input/Output | | D18# | F9 | Source Sync | Input/Output | | D19# | E9 | Source Sync | Input/Output | | D20# | D7 | Source Sync | Input/Output | | D21# | E10 | Source Sync | Input/Output | | D22# | D10 | Source Sync | Input/Output | | D23# | F11 | Source Sync | Input/Output | | D24# | F12 | Source Sync | Input/Output | | D25# | D13 | Source Sync | Input/Output | | D26# | E13 | Source Sync | Input/Output | | D27# | G13 | Source Sync | Input/Output | | D28# | F14 | Source Sync | Input/Output | | D29# | G14 | Source Sync | Input/Output | | D30# | F15 | Source Sync | Input/Output | | D31# | G15 | Source Sync | Input/Output | | D32# | G16 | Source Sync | Input/Output | Table 4-1. Land Listing by Land Name (Sheet 4 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|--------------| | D33# | E15 | Source Sync | Input/Output | | D34# | E16 | Source Sync | Input/Output | | D35# | G18 | Source Sync | Input/Output | | D36# | G17 | Source Sync | Input/Output | | D37# | F17 | Source Sync | Input/Output | | D38# | F18 | Source Sync | Input/Output | | D39# | E18 | Source Sync | Input/Output | | D40# | E19 | Source Sync | Input/Output | | D41# | F20 | Source Sync | Input/Output | | D42# | E21 | Source Sync | Input/Output | | D43# | F21 | Source Sync | Input/Output | | D44# | G21 | Source Sync | Input/Output | | D45# | E22 | Source Sync | Input/Output | | D46# | D22 | Source Sync | Input/Output | | D47# | G22 | Source Sync | Input/Output | | D48# | D20 | Source Sync | Input/Output | | D49# | D17 | Source Sync | Input/Output | | D50# | A14 | Source Sync | Input/Output | | D51# | C15 | Source Sync | Input/Output | | D52# | C14 | Source Sync | Input/Output | | D53# | B15 | Source Sync | Input/Output | | D54# | C18 | Source Sync | Input/Output | | D55# | B16 | Source Sync | Input/Output | | D56# | A17 | Source Sync | Input/Output | | D57# | B18 | Source Sync | Input/Output | | D58# | C21 | Source Sync | Input/Output | | D59# | B21 | Source Sync | Input/Output | | D60# | B19 | Source Sync | Input/Output | | D61# | A19 | Source Sync | Input/Output | | D62# | A22 | Source Sync | Input/Output | | D63# | B22 | Source Sync | Input/Output | | DBIO# | A8 | Source Sync | Input/Output | | DBI1# | G11 | Source Sync | Input/Output | | DBI2# | D19 | Source Sync | Input/Output | | DBI3# | C20 | Source Sync | Input/Output | | DBR# | AC2 | Power/Other | Output | | DBSY# | B2 | Common Clk | Input/Output | | DEFER# | G7 | Common Clk | Input | | DP0# | J16 | Common Clk | Input/Output | | DP1# | H15 | Common Clk | Input/Output | Table 4-1. Land Listing by Land Name (Sheet 5 of 20) Pin Signal Buffer Direction Pin Name Type DP2# H16 Common Clk Input/Output DP3# J17 Common Clk Input/Output DRDY# C1 Input/Output Common Clk DSTBN0# С8 Source Sync Input/Output DSTBN1# G12 Input/Output Source Sync DSTBN2# G20 Input/Output Source Sync A16 DSTBN3# Source Sync Input/Output DSTBP0# В9 Input/Output Source Sync DSTBP1# E12 Source Sync Input/Output DSTBP2# G19 Input/Output Source Sync DSTBP3# C17 Source Sync Input/Output FERR#/PBE# R3 Open Drain Output FORCEPR# AK6 CMOS ASync Input GTLREF\_ADD\_END G10 Power/Other Input GTLREF ADD MID Power/Other F2 Input GTLREF\_DATA\_END Н1 Power/Other Input GTLREF\_DATA\_MID H2 Power/Other Input HIT# Common Clk Input/Output D4 HITM# E4 Common Clk Input/Output IERR# AB2 Open Drain Output IGNNE# N2 CMOS ASync Input INIT# Р3 CMOS ASync Input LINTO Κ1 CMOS ASync Input LINT1 L1 CMOS ASync Input V2 LL\_ID0 Power/Other Output LL\_ID1 AA2 Power/Other Output LOCK# СЗ Common Clk Input/Output MCERR# AB3 Input/Output Common Clk MS\_ID0 W1 Power/Other Output MS\_ID1 V1 Power/Other Output PECI G5 Power/Other Input/Output PROCHOT# AL2 Open Drain Output **PWRGOOD** Ν1 CMOS ASync Input REQ0# Κ4 Source Sync Input/Output REQ1# J5 Source Sync Input/Output REQ2# М6 Input/Output Source Sync REQ3# Κ6 Source Sync Input/Output REQ4# J6 Source Sync Input/Output AM6 RESERVED RESERVED A20 Table 4-1. Land Listing by Land Name (Sheet 6 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | RESERVED | A23 | | | | RESERVED | A24 | | | | RESERVED | AC4 | | | | RESERVED | AE4 | | | | RESERVED | AE6 | | | | RESERVED | AH2 | | | | RESERVED | AH7 | | | | RESERVED | AJ3 | | | | RESERVED | AJ7 | | | | RESERVED | AK3 | | | | RESERVED | AM2 | | | | RESERVED | AN5 | | | | RESERVED | AN6 | | | | RESERVED | B13 | | | | RESERVED | B23 | | | | RESERVED | C23 | | | | RESERVED | D1 | | | | RESERVED | D14 | | | | RESERVED | D16 | | | | RESERVED | E1 | | | | RESERVED | E23 | | | | RESERVED | E24 | | | | RESERVED | E5 | | | | RESERVED | E6 | | | | RESERVED | E7 | | | | RESERVED | E29 | | | | RESERVED | F23 | | | | RESERVED | F29 | | | | RESERVED | F6 | | | | RESERVED | G6 | | | | RESERVED | J2 | | | | RESERVED | J3 | | | | RESERVED | N5 | | | | RESERVED | T2 | | | | RESERVED | Y1 | | | | RESERVED | Y3 | | | | RESERVED | AL1 | | | | RESERVED | AK1 | | | | RESERVED | G27 | | | | RESERVED | G26 | | | Table 4-1. Land Listing by Land Name (Sheet 7 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |------------|------------|-----------------------|-----------| | RESERVED | G24 | | | | RESERVED | F24 | | | | RESERVED | F26 | | | | RESERVED | F25 | | | | RESERVED | G25 | | | | RESERVED | W3 | | | | RESERVED | AM2 | | | | RESET# | G23 | Common Clk | Input | | RS0# | В3 | Common Clk | Input | | RS1# | F5 | Common Clk | Input | | RS2# | А3 | Common Clk | Input | | RSP# | H4 | Common Clk | Input | | SKTOCC# | AE8 | Power/Other | Output | | SMI# | P2 | CMOS ASync | Input | | STPCLK# | МЗ | CMOS ASync | Input | | TCK | AE1 | TAP | Input | | TDI | AD1 | TAP | Input | | TDO | AF1 | TAP | Output | | TESTHI10 | P1 | Power/Other | Input | | TESTHI11 | L2 | Power/Other | Input | | TESTHI12 | AE3 | Power/Other | Input | | TESTIN1 | W2 | Power/Other | Input | | TESTIN2 | U1 | Power/Other | Input | | THERMTRIP# | M2 | Open Drain | Output | | TMS | AC1 | TAP | Input | | TRDY# | E3 | Common Clk | Input | | TRST# | AG1 | TAP | Input | | VCC | AA8 | Power/Other | | | VCC | AB8 | Power/Other | | | VCC | AC23 | Power/Other | | | VCC | AC24 | Power/Other | | | VCC | AC25 | Power/Other | | | VCC | AC26 | Power/Other | | | VCC | AC27 | Power/Other | | | VCC | AC28 | Power/Other | | | VCC | AC29 | Power/Other | | | VCC | AC30 | Power/Other | | | VCC | AC8 | Power/Other | | | VCC | AD23 | Power/Other | | | VCC | AD24 | Power/Other | | Table 4-1. Land Listing by Land Name (Sheet 8 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | VCC | AD25 | Power/Other | | | VCC | AD26 | Power/Other | | | VCC | AD27 | Power/Other | | | VCC | AD28 | Power/Other | | | VCC | AD29 | Power/Other | | | VCC | AD30 | Power/Other | | | VCC | AD8 | Power/Other | | | VCC | AE11 | Power/Other | | | VCC | AE12 | Power/Other | | | VCC | AE14 | Power/Other | | | VCC | AE15 | Power/Other | | | VCC | AE18 | Power/Other | | | VCC | AE19 | Power/Other | | | VCC | AE21 | Power/Other | | | VCC | AE22 | Power/Other | | | VCC | AE23 | Power/Other | | | VCC | AE9 | Power/Other | | | VCC | AF11 | Power/Other | | | VCC | AF12 | Power/Other | | | VCC | AF14 | Power/Other | | | VCC | AF15 | Power/Other | | | VCC | AF18 | Power/Other | | | VCC | AF19 | Power/Other | | | VCC | AF21 | Power/Other | | | VCC | AF22 | Power/Other | | | VCC | AF8 | Power/Other | | | VCC | AF9 | Power/Other | | | VCC | AG11 | Power/Other | | | VCC | AG12 | Power/Other | | | VCC | AG14 | Power/Other | | | VCC | AG15 | Power/Other | | | VCC | AG18 | Power/Other | | | VCC | AG19 | Power/Other | | | VCC | AG21 | Power/Other | | | VCC | AG22 | Power/Other | | | VCC | AG25 | Power/Other | | | VCC | AG26 | Power/Other | _ | | VCC | AG27 | Power/Other | | | VCC | AG28 | Power/Other | | | VCC | AG29 | Power/Other | | Table 4-1. Land Listing by Land Name (Sheet 9 of 20) Signal Buffer Pin Direction Pin Name Type VCC AG30 Power/Other VCC AG8 Power/Other VCC AG9 Power/Other VCC AH11 Power/Other VCC AH12 Power/Other Power/Other VCC AH14 VCC AH15 Power/Other VCC AH18 Power/Other VCC AH19 Power/Other VCC AH21 Power/Other VCC AH22 Power/Other VCC AH25 Power/Other VCC AH26 Power/Other VCC AH27 Power/Other VCC AH28 Power/Other VCC AH29 Power/Other VCC AH30 Power/Other VCC AH8 Power/Other AH9 VCC Power/Other VCC AJ11 Power/Other VCC AJ12 Power/Other VCC AJ14 Power/Other VCC AJ15 Power/Other VCC AJ18 Power/Other VCC AJ19 Power/Other VCC AJ21 Power/Other VCC AJ22 Power/Other VCC AJ25 Power/Other VCC AJ26 Power/Other VCC AJ8 Power/Other VCC AJ9 Power/Other VCC AK11 Power/Other VCC AK12 Power/Other VCC AK14 Power/Other VCC AK15 Power/Other VCC AK18 Power/Other VCC AK19 Power/Other VCC AK21 Power/Other VCC AK22 Power/Other VCC AK25 Power/Other Table 4-1. Land Listing by Land Name (Sheet 10 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | VCC | AK26 | Power/Other | | | VCC | AK8 | Power/Other | | | VCC | AK9 | Power/Other | | | VCC | AL11 | Power/Other | | | VCC | AL12 | Power/Other | | | VCC | AL14 | Power/Other | | | VCC | AL15 | Power/Other | | | VCC | AL18 | Power/Other | | | VCC | AL19 | Power/Other | | | VCC | AL21 | Power/Other | | | VCC | AL22 | Power/Other | | | VCC | AL25 | Power/Other | | | VCC | AL26 | Power/Other | | | VCC | AL29 | Power/Other | | | VCC | AL30 | Power/Other | | | VCC | AL9 | Power/Other | | | VCC | AM11 | Power/Other | | | VCC | AM12 | Power/Other | | | VCC | AM14 | Power/Other | | | VCC | AM15 | Power/Other | | | VCC | AM18 | Power/Other | | | VCC | AM19 | Power/Other | | | VCC | AM21 | Power/Other | | | VCC | AM22 | Power/Other | | | VCC | AM25 | Power/Other | | | VCC | AM26 | Power/Other | | | VCC | AM29 | Power/Other | | | VCC | AM30 | Power/Other | | | VCC | AM8 | Power/Other | | | VCC | AM9 | Power/Other | | | VCC | AN11 | Power/Other | | | VCC | AN12 | Power/Other | | | VCC | AN14 | Power/Other | | | VCC | AN15 | Power/Other | | | VCC | AN18 | Power/Other | | | VCC | AN19 | Power/Other | | | VCC | AN21 | Power/Other | | | VCC | AN22 | Power/Other | | | VCC | AN25 | Power/Other | | | VCC | AN26 | Power/Other | | | | | | | Table 4-1. Land Listing by Land Name (Sheet 11 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | VCC | AN8 | Power/Other | | | VCC | AN9 | Power/Other | | | VCC | J10 | Power/Other | | | VCC | J11 | Power/Other | | | VCC | J12 | Power/Other | | | VCC | J13 | Power/Other | | | VCC | J14 | Power/Other | | | VCC | J15 | Power/Other | | | VCC | J18 | Power/Other | | | VCC | J19 | Power/Other | | | VCC | J20 | Power/Other | | | VCC | J21 | Power/Other | | | VCC | J22 | Power/Other | | | VCC | J23 | Power/Other | | | VCC | J24 | Power/Other | | | VCC | J25 | Power/Other | | | VCC | J26 | Power/Other | | | VCC | J27 | Power/Other | | | VCC | J28 | Power/Other | | | VCC | J29 | Power/Other | | | VCC | J30 | Power/Other | | | VCC | J8 | Power/Other | | | VCC | J9 | Power/Other | | | VCC | K23 | Power/Other | | | VCC | K24 | Power/Other | | | VCC | K25 | Power/Other | | | VCC | K26 | Power/Other | | | VCC | K27 | Power/Other | | | VCC | K28 | Power/Other | | | VCC | K29 | Power/Other | | | VCC | K30 | Power/Other | | | VCC | K8 | Power/Other | | | VCC | L8 | Power/Other | | | VCC | M23 | Power/Other | | | VCC | M24 | Power/Other | | | VCC | M25 | Power/Other | | | VCC | M26 | Power/Other | | | VCC | M27 | Power/Other | | | VCC | M28 | Power/Other | | | VCC | M29 | Power/Other | | Table 4-1. Land Listing by Land Name (Sheet 12 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | VCC | M30 | Power/Other | | | VCC | M8 | Power/Other | | | VCC | N23 | Power/Other | | | VCC | N24 | Power/Other | | | VCC | N25 | Power/Other | | | VCC | N26 | Power/Other | | | VCC | N27 | Power/Other | | | VCC | N28 | Power/Other | | | VCC | N29 | Power/Other | | | VCC | N30 | Power/Other | | | VCC | N8 | Power/Other | | | VCC | P8 | Power/Other | | | VCC | R8 | Power/Other | | | VCC | T23 | Power/Other | | | VCC | T24 | Power/Other | | | VCC | T25 | Power/Other | | | VCC | T26 | Power/Other | | | VCC | T27 | Power/Other | | | VCC | T28 | Power/Other | | | VCC | T29 | Power/Other | | | VCC | T30 | Power/Other | | | VCC | T8 | Power/Other | | | VCC | U23 | Power/Other | | | VCC | U24 | Power/Other | | | VCC | U25 | Power/Other | | | VCC | U26 | Power/Other | | | VCC | U27 | Power/Other | | | VCC | U28 | Power/Other | | | VCC | U29 | Power/Other | | | VCC | U30 | Power/Other | | | VCC | U8 | Power/Other | | | VCC | V8 | Power/Other | | | VCC | W23 | Power/Other | | | VCC | W24 | Power/Other | | | VCC | W25 | Power/Other | | | VCC | W26 | Power/Other | | | VCC | W27 | Power/Other | | | VCC | W28 | Power/Other | | | VCC | W29 | Power/Other | | | VCC | W30 | Power/Other | | Table 4-1. Land Listing by Land Name (Sheet 13 of 20) Pin Signal Buffer Direction Pin Name Type VCC W8 Power/Other VCC Y23 Power/Other VCC Y24 Power/Other VCC Y25 Power/Other VCC Y26 Power/Other VCC Y27 Power/Other VCC Y28 Power/Other VCC Y29 Power/Other VCC Y30 Power/Other VCC Υ8 Power/Other VCC\_DIE\_SENSE AN3 Power/Other Output VCC\_DIE\_SENSE2 AL8 Power/Other Output VCCPLL D23 Input Power/Other VID\_SELECT AN7 Power/Other Output VID1 AL5 CMOS Async Output VID2 АМ3 CMOS Async Output VID3 CMOS Async AL6 Output VID4 AK4 CMOS Async Output VID5 AL4 CMOS Async Output VID6 AM5 CMOS Async Output VSS A12 Power/Other VSS A15 Power/Other VSS A18 Power/Other VSS Α2 Power/Other A21 Power/Other VSS VSS Power/Other Α6 VSS Α9 Power/Other VSS AA23 Power/Other VSS AA24 Power/Other VSS **AA**25 Power/Other VSS AA26 Power/Other VSS AA27 Power/Other VSS AA28 Power/Other VSS AA29 Power/Other VSS AA3 Power/Other AA30 VSS Power/Other VSS AA6 Power/Other VSS AA7 Power/Other VSS AB1 Power/Other VSS AB23 Power/Other Table 4-1. Land Listing by Land Name (Sheet 14 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | VSS | AB24 | Power/Other | | | VSS | AB25 | Power/Other | | | VSS | AB26 | Power/Other | | | VSS | AB27 | Power/Other | | | VSS | AB28 | Power/Other | | | VSS | AB29 | Power/Other | | | VSS | AB30 | Power/Other | | | VSS | AB7 | Power/Other | | | VSS | AC3 | Power/Other | | | VSS | AC6 | Power/Other | | | VSS | AC7 | Power/Other | | | VSS | AD4 | Power/Other | | | VSS | AD7 | Power/Other | | | VSS | AE10 | Power/Other | | | VSS | AE13 | Power/Other | | | VSS | AE16 | Power/Other | | | VSS | AE17 | Power/Other | | | VSS | AE2 | Power/Other | | | VSS | AE20 | Power/Other | | | VSS | AE24 | Power/Other | | | VSS | AE25 | Power/Other | | | VSS | AE26 | Power/Other | | | VSS | AE27 | Power/Other | | | VSS | AE28 | Power/Other | | | VSS | AE29 | Power/Other | | | VSS | AE30 | Power/Other | | | VSS | AE5 | Power/Other | | | VSS | AE7 | Power/Other | | | VSS | AF7 | Power/Other | | | VSS | AF10 | Power/Other | | | VSS | AF13 | Power/Other | | | VSS | AF16 | Power/Other | | | VSS | AF17 | Power/Other | | | VSS | AF20 | Power/Other | | | VSS | AF23 | Power/Other | | | VSS | AF24 | Power/Other | | | VSS | AF25 | Power/Other | | | VSS | AF26 | Power/Other | | | VSS | AF27 | Power/Other | | | VSS | AF28 | Power/Other | | | | | | <u> </u> | Table 4-1. Land Listing by Land Name (Sheet 15 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | VSS | AF29 | Power/Other | | | VSS | AF3 | Power/Other | | | VSS | AF30 | Power/Other | | | VSS | AF6 | Power/Other | | | VSS | AG10 | Power/Other | | | VSS | AG13 | Power/Other | | | VSS | AG16 | Power/Other | | | VSS | AG17 | Power/Other | | | VSS | AG20 | Power/Other | | | VSS | AG23 | Power/Other | | | VSS | AG24 | Power/Other | | | VSS | AG7 | Power/Other | | | VSS | AH1 | Power/Other | | | VSS | AH10 | Power/Other | | | VSS | AH13 | Power/Other | | | VSS | AH16 | Power/Other | | | VSS | AH17 | Power/Other | | | VSS | AH20 | Power/Other | | | VSS | AH23 | Power/Other | | | VSS | AH24 | Power/Other | | | VSS | АН3 | Power/Other | | | VSS | AH6 | Power/Other | | | VSS | AJ10 | Power/Other | | | VSS | AJ13 | Power/Other | | | VSS | AJ16 | Power/Other | | | VSS | AJ17 | Power/Other | | | VSS | AJ20 | Power/Other | | | VSS | AJ23 | Power/Other | | | VSS | AJ24 | Power/Other | | | VSS | AJ27 | Power/Other | | | VSS | AJ28 | Power/Other | | | VSS | AJ29 | Power/Other | | | VSS | AJ30 | Power/Other | | | VSS | AJ4 | Power/Other | | | VSS | AK10 | Power/Other | | | VSS | AK13 | Power/Other | | | VSS | AK16 | Power/Other | | | VSS | AK17 | Power/Other | | | VSS | AK2 | Power/Other | | | VSS | AK20 | Power/Other | | Table 4-1. Land Listing by Land Name (Sheet 16 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | VSS | AK23 | Power/Other | | | VSS | AK24 | Power/Other | | | VSS | AK27 | Power/Other | | | VSS | AK28 | Power/Other | | | VSS | AK29 | Power/Other | | | VSS | AK30 | Power/Other | | | VSS | AK5 | Power/Other | | | VSS | AK7 | Power/Other | | | VSS | AL10 | Power/Other | | | VSS | AL13 | Power/Other | | | VSS | AL16 | Power/Other | | | VSS | AL17 | Power/Other | | | VSS | AL20 | Power/Other | | | VSS | AL23 | Power/Other | | | VSS | AL24 | Power/Other | | | VSS | AL27 | Power/Other | | | VSS | AL28 | Power/Other | | | VSS | AL3 | Power/Other | | | VSS | AM1 | Power/Other | | | VSS | AM10 | Power/Other | | | VSS | AM13 | Power/Other | | | VSS | AM16 | Power/Other | | | VSS | AM17 | Power/Other | | | VSS | AM20 | Power/Other | | | VSS | AM23 | Power/Other | | | VSS | AM24 | Power/Other | | | VSS | AM27 | Power/Other | | | VSS | AM28 | Power/Other | | | VSS | AM4 | Power/Other | | | VSS | AM7 | Power/Other | | | VSS | AN1 | Power/Other | | | VSS | AN10 | Power/Other | | | VSS | AN13 | Power/Other | | | VSS | AN16 | Power/Other | | | VSS | AN17 | Power/Other | | | VSS | AN2 | Power/Other | | | VSS | AN20 | Power/Other | | | VSS | AN23 | Power/Other | | | VSS | AN24 | Power/Other | | | VSS | B1 | Power/Other | | Table 4-1. Land Listing by Land Name (Sheet 17 of 20) Pin Signal Buffer Direction Pin Name Type VSS B11 Power/Other VSS B14 Power/Other VSS B17 Power/Other VSS B20 Power/Other VSS B24 Power/Other VSS В5 Power/Other VSS В8 Power/Other VSS C10 Power/Other VSS C13 Power/Other VSS C16 Power/Other VSS C19 Power/Other VSS C22 Power/Other VSS C24 Power/Other VSS C4 Power/Other VSS С7 Power/Other VSS D12 Power/Other VSS D15 Power/Other VSS D18 Power/Other VSS D21 Power/Other VSS D24 Power/Other VSS D3 Power/Other VSS D5 Power/Other VSS D6 Power/Other VSS D9 Power/Other VSS E11 Power/Other VSS Power/Other E14 VSS E17 Power/Other VSS E2 Power/Other VSS E20 Power/Other VSS E25 Power/Other VSS E26 Power/Other VSS E27 Power/Other VSS E28 Power/Other VSS E8 Power/Other VSS F1 Power/Other F10 VSS Power/Other VSS F13 Power/Other VSS F16 Power/Other VSS F19 Power/Other VSS F22 Power/Other Table 4-1. Land Listing by Land Name (Sheet 18 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | VSS | F4 | Power/Other | | | VSS | F7 | Power/Other | | | VSS | H10 | Power/Other | | | VSS | H11 | Power/Other | | | VSS | H12 | Power/Other | | | VSS | H13 | Power/Other | | | VSS | H14 | Power/Other | | | VSS | H17 | Power/Other | | | VSS | H18 | Power/Other | | | VSS | H19 | Power/Other | | | VSS | H20 | Power/Other | | | VSS | H21 | Power/Other | | | VSS | H22 | Power/Other | | | VSS | H23 | Power/Other | | | VSS | H24 | Power/Other | | | VSS | H25 | Power/Other | | | VSS | H26 | Power/Other | | | VSS | H27 | Power/Other | | | VSS | H28 | Power/Other | | | VSS | H29 | Power/Other | | | VSS | НЗ | Power/Other | | | VSS | H6 | Power/Other | | | VSS | H7 | Power/Other | | | VSS | Н8 | Power/Other | | | VSS | Н9 | Power/Other | | | VSS | J4 | Power/Other | | | VSS | J7 | Power/Other | | | VSS | K2 | Power/Other | | | VSS | K5 | Power/Other | | | VSS | K7 | Power/Other | | | VSS | L23 | Power/Other | | | VSS | L24 | Power/Other | | | VSS | L25 | Power/Other | | | VSS | L26 | Power/Other | | | VSS | L27 | Power/Other | | | VSS | L28 | Power/Other | | | VSS | L29 | Power/Other | | | VSS | L3 | Power/Other | | | VSS | L30 | Power/Other | | | VSS | L6 | Power/Other | | | | | | | Table 4-1. Land Listing by Land Name (Sheet 19 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------|------------|-----------------------|-----------| | VSS | L7 | Power/Other | | | VSS | M1 | Power/Other | | | VSS | M7 | Power/Other | | | VSS | N3 | Power/Other | | | VSS | N6 | Power/Other | | | VSS | N7 | Power/Other | | | VSS | P23 | Power/Other | | | VSS | P24 | Power/Other | | | VSS | P25 | Power/Other | | | VSS | P26 | Power/Other | | | VSS | P27 | Power/Other | | | VSS | P28 | Power/Other | | | VSS | P29 | Power/Other | | | VSS | P30 | Power/Other | | | VSS | P4 | Power/Other | | | VSS | P7 | Power/Other | | | VSS | R2 | Power/Other | | | VSS | R23 | Power/Other | | | VSS | R24 | Power/Other | | | VSS | R25 | Power/Other | | | VSS | R26 | Power/Other | | | VSS | R27 | Power/Other | | | VSS | R28 | Power/Other | | | VSS | R29 | Power/Other | | | VSS | R30 | Power/Other | | | VSS | R5 | Power/Other | | | VSS | R7 | Power/Other | | | VSS | T3 | Power/Other | | | VSS | T6 | Power/Other | | | VSS | T7 | Power/Other | | | VSS | U7 | Power/Other | | | VSS | V23 | Power/Other | | | VSS | V24 | Power/Other | | | VSS | V25 | Power/Other | | | VSS | V26 | Power/Other | | | VSS | V27 | Power/Other | | | VSS | V28 | Power/Other | | | VSS | V29 | Power/Other | | | VSS | V3 | Power/Other | | | VSS | V30 | Power/Other | | Table 4-1. Land Listing by Land Name (Sheet 20 of 20) | Pin Name | Pin<br>No. | Signal Buffer<br>Type | Direction | |----------------|------------|-----------------------|-----------| | VSS | V6 | Power/Other | | | VSS | V7 | Power/Other | | | VSS | W4 | Power/Other | | | VSS | W7 | Power/Other | | | VSS | Y2 | Power/Other | | | VSS | Y5 | Power/Other | | | VSS | Y7 | Power/Other | | | VSS_DIE_SENSE | AN4 | Power/Other | Output | | VSS_DIE_SENSE2 | AL7 | Power/Other | Output | | VTT | A25 | Power/Other | | | VTT | A26 | Power/Other | | | VTT | B25 | Power/Other | | | VTT | B26 | Power/Other | | | VTT | B27 | Power/Other | | | VTT | B28 | Power/Other | | | VTT | B29 | Power/Other | | | VTT | B30 | Power/Other | | | VTT | C25 | Power/Other | | | VTT | C26 | Power/Other | | | VTT | C27 | Power/Other | | | VTT | C28 | Power/Other | | | VTT | C29 | Power/Other | | | VTT | C30 | Power/Other | | | VTT | D25 | Power/Other | | | VTT | D26 | Power/Other | | | VTT | D27 | Power/Other | | | VTT | D28 | Power/Other | | | VTT | D29 | Power/Other | | | VTT | D30 | Power/Other | | | VTT | E30 | Power/Other | | | VTT | F30 | Power/Other | | | VTT_OUT | AA1 | Power/Other | Output | | VTT_OUT | J1 | Power/Other | Output | | VTT_SEL | F27 | Power/Other | Output | ## 4.1.2 Land Listing by Land Number Table 4-2. Land Listing by Land Number (Sheet 1 of 20) | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | |------------|-------------------|-----------------------|--------------| | A10 | D08# | Source Sync | Input/Output | | A11 | D09# | Source Sync | Input/Output | | A12 | VSS | Power/Other | pat/ output | | A13 | COMPO | Power/Other | Input | | A14 | D50# | Source Sync | Input/Output | | A15 | VSS | Power/Other | mpat/ output | | A16 | DSTBN3# | Source Sync | Input/Output | | A17 | D56# | Source Sync | Input/Output | | A18 | VSS | Power/Other | mpat/ output | | A19 | D61# | Source Sync | Input/Output | | A2 | VSS | Power/Other | mpat/ Output | | A20 | RESERVED | . ower, other | | | A20<br>A21 | VSS | Power/Other | | | A21<br>A22 | D62# | | Input/Output | | A23 | | Source Sync | Input/Output | | | RESERVED RESERVED | | | | A24 | | Dawer/Other | | | A25 | VTT | Power/Other | | | A26 | VTT | Power/Other | | | A3 | RS2# | Common Clk | Input | | A4 | D02# | Source Sync | Input/Output | | A5 | D04# | Source Sync | Input/Output | | A6 | VSS | Power/Other | | | A7 | D07# | Source Sync | Input/Output | | A8 | DBIO# | Source Sync | Input/Output | | A9 | VSS | Power/Other | | | AA1 | VTT_OUT | Power/Other | Output | | AA2 | LL_ID1 | Power/Other | Output | | AA23 | VSS | Power/Other | | | AA24 | VSS | Power/Other | | | AA25 | VSS | Power/Other | | | AA26 | VSS | Power/Other | | | AA27 | VSS | Power/Other | | | AA28 | VSS | Power/Other | | | AA29 | VSS | Power/Other | | | AA3 | VSS | Power/Other | | | AA30 | VSS | Power/Other | | | AA4 | A21# | Source Sync | Input/Output | | AA5 | A23# | Source Sync | Input/Output | | AA6 | VSS | Power/Other | | Table 4-2. Land Listing by Land Number (Sheet 2 of 20) | AA7 VSS Power/Other | | |---------------------------|------------| | AA8 VCC Power/Other | | | AB1 VSS Power/Other | | | AB2 IERR# Open Drain Ou | ıtput | | AB23 VSS Power/Other | | | AB24 VSS Power/Other | | | AB25 VSS Power/Other | | | AB26 VSS Power/Other | | | AB27 VSS Power/Other | | | AB28 VSS Power/Other | | | AB29 VSS Power/Other | | | AB3 MCERR# Common Clk Inp | out/Output | | AB30 VSS Power/Other | | | AB4 A26# Source Sync Inp | out/Output | | AB5 A24# Source Sync Inp | out/Output | | AB6 A17# Source Sync Inp | out/Output | | AB7 VSS Power/Other | | | AB8 VCC Power/Other | | | AC1 TMS TAP Inp | out | | AC2 DBR# Power/Other Ou | ıtput | | AC23 VCC Power/Other | | | AC24 VCC Power/Other | | | AC25 VCC Power/Other | | | AC26 VCC Power/Other | | | AC27 VCC Power/Other | | | AC28 VCC Power/Other | | | AC29 VCC Power/Other | | | AC3 VSS Power/Other | | | AC30 VCC Power/Other | | | AC4 RESERVED | | | AC5 A25# Source Sync Inc | out/Output | | AC6 VSS Power/Other | | | AC7 VSS Power/Other | | | AC8 VCC Power/Other | | | AD1 TDI TAP Inp | out | | AD2 BPM2# Common Clk Ou | ıtput | | AD23 VCC Power/Other | | | AD24 VCC Power/Other | | | AD25 VCC Power/Other | | Table 4-2. Land Listing by Land Number (Sheet 3 of 20) Signal Buffer Pin No. Pin Name Direction **Type** AD26 VCC Power/Other AD27 VCC Power/Other AD28 VCC Power/Other AD29 VCC Power/Other AD3 BINIT# Common Clk Input/Output AD30 VCC Power/Other AD4 VSS Power/Other AD5 ADSTB1# Source Sync Input/Output AD6 A22# Input/Output Source Sync AD7 VSS Power/Other AD8 VCC Power/Other AE1 TCK TAP Input VSS AE10 Power/Other AE11 VCC Power/Other AE12 VCC Power/Other AE13 VSS Power/Other AE14 VCC Power/Other AE15 VCC Power/Other AE16 VSS Power/Other AE17 VSS Power/Other AE18 VCC Power/Other AE19 VCC Power/Other AE2 VSS Power/Other AE20 VSS Power/Other AE21 VCC Power/Other AE22 VCC Power/Other AE23 VCC Power/Other AE24 VSS Power/Other AE25 VSS Power/Other AE26 VSS Power/Other AE27 VSS Power/Other AE28 VSS Power/Other AE29 Power/Other VSS AE3 TESTHI12 Power/Other Input AE30 Power/Other VSS AE4 RESERVED AE5 VSS Power/Other AE6 RESERVED AE7 VSS Power/Other AE8 SKTOCC# Power/Other Output Table 4-2. Land Listing by Land Number (Sheet 4 of 20) | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | |---------|----------|-----------------------|--------------| | AE9 | VCC | Power/Other | | | AF1 | TDO | TAP | Output | | AF10 | VSS | Power/Other | | | AF11 | VCC | Power/Other | | | AF12 | VCC | Power/Other | | | AF13 | VSS | Power/Other | | | AF14 | VCC | Power/Other | | | AF15 | VCC | Power/Other | | | AF16 | VSS | Power/Other | | | AF17 | VSS | Power/Other | | | AF18 | VCC | Power/Other | | | AF19 | VCC | Power/Other | | | AF2 | BPM4# | Common Clk | Output | | AF20 | VSS | Power/Other | | | AF21 | VCC | Power/Other | | | AF22 | VCC | Power/Other | | | AF23 | VSS | Power/Other | | | AF24 | VSS | Power/Other | | | AF25 | VSS | Power/Other | | | AF26 | VSS | Power/Other | | | AF27 | VSS | Power/Other | | | AF28 | VSS | Power/Other | | | AF29 | VSS | Power/Other | | | AF3 | VSS | Power/Other | | | AF30 | VSS | Power/Other | | | AF4 | A28# | Source Sync | Input/Output | | AF5 | A27# | Source Sync | Input/Output | | AF6 | VSS | Power/Other | | | AF7 | VSS | Power/Other | | | AF8 | VCC | Power/Other | | | AF9 | VCC | Power/Other | | | AG1 | TRST# | TAP | Input | | AG10 | VSS | Power/Other | | | AG11 | VCC | Power/Other | | | AG12 | VCC | Power/Other | | | AG13 | VSS | Power/Other | | | AG14 | VCC | Power/Other | | | AG15 | VCC | Power/Other | | | AG16 | VSS | Power/Other | | | AG17 | VSS | Power/Other | | Table 4-2. Land Listing by Land Number (Sheet 5 of 20) Signal Buffer Pin No. Pin Name Direction **Type** AG18 VCC Power/Other AG19 VCC Power/Other AG2 BPM3# Common Clk Input/Output AG20 VSS Power/Other AG21 VCC Power/Other Power/Other AG22 VCC VSS AG23 Power/Other AG24 VSS Power/Other AG25 VCC Power/Other AG26 VCC Power/Other AG27 VCC Power/Other AG28 VCC Power/Other AG29 VCC Power/Other AG3 BPM5# Common Clk Input/Output AG30 VCC Power/Other AG4 A30# Source Sync Input/Output AG5 A31# Source Sync Input/Output Input/Output AG6 A29# Source Sync AG7 VSS Power/Other VCC AG8 Power/Other AG9 VCC Power/Other AH1 VSS Power/Other AH10 VSS Power/Other AH11 VCC Power/Other AH12 VCC Power/Other AH13 VSS Power/Other AH14 VCC Power/Other AH15 VCC Power/Other AH16 VSS Power/Other AH17 VSS Power/Other AH18 VCC Power/Other AH19 VCC Power/Other AH2 RESERVED AH20 VSS Power/Other AH21 VCC Power/Other AH22 VCC Power/Other AH23 VSS Power/Other AH24 VSS Power/Other AH25 VCC Power/Other VCC AH26 Power/Other Table 4-2. Land Listing by Land Number (Sheet 6 of 20) | | | 1 0 01 20) | <del></del> | |---------|----------|-----------------------|--------------| | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | | AH27 | VCC | Power/Other | | | AH28 | VCC | Power/Other | | | AH29 | VCC | Power/Other | | | АН3 | VSS | Power/Other | | | AH30 | VCC | Power/Other | | | AH4 | A32# | Source Sync | Input/Output | | AH5 | A33# | Source Sync | Input/Output | | AH6 | VSS | Power/Other | | | AH7 | RESERVED | | | | AH8 | VCC | Power/Other | | | AH9 | VCC | Power/Other | | | AJ1 | BPM1# | Common Clk | Output | | AJ10 | VSS | Power/Other | | | AJ11 | VCC | Power/Other | | | AJ12 | VCC | Power/Other | | | AJ13 | VSS | Power/Other | | | AJ14 | VCC | Power/Other | | | AJ15 | VCC | Power/Other | | | AJ16 | VSS | Power/Other | | | AJ17 | VSS | Power/Other | | | AJ18 | VCC | Power/Other | | | AJ19 | VCC | Power/Other | | | AJ2 | BPMO# | Common Clk | Input/Output | | AJ20 | VSS | Power/Other | | | AJ21 | VCC | Power/Other | | | AJ22 | VCC | Power/Other | | | AJ23 | VSS | Power/Other | | | AJ24 | VSS | Power/Other | | | AJ25 | VCC | Power/Other | | | AJ26 | VCC | Power/Other | | | AJ27 | VSS | Power/Other | | | AJ28 | VSS | Power/Other | | | AJ29 | VSS | Power/Other | | | AJ3 | RESERVED | | | | AJ30 | VSS | Power/Other | | | AJ4 | VSS | Power/Other | | | AJ5 | A34# | Source Sync | Input/Output | | AJ6 | A35# | Source Sync | Input/Output | | AJ7 | RESERVED | | | | AJ8 | VCC | Power/Other | | Table 4-2. Land Listing by Land Number (Sheet 7 of 20) Signal Buffer Pin No. Pin Name Direction **Type** AJ9 VCC Power/Other AK1 RESERVED VSS AK10 Power/Other AK11 VCC Power/Other AK12 VCC Power/Other Power/Other AK13 VSS AK14 VCC Power/Other AK15 VCC Power/Other AK16 VSS Power/Other AK17 VSS Power/Other AK18 VCC Power/Other AK19 VCC Power/Other AK2 VSS Power/Other AK20 VSS Power/Other AK21 VCC Power/Other AK22 VCC Power/Other AK23 VSS Power/Other AK24 VSS Power/Other AK25 VCC Power/Other VCC AK26 Power/Other Power/Other AK27 VSS AK28 VSS Power/Other AK29 VSS Power/Other AK3 **RESERVED** AK30 VSS Power/Other AK4 VID4 CMOS Async Output AK5 VSS Power/Other AK6 FORCEPR# CMOS Async Input AK7 VSS Power/Other AK8 VCC Power/Other AK9 VCC Power/Other RESERVED AL1 AL10 VSS Power/Other AL11 VCC Power/Other AL12 VCC Power/Other AL13 VSS Power/Other AL14 VCC Power/Other AL15 VCC Power/Other AL16 VSS Power/Other AL17 VSS Power/Other Table 4-2. Land Listing by Land Number (Sheet 8 of 20) | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | |---------|--------------------|-----------------------|-----------| | AL18 | VCC | Power/Other | | | AL19 | VCC | Power/Other | | | AL2 | PROCHOT# | Open Drain | Output | | AL20 | VSS | Power/Other | | | AL21 | VCC | Power/Other | | | AL22 | VCC | Power/Other | | | AL23 | VSS | Power/Other | | | AL24 | VSS | Power/Other | | | AL25 | VCC | Power/Other | | | AL26 | VCC | Power/Other | | | AL27 | VSS | Power/Other | | | AL28 | VSS | Power/Other | | | AL29 | VCC | Power/Other | | | AL3 | VSS | Power/Other | | | AL30 | VCC | Power/Other | | | AL4 | VID5 | CMOS Async | Output | | AL5 | VID1 | CMOS Async | Output | | AL6 | VID3 | CMOS Async | Output | | AL7 | VSS_DIE_<br>SENSE2 | Power/Other | | | AL8 | VCC_DIE_<br>SENSE2 | Power/Other | | | AL9 | VCC | Power/Other | | | AM1 | VSS | Power/Other | | | AM10 | VSS | Power/Other | | | AM11 | VCC | Power/Other | | | AM12 | VCC | Power/Other | | | AM13 | VSS | Power/Other | | | AM14 | VCC | Power/Other | | | AM15 | VCC | Power/Other | | | AM16 | VSS | Power/Other | | | AM17 | VSS | Power/Other | | | AM18 | VCC | Power/Other | | | AM19 | VCC | Power/Other | | | AM2 | RESERVED | | | | AM20 | VSS | Power/Other | | | AM21 | VCC | Power/Other | | | AM22 | VCC | Power/Other | | | AM23 | VSS | Power/Other | | | AM24 | VSS | Power/Other | | | AM25 | VCC | Power/Other | | Table 4-2. Land Listing by Land Number (Sheet 9 of 20) Signal Buffer Pin No. Pin Name Direction **Type** AM26 VCC Power/Other AM27 VSS Power/Other AM28 VSS Power/Other AM29 VCC Power/Other CMOS Async АМ3 VID2 Output AM30 VCC Power/Other AM4 VSS Power/Other AM5 VID6 CMOS Async Output AM6 RESERVED AM7 VSS Power/Other 8MA VCC Power/Other AM9 VCC Power/Other AN1 VSS Power/Other VSS AN10 Power/Other AN11 VCC Power/Other AN12 VCC Power/Other AN13 VSS Power/Other AN14 VCC Power/Other AN15 VCC Power/Other VSS AN16 Power/Other Power/Other AN17 VSS AN18 VCC Power/Other AN19 VCC Power/Other AN2 VSS Power/Other AN20 VSS Power/Other AN21 VCC Power/Other AN22 VCC Power/Other AN23 VSS Power/Other AN24 VSS Power/Other AN25 VCC Power/Other AN26 VCC Power/Other AN3 VCC\_DIE\_ Output Power/Other SENSE VSS\_DIE\_ AN4 Power/Other Output SENSE AN5 **RESERVED** AN6 RESERVED AN7 VID\_SELECT Power/Other Output AN8 VCC Power/Other AN9 VCC Power/Other В1 VSS Power/Other Table 4-2. Land Listing by Land Number (Sheet 10 of 20) | Pin No. | Pin Name | Signal Buffer | Direction | |---------|----------|---------------|--------------| | | | Туре | | | B10 | D10# | Source Sync | Input/Output | | B11 | VSS | Power/Other | | | B12 | D13# | Source Sync | Input/Output | | B13 | RESERVED | | | | B14 | VSS | Power/Other | | | B15 | D53# | Source Sync | Input/Output | | B16 | D55# | Source Sync | Input/Output | | B17 | VSS | Power/Other | | | B18 | D57# | Source Sync | Input/Output | | B19 | D60# | Source Sync | Input/Output | | B2 | DBSY# | Common Clk | Input/Output | | B20 | VSS | Power/Other | | | B21 | D59# | Source Sync | Input/Output | | B22 | D63# | Source Sync | Input/Output | | B23 | RESERVED | | | | B24 | VSS | Power/Other | | | B25 | VTT | Power/Other | | | B26 | VTT | Power/Other | | | B27 | VTT | Power/Other | | | B28 | VTT | Power/Other | | | B29 | VTT | Power/Other | | | В3 | RS0# | Common Clk | Input | | B30 | VTT | Power/Other | | | B4 | D00# | Source Sync | Input/Output | | B5 | VSS | Power/Other | | | B6 | D05# | Source Sync | Input/Output | | B7 | D06# | Source Sync | Input/Output | | B8 | VSS | Power/Other | | | B9 | DSTBP0# | Source Sync | Input/Output | | C1 | DRDY# | Common Clk | Input/Output | | C10 | VSS | Power/Other | | | C11 | D11# | Source Sync | Input/Output | | C12 | D14# | Source Sync | Input/Output | | C13 | VSS | Power/Other | | | C14 | D52# | Source Sync | Input/Output | | C15 | D51# | Source Sync | Input/Output | | C16 | VSS | Power/Other | | | C17 | DSTBP3# | Source Sync | Input/Output | | C18 | D54# | Source Sync | Input/Output | | C19 | VSS | Power/Other | | | | l | I | 1 | Table 4-2. Land Listing by Land Number (Sheet 11 of 20) Signal Buffer Pin No. Pin Name Direction Type C2 BNR# Common Clk Input/Output C20 DBI3# Source Sync Input/Output C21 D58# Source Sync Input/Output C22 VSS Power/Other C23 RESERVED C24 VSS Power/Other C25 VTT Power/Other C26 VTT Power/Other C27 VTT Power/Other C28 VTT Power/Other C29 VTT Power/Other СЗ LOCK# Common Clk Input/Output C30 VTT Power/Other C4 VSS Power/Other C5 D01# Source Sync Input/Output C6 D03# Source Sync Input/Output C7 VSS Power/Other C8 DSTBN0# Source Sync Input/Output C9 Common Clk Output BPMb1# D1 RESERVED Source Sync D10 D22# Input/Output D11 D15# Input/Output Source Sync D12 VSS Power/Other D13 D25# Source Sync Input/Output D14 RESERVED D15 VSS Power/Other D16 **RESERVED** D17 D49# Source Sync Input/Output D18 VSS Power/Other D19 DBI2# Source Sync Input/Output D2 ADS# Common Clk Input/Output D20 D48# Source Sync Input/Output D21 VSS Power/Other D22 D46# Input/Output Source Sync D23 VCCPLL Power/Other Input D24 VSS Power/Other D25 VTT Power/Other D26 VTT Power/Other D27 VTT Power/Other D28 VTT Power/Other Table 4-2. Land Listing by Land Number (Sheet 12 of 20) | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | |---------|----------|-----------------------|--------------| | D29 | VTT | Power/Other | | | D3 | VSS | Power/Other | | | D30 | VTT | Power/Other | | | D4 | HIT# | Common Clk | Input/Output | | D5 | VSS | Power/Other | | | D6 | VSS | Power/Other | | | D7 | D20# | Source Sync | Input/Output | | D8 | D12# | Source Sync | Input/Output | | D9 | VSS | Power/Other | | | E1 | RESERVED | Power/Other | | | E10 | D21# | Source Sync | Input/Output | | E11 | VSS | Power/Other | | | E12 | DSTBP1# | Source Sync | Input/Output | | E13 | D26# | Source Sync | Input/Output | | E14 | VSS | Power/Other | | | E15 | D33# | Source Sync | Input/Output | | E16 | D34# | Source Sync | Input/Output | | E17 | VSS | Power/Other | | | E18 | D39# | Source Sync | Input/Output | | E19 | D40# | Source Sync | Input/Output | | E2 | VSS | Power/Other | | | E20 | VSS | Power/Other | | | E21 | D42# | Source Sync | Input/Output | | E22 | D45# | Source Sync | Input/Output | | E23 | RESERVED | | | | E24 | RESERVED | | | | E25 | VSS | Power/Other | | | E26 | VSS | Power/Other | | | E27 | VSS | Power/Other | | | E28 | VSS | Power/Other | | | E29 | RESERVED | | | | E3 | TRDY# | Common Clk | Input | | E30 | VTT | Power/Other | | | E4 | HITM# | Common Clk | Input/Output | | E5 | RESERVED | | | | E6 | RESERVED | | | | E7 | RESERVED | | | | E8 | VSS | Power/Other | | | E9 | D19# | Source Sync | Input/Output | | F1 | VSS | Power/Other | | Table 4-2. Land Listing by Land Number (Sheet 13 of 20) Signal Buffer Pin No. Pin Name Direction Туре F10 VSS Power/Other F11 D23# Source Sync Input/Output F12 D24# Source Sync Input/Output F13 VSS Power/Other F14 D28# Input/Output Source Sync F15 D30# Input/Output Source Sync F16 VSS Power/Other F17 D37# Source Sync Input/Output F18 D38# Source Sync Input/Output F19 VSS Power/Other F2 GTLREF\_ADD\_ Power/Other Input MID F20 D41# Source Sync Input/Output D43# F21 Input/Output Source Sync F22 VSS Power/Other F23 RESERVED F24 RESERVED F25 **RESERVED** F26 RESERVED F27 VTT\_SEL Power/Other Output F28 BCLK0 Clk Input F29 RESERVED Common Clk F3 BRO# Input/Output F30 VTT Power/Other F4 VSS Power/Other F5 RS1# Common Clk Input F6 RESERVED F7 VSS Power/Other F8 D17# Source Sync Input/Output F9 D18# Source Sync Input/Output G1 BPMb0# Common Clk Input/Output G10 GTLREF\_ADD\_ Power/Other Input END G11 DBI1# Source Sync Input/Output G12 DSTBN1# Source Sync Input/Output G13 D27# Source Sync Input/Output G14 D29# Input/Output Source Sync G15 D31# Source Sync Input/Output G16 D32# Source Sync Input/Output G17 D36# Source Sync Input/Output G18 D35# Input/Output Source Sync Table 4-2. Land Listing by Land Number (Sheet 14 of 20) | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | |---------|---------------------|-----------------------|--------------| | G19 | DSTBP2# | Source Sync | Input/Output | | G2 | COMP2 | Power/Other | Input | | G20 | DSTBN2# | Source Sync | Input/Output | | G21 | D44# | Source Sync | Input/Output | | G22 | D47# | Source Sync | Input/Output | | G23 | RESET# | Common Clk | Input | | G24 | RESERVED | | | | G25 | RESERVED | | | | G26 | RESERVED | | | | G27 | RESERVED | | | | G28 | BCLK1 | Clk | Input | | G29 | BSEL0 | CMOS Async | Output | | G3 | BPMb3# | Common Clk | Input/Output | | G30 | BSEL2 | CMOS Async | Output | | G4 | BPMb2# | Common Clk | Output | | G5 | PECI | Power/Other | Input/Output | | G6 | RESERVED | | | | G7 | DEFER# | Common Clk | Input | | G8 | BPRI# | Common Clk | Input | | G9 | D16# | Source Sync | Input/Output | | H1 | GTLREF_DATA<br>_END | Power/Other | Input | | H10 | VSS | Power/Other | | | H11 | VSS | Power/Other | | | H12 | VSS | Power/Other | | | H13 | VSS | Power/Other | | | H14 | VSS | Power/Other | | | H15 | DP1# | Common Clk | Input/Output | | H16 | DP2# | Common Clk | Input/Output | | H17 | VSS | Power/Other | | | H18 | VSS | Power/Other | | | H19 | VSS | Power/Other | | | H2 | GTLREF_DATA<br>_MID | Power/Other | Input | | H20 | VSS | Power/Other | | | H21 | VSS | Power/Other | | | H22 | VSS | Power/Other | | | H23 | VSS | Power/Other | | | H24 | VSS | Power/Other | | | H25 | VSS | Power/Other | | | H26 | VSS | Power/Other | | Table 4-2. Land Listing by Land Number (Sheet 15 of 20) Signal Buffer Direction Pin No. Pin Name **Type** H27 VSS Power/Other H28 VSS Power/Other H29 VSS Power/Other Н3 VSS Power/Other CMOS Async H30 BSEL1 Output Н4 RSP# Common Clk Input Н5 BR1# Common Clk Input Н6 VSS Power/Other Н7 VSS Power/Other Н8 VSS Power/Other Н9 VSS Power/Other J1 VTT\_OUT Power/Other Output J10 VCC Power/Other J11 VCC Power/Other J12 VCC Power/Other VCC J13 Power/Other J14 VCC Power/Other J15 VCC Power/Other J16 DP0# Common Clk Input/Output DP3# J17 Common Clk Input/Output J18 VCC Power/Other J19 VCC Power/Other RESERVED J2 J20 VCC Power/Other VCC J21 Power/Other J22 VCC Power/Other J23 VCC Power/Other J24 VCC Power/Other J25 VCC Power/Other J26 VCC Power/Other J27 VCC Power/Other J28 VCC Power/Other J29 VCC Power/Other J3 RESERVED J30 VCC Power/Other J4 VSS Power/Other J5 REQ1# Source Sync Input/Output J6 REQ4# Source Sync Input/Output J7 VSS Power/Other J8 VCC Power/Other Table 4-2. Land Listing by Land Number (Sheet 16 of 20) | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | |---------|------------|-----------------------|--------------| | J9 | VCC | Power/Other | | | K1 | LINTO | CMOS Async | Input | | K2 | VSS | Power/Other | | | K23 | VCC | Power/Other | | | K24 | VCC | Power/Other | | | K25 | VCC | Power/Other | | | K26 | VCC | Power/Other | | | K27 | VCC | Power/Other | | | K28 | VCC | Power/Other | | | K29 | VCC | Power/Other | | | K3 | A20M# | CMOS Async | Input | | K30 | VCC | Power/Other | | | K4 | REQ0# | Source Sync | Input/Output | | K5 | VSS | Power/Other | | | K6 | REQ3# | Source Sync | Input/Output | | K7 | VSS | Power/Other | | | K8 | VCC | Power/Other | | | L1 | LINT1 | CMOS Async | Input | | L2 | TESTHI11 | Power/Other | Input | | L23 | VSS | Power/Other | | | L24 | VSS | Power/Other | | | L25 | VSS | Power/Other | | | L26 | VSS | Power/Other | | | L27 | VSS | Power/Other | | | L28 | VSS | Power/Other | | | L29 | VSS | Power/Other | | | L3 | VSS | Power/Other | | | L30 | VSS | Power/Other | | | L4 | A06# | Source Sync | Input/Output | | L5 | A05# | Source Sync | Input/Output | | L6 | VSS | Power/Other | | | L7 | VSS | Power/Other | | | L8 | VCC | Power/Other | | | M1 | VSS | Power/Other | | | M2 | THERMTRIP# | Open Drain | Output | | M23 | VCC | Power/Other | | | M24 | VCC | Power/Other | | | M25 | VCC | Power/Other | | | M26 | VCC | Power/Other | | | M27 | VCC | Power/Other | | | | 1 | 1 | ı | Table 4-2. Land Listing by Land Number (Sheet 17 of 20) Signal Buffer Pin No. Pin Name Direction **Type** M28 VCC Power/Other M29 VCC Power/Other МЗ STPCLK# CMOS Async Input M30 VCC Power/Other Source Sync M4 A07# Input/Output М5 A03# Input/Output Source Sync М6 Input/Output REQ2# Source Sync M7 VSS Power/Other M8 VCC Power/Other N1 **PWRGOOD** Power/Other Input IGNNE# N2 CMOS Async Input N23 VCC Power/Other VCC N24 Power/Other N25 VCC Power/Other N26 VCC Power/Other N27 VCC Power/Other N28 VCC Power/Other N29 VCC Power/Other VSS N3 Power/Other N30 VCC Power/Other N4 A36# Source Sync Input/Output N5 RESERVED N6 VSS Power/Other VSS N7 Power/Other N8 VCC Power/Other Р1 TESTHI10 Power/Other Input Р2 SMI# CMOS Async Input P23 VSS Power/Other P24 VSS Power/Other Power/Other P25 VSS P26 VSS Power/Other P27 VSS Power/Other P28 VSS Power/Other P29 VSS Power/Other Р3 INIT# CMOS Async Input P30 VSS Power/Other P4 VSS Power/Other P5 A37# Source Sync Input/Output P6 A04# Source Sync Input/Output P7 VSS Power/Other Table 4-2. Land Listing by Land Number (Sheet 18 of 20) | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | |---------|------------|-----------------------|--------------| | P8 | VCC | Power/Other | | | R1 | COMP3 | Power/Other | Input | | R2 | VSS | Power/Other | | | R23 | VSS | Power/Other | | | R24 | VSS | Power/Other | | | R25 | VSS | Power/Other | | | R26 | VSS | Power/Other | | | R27 | VSS | Power/Other | | | R28 | VSS | Power/Other | | | R29 | VSS | Power/Other | | | R3 | FERR#/PBE# | Open Drain | Output | | R30 | VSS | Power/Other | | | R4 | A08# | Source Sync | Input/Output | | R5 | VSS | Power/Other | | | R6 | ADSTB0# | Source Sync | Input/Output | | R7 | VSS | Power/Other | | | R8 | VCC | Power/Other | | | T1 | COMP1 | Power/Other | Input | | T2 | RESERVED | | | | T23 | VCC | Power/Other | | | T24 | VCC | Power/Other | | | T25 | VCC | Power/Other | | | T26 | VCC | Power/Other | | | T27 | VCC | Power/Other | | | T28 | VCC | Power/Other | | | T29 | VCC | Power/Other | | | Т3 | VSS | Power/Other | | | T30 | VCC | Power/Other | | | T4 | A11# | Source Sync | Input/Output | | T5 | A09# | Source Sync | Input/Output | | Т6 | VSS | Power/Other | | | T7 | VSS | Power/Other | | | Т8 | VCC | Power/Other | | | U1 | TESTIN2 | Power/Other | Input | | U2 | APO# | Common Clk | Input/Output | | U23 | VCC | Power/Other | | | U24 | VCC | Power/Other | | | U25 | VCC | Power/Other | | | U26 | VCC | Power/Other | | | U27 | VCC | Power/Other | | Table 4-2. Land Listing by Land Number (Sheet 19 of 20) | | (Sneet | 19 of 20) | | |---------|----------|-----------------------|--------------| | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | | U28 | VCC | Power/Other | | | U29 | VCC | Power/Other | | | U3 | AP1# | Common Clk | Input/Output | | U30 | VCC | Power/Other | | | U4 | A13# | Source Sync | Input/Output | | U5 | A12# | Source Sync | Input/Output | | U6 | A10# | Source Sync | Input/Output | | U7 | VSS | Power/Other | | | U8 | VCC | Power/Other | | | V1 | MS_ID1 | Power/Other | Output | | V2 | LL_ID0 | Power/Other | Output | | V23 | VSS | Power/Other | | | V24 | VSS | Power/Other | | | V25 | VSS | Power/Other | | | V26 | VSS | Power/Other | | | V27 | VSS | Power/Other | | | V28 | VSS | Power/Other | | | V29 | VSS | Power/Other | | | V3 | VSS | Power/Other | | | V30 | VSS | Power/Other | | | V4 | A15# | Source Sync | Input/Output | | V5 | A14# | Source Sync | Input/Output | | V6 | VSS | Power/Other | | | V7 | VSS | Power/Other | | | V8 | VCC | Power/Other | | | W1 | MS_ID0 | Power/Other | Output | | W2 | TESTIN1 | Power/Other | Input | | W23 | VCC | Power/Other | | | W24 | VCC | Power/Other | | | W25 | VCC | Power/Other | | | W26 | VCC | Power/Other | | | W27 | VCC | Power/Other | | | W28 | VCC | Power/Other | | | W29 | VCC | Power/Other | | | W3 | RESERVED | | | | W30 | VCC | Power/Other | | | W4 | VSS | Power/Other | | | W5 | A16# | Source Sync | Input/Output | | W6 | A18# | Source Sync | Input/Output | | W7 | VSS | Power/Other | | Table 4-2. Land Listing by Land Number (Sheet 20 of 20) | Pin No. | Pin Name | Signal Buffer<br>Type | Direction | |---------|----------|-----------------------|--------------| | W8 | VCC | Power/Other | | | Y1 | RESERVED | | | | Y2 | VSS | Power/Other | | | Y23 | VCC | Power/Other | | | Y24 | VCC | Power/Other | | | Y25 | VCC | Power/Other | | | Y26 | VCC | Power/Other | | | Y27 | VCC | Power/Other | | | Y28 | VCC | Power/Other | | | Y29 | VCC | Power/Other | | | Y3 | RESERVED | | | | Y30 | VCC | Power/Other | | | Y4 | A20# | Source Sync | Input/Output | | Y5 | VSS | Power/Other | | | Y6 | A19# | Source Sync | Input/Output | | Y7 | VSS | Power/Other | | | Y8 | VCC | Power/Other | | # **5** Signal Definitions ## 5.1 Signal Definitions ## Table 5-1. Signal Definitions (Sheet 1 of 8) | Name | Туре | | Description | | | Notes | |-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|----------|-------| | A[37:3]# | I/O | A[37:3]# (Address) define a 2 <sup>38</sup> -byte physical memory address space. In sub-phase 1 of the address phase, these signals transmit the address of a transaction. In sub-phase 2, these signals transmit transaction type information. These signals must connect the appropriate pins of all agents on the FSB. A[37:3]# are protected by parity signals AP[1:0]#. A[37:3]# are source synchronous signals and are latched into the receiving buffers by ADSTB[1:0]#. On the active-to-inactive transition of RESET#, the processors sample a subset of the A[37:3]# lands to determine their power-on configuration. See Section 7.1. | | | 3 | | | A20M# | 1 | If A20M# (Address-20 Mask) is asserted, the processor masks physical address bit 20 (A20#) before looking up a line in any internal cache and before driving a read/write transaction on the bus. Asserting A20M# emulates the 8086 processor's address wraparound at the 1 MB boundary. Assertion of A20M# is only supported in real mode. A20M# is an asynchronous signal. However, to ensure recognition of this signal following an I/O write instruction, it must be valid along with the TRDY# assertion of the corresponding I/O write bus transaction. | | | | | | ADS# | 1/0 | ADS# (Address Strobe) is asserted to indicate the validity of the transaction address on the A[37:3]# lands. All bus agents observe the ADS# activation to begin parity checking, protocol checking, address decode, internal snoop, or deferred reply ID match operations associated with the new transaction. This signal must be connected to the appropriate pins on all Quad-Core Intel® Xeon® Processor 5400 Series FSB agents. | | | | 3 | | ADSTB[1:0]# | 1/0 | Address strobes are used to latch A[37:3]# and REQ[4:0]# on their rising and falling edge. Strobes are associated with signals as shown below. | | | | 3 | | | | Signals | Associated | Strobes | | | | | | REQ[4:0]#, A[16:3]#,<br>A[37:36]# | ADSTB | i0# | | | | | | A[35:17]# | ADSTB | 1# | | | | AP[1:0]# | 1/0 | AP[1:0]# (Address Parity) are driven by the request initiator along with ADS#, A[37:3]#, and the transaction type on the REQ[4:0]# signals. A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. This allows parity to be high when all the covered signals are high. AP[1:0]# must be connected to the appropriate pins of all Quad-Core Intel® Xeon® Processor 5400 Series FSB agents. The following table defines the coverage model of these signals. | | | | 3 | | | | Request Signals | Subphase 1 | Subphas | se 2 | | | | | A[37:24]# | APO# | AP1# | <u> </u> | | | | | A[23:3]# | AP1# | APO# | 4 | | | | | A[23.3]# | AL 17 | Al On | | | ## Table 5-1. Signal Definitions (Sheet 2 of 8) | Name | Туре | Description | Notes | |-----------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | BCLK[1:0] | I | The differential bus clock pair BCLK[1:0] (Bus Clock) determines the FSB frequency. All processor FSB agents must receive these signals to drive their outputs and latch their inputs. All external timing parameters are specified with respect to the rising edge of BCLKO crossing VCROSS. | 3 | | | | 0 0.000 | | | BINIT# | 1/0 | BINIT# (Bus Initialization) may be observed and driven by all processor FSB agents and if used, must connect the appropriate pins of all such agents. If the BINIT# driver is enabled during power on configuration, BINIT# is asserted to signal any bus condition that prevents reliable future operation. If BINIT# observation is enabled during power-on configuration (see Section 7.1) and BINIT# is sampled asserted, symmetric agents reset their bus LOCK# activity and bus request arbitration state machines. The bus agents do not reset their I/O Queue (IOQ) and transaction tracking state machines upon observation of BINIT# assertion. Once the BINIT# assertion has been observed, the bus agents will re-arbitrate for the FSB and attempt completion of their bus queue and IOQ entries. If BINIT# observation is disabled during power-on configuration, a | 3 | | | | priority agent may handle an assertion of BINIT# as appropriate to the error handling architecture of the system. | | | BNR# | 1/0 | BNR# (Block Next Request) is used to assert a bus stall by any bus agent who is unable to accept new bus transactions. During a bus stall, the current bus owner cannot issue any new transactions. Since multiple agents might need to request a bus stall at the same time, BNR# is a wired-OR signal which must connect the appropriate pins of all processor FSB agents. In order to avoid wired-OR glitches associated with simultaneous edge transitions driven by multiple drivers, BNR# is activated on specific clock edges and sampled on specific clock edges. | 3 | | BPM5#<br>BPM4#<br>BPM3#<br>BPM[2:1]#<br>BPM0# | I/O<br>O<br>I/O<br>O<br>I/O | BPM[5:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals. They are outputs from the processor which indicate the status of breakpoints and programmable counters used for monitoring processor performance. BPM[5:0]# should connect the appropriate pins of all FSB agents. BPM4# provides PRDY# (Probe Ready) functionality for the TAP port. PRDY# is a processor output used by debug tools to determine processor debug readiness. BPM5# provides PREQ# (Probe Request) functionality for the TAP port. PREQ# is used by debug tools to request debug operation of the processors. BPM[5:4]# must be bussed to all bus agents. Please refer to the appropriate platform design guidelines for more detailed information. | 2 | | BPMb3#<br>BPMb[2:1]#<br>BPMb0# | I/O<br>O<br>I/O | BPMb[3:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals. They are outputs from the processor which indicate the status of breakpoints and programmable counters used for monitoring processor performance. BPMb[3:0]# should connect the appropriate pins of all FSB agents. | | | BPRI# | I | BPRI# (Bus Priority Request) is used to arbitrate for ownership of the processor FSB. It must connect the appropriate pins of all processor FSB agents. Observing BPRI# active (as asserted by the priority agent) causes all other agents to stop issuing new requests, unless such requests are part of an ongoing locked operation. The priority agent keeps BPRI# asserted until all of its requests are completed, then releases the bus by deasserting BPRI#. | 3 | | BR[1:0]# | 1/0 | The BR[1:0]# signals are sampled on the active-to-inactive transition of RESET#. The signal which the agent samples asserted determines its agent ID. BRO# drives the BREQO# signal in the system and is used by the processor to request the bus. These signals do not have on-die termination and must be terminated. | 3 | Table 5-1. Signal Definitions (Sheet 3 of 8) | Name | Туре | | Description | | | | | Notes | |-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------|----------------------------|----------------------------------------------------------|-------| | BSEL[2:0] | 0 | the processor in<br>combinations of<br>combination. The<br>processors, chip<br>operate at the signals, includir | The BCLK[1:0] frequency select signals BSEL[2:0] are used to select the processor input clock frequency. Table 2-2 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processors, chipset, and clock synthesizer. All FSB agents must operate at the same frequency. For more information about these signals, including termination recommendations, refer to the appropriate platform design guideline. | | | | | | | COMP[3:0] | 1 | | ors. The | ese inputs o<br>appropriat | onfigure th | ne AG | seboard using<br>TL+ drivers of the<br>In guidelines for | | | D[63:0]# | 1/0 | data path betw<br>appropriate pin-<br>indicate a valid<br>D[63:0]# are q<br>times in a comr<br>edge of both DS<br>signals correspo | D[63:0]# (Data) are the data signals. These signals provide a 64-bit data path between the processor FSB agents, and must connect the appropriate pins on all such agents. The data driver asserts DRDY# to indicate a valid data transfer. D[63:0]# are quad-pumped signals, and will thus be driven four times in a common clock period. D[63:0]# are latched off the falling edge of both DSTBP[3:0]# and DSTBN[3:0]#. Each group of 16 data signals correspond to a pair of one DSTBP# and one DSTBN#. The following table shows the grouping of data signals to strobes and DBI#. | | | | | | | | | Data Group | | BN#/DST<br>BP# | DBI# | | | | | | | D[15:0]# | | 0 | 0 | | | | | | | D[31:16]# | | 1 | 1 | | | | | | | D[47:32]# | | 2 | 2 | | | | | | | D[63:48]# | | 3 | 3 | | | | | | | signals. Each gi | roup of<br>e DBI# | 16 data sig<br>signal is a | nals corres | pond<br>orres <sub>l</sub> | arity of the data<br>s to one DBI#<br>ponding data group | | | DBI[3:0]# | 1/0 | the polarity of t<br>activated when<br>the data bits, w<br>electronically lo<br>that particular s | DBI[3:0]# (Data Bus Inversion) are source synchronous and indicate the polarity of the D[63:0]# signals. The DBI[3:0]# signals are activated when the data on the data bus is inverted. If more than half the data bits, within, within a 16-bit group, would have been asserted electronically low, the bus agent may invert the data bus signals for that particular sub-phase for that 16-bit group. DBI[3:0] Assignment to Data Bus | | | | | 3 | | | | Bus Signa | al | Data Bus | Signals | | | | | | | DBI0# | | D[15 | :0]# | | | | | | | DBI1# | | D[31: | 16]# | | | | | | | DB12# D[47:32]# | | | | | | | | | | DB13# D[63:48]# | | | | | | | | DBR# | 0 | DBR# is used only in systems where no debug port connector is implemented on the system board. DBR# is used by a debug port interposer so that an in-target probe can drive system reset. If a debug port connector is implemented in the system, DBR# is a noconnect on the Quad-Core Intel® Xeon® Processor 5400 Series package. DBR# is not a processor signal. | | | | | | | | DBSY# | 1/0 | | the pro<br>us is re | ocessor FSB<br>eleased afte | to indicate<br>r DBSY# is | that<br>deas | the data bus is in sserted. This signal | 3 | # Table 5-1. Signal Definitions (Sheet 4 of 8) | Name | Туре | Description | | | | | | |----------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--| | DEFER# | I | DEFER# is asserted by an agent to indicate that a transaction cannot be guaranteed in-order completion. Assertion of DEFER# is normally the responsibility of the addressed memory or I/O agent. This signal must connect the appropriate pins of all processor FSB agents. | | | | | | | DP[3:0]# | 1/0 | signals. They are driven by | DP[3:0]# (Data Parity) provide parity protection for the D[63:0]# signals. They are driven by the agent responsible for driving D[63:0]#, and must connect the appropriate pins of all processor FSB agents. | | | | | | DRDY# | I/O | DRDY# (Data Ready) is asserted by the data driver on each data transfer, indicating valid data on the data bus. In a multi-common clock data transfer, DRDY# may be deasserted to insert idle clocks. This signal must connect the appropriate pins of all processor FSB agents. | | | | | | | DSTBN[3:0]# | 1/0 | Data strobe used to latch in | D[63:0]#. | 3 | | | | | | | Signals | Associated Strobes | | | | | | | | D[15:0]#, DBI0# | DSTBN0# | | | | | | | | D[31:16]#, DBI1# | DSTBN1# | | | | | | | | D[47:32]#, DBI2# | DSTBN2# | | | | | | | | D[63:48]#, DBI3# | DSTBN3# | | | | | | DSTBP[3:0]# | I/O | Data strobe used to latch in D[63:0]#. | | | | | | | | | Signals | Associated Strobes | | | | | | | | D[15:0]#, DBI0# | DSTBP0# | | | | | | | | D[31:16]#, DBI1# | DSTBP1# | | | | | | | | D[47:32]#, DBI2# | DSTBP2# | | | | | | | | D[63:48]#, DBI3# | DSTBP3# | | | | | | FERR#/PBE# | 0 | FERR#/PBE# (floating-point error/pending break event) is a multiplexed signal and its meaning is qualified by STPCLK#. When STPCLK# is not asserted, FERR#/PBE# indicates a floating-point error and will be asserted when the processor detects an unmasked floating-point error. When STPCLK# is not asserted, FERR#/PBE# is similar to the ERROR# signal on the Intel387 coprocessor, and is included for compatibility with systems using MS-DOS*-type floating-point error reporting. When STPCLK# is asserted, an assertion of FERR#/PBE# indicates that the processor has a pending break event waiting for service. The assertion of FERR#/PBE# indicates that the processor should be returned to the Normal state. For additional information on the pending break event functionality, including the identification of support of the feature and enable/disable information, refer to Vol. 3 of the Intel® 64 and IA-32 Architectures Software Developer's Manual and the Intel Processor Identification and the CPUID Instruction application note. | | | | | | | FORCEPR# | I | The FORCEPR# (force power reduction) input can be used by the platform to cause the Quad-Core Intel® Xeon® Processor 5400 Series to activate the Thermal Control Circuit (TCC). | | | | | | | GTLREF_ADD_MID<br>GTLREF_ADD_END | I | address and common clock<br>AGTL+ receivers to determi<br>Please refer to Table 2-19 a | GTLREF_ADD determines the signal reference level for AGTL+ ddress and common clock input lands. GTLREF_ADD is used by the GTL+ receivers to determine if a signal is a logical 0 or a logical 1. lease refer to Table 2-19 and the appropriate platform design uidelines for additional details. | | | | | Table 5-1. Signal Definitions (Sheet 5 of 8) | Name | Туре | Description | Notes | |------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | GTLREF_DATA_MID<br>GTLREF_DATA_END | I | GTLREF_DATA determines the signal reference level for AGTL+ data input lands. GTLREF_DATA is used by the AGTL+ receivers to determine if a signal is a logical 0 or a logical 1. Please refer to Table 2-19 and the appropriate platform design guidelines for additional details. | | | HIT#<br>HITM# | I/O<br>I/O | HIT# (Snoop Hit) and HITM# (Hit Modified) convey transaction snoop operation results. Any FSB agent may assert both HIT# and HITM# together to indicate that it requires a snoop stall, which can be continued by reasserting HIT# and HITM# together. | 3 | | IERR# | 0 | IERR# (Internal Error) is asserted by a processor as the result of an internal error. Assertion of IERR# is usually accompanied by a SHUTDOWN transaction on the processor FSB. This transaction may optionally be converted to an external error signal (e.g., NMI) by system core logic. The processor will keep IERR# asserted until the assertion of RESET#. This signal does not have on-die termination. | 2 | | IGNNE# | I | IGNNE# (Ignore Numeric Error) is asserted to force the processor to ignore a numeric error and continue to execute noncontrol floating-point instructions. If IGNNE# is deasserted, the processor generates an exception on a noncontrol floating-point instruction if a previous floating-point instruction caused an error. IGNNE# has no effect when the NE bit in control register 0 (CR0) is set. IGNNE# is an asynchronous signal. However, to ensure recognition of this signal following an I/O write instruction, it must be valid along with the TRDY# assertion of the corresponding I/O write bus transaction. | 2 | | INIT# | I | INIT# (Initialization), when asserted, resets integer registers inside all processors without affecting their internal caches or floating-point registers. Each processor then begins execution at the power-on Reset vector configured during power-on configuration. The processor continues to handle snoop requests during INIT# assertion. INIT# is an asynchronous signal and must connect the appropriate pins of all processor FSB agents. | 2 | | LINT[1:0] | I | LINT[1:0] (Local APIC Interrupt) must connect the appropriate pins of all FSB agents. When the APIC functionality is disabled, the LINTO/INTR signal becomes INTR, a maskable interrupt request signal, and LINT1/NMI becomes NMI, a nonmaskable interrupt. INTR and NMI are backward compatible with the signals of those names on the Pentium® processor. Both signals are asynchronous. These signals must be software configured via BIOS programming of the APIC register space to be used either as NMI/INTR or LINT[1:0]. Because the APIC is enabled by default after Reset, operation of these pins as LINT[1:0] is the default configuration. | 2 | | LL_ID[1:0] | 0 | The LL_ID[1:0] signals are used to select the correct loadline slope for the processor. These signals are not connected to the processor die. | | | LOCK# | 1/0 | LOCK# indicates to the system that a transaction must occur atomically. This signal must connect the appropriate pins of all processor FSB agents. For a locked sequence of transactions, LOCK# is asserted from the beginning of the first transaction to the end of the last transaction. When the priority agent asserts BPRI# to arbitrate for ownership of the processor FSB, it will wait until it observes LOCK# deasserted. This enables symmetric agents to retain ownership of the processor FSB throughout the bus locked operation and ensure the atomicity of lock. | 3 | # Table 5-1. Signal Definitions (Sheet 6 of 8) | Name | Type | Description | Notes | |------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | MCERR# | 1/0 | MCERR# (Machine Check Error) is asserted to indicate an unrecoverable error without a bus protocol violation. It may be driven by all processor FSB agents. MCERR# assertion conditions are configurable at a system level. Assertion options are defined by the following options: • Enabled or disabled. • Asserted, if configured, for internal errors along with IERR#. • Asserted, if configured, by the request initiator of a bus transaction after it observes an error. • Asserted by any bus agent when it observes an error in a bus transaction. For more details regarding machine check architecture, refer to the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3. | | | MS_ID[1:0] | 0 | These signals are provided to indicate the Market Segment for the processor and may be used for future processor compatibility or for keying. These signals are not connected to the processor die. Both the bits 0 and 1 are logic 1 and are no connects on the package. | | | PROCHOT# | 0 | PROCHOT# (Processor Hot) will go active when the processor's temperature monitoring sensor detects that the processor has reached its maximum safe operating temperature. This indicates that the Thermal Control Circuit (TCC) has been activated, if enabled. The TCC will remain active until shortly after the processor deasserts PROCHOT#. See Section 6.2.3 for more details. | | | PWRGOOD | I | PWRGOOD (Power Good) is an input. The processor requires this signal to be a clean indication that all processor clocks and power supplies are stable and within their specifications. "Clean" implies that the signal will remain low (capable of sinking leakage current), without glitches, from the time that the power supplies are turned on until they come within specification. The signal must then transition monotonically to a high state. PWRGOOD can be driven inactive at any time, but clocks and power must again be stable before a subsequent rising edge of PWRGOOD. It must also meet the minimum pulse width specification in Table 2-18, and be followed by a 1-10 ms RESET# pulse. The PWRGOOD signal must be supplied to the processor; it is used to protect internal circuits against voltage sequencing issues. It should be driven high throughout boundary scan operation. | 2 | | REQ[4:0]# | 1/0 | REQ[4:0]# (Request Command) must connect the appropriate pins of all processor FSB agents. They are asserted by the current bus owner to define the currently active transaction type. These signals are source synchronous to ADSTB[1:0]#. Refer to the AP[1:0]# signal description for details on parity checking of these signals. | 3 | | RESET# | ı | Asserting the RESET# signal resets all processors to known states and invalidates their internal caches without writing back any of their contents. For a power-on Reset, RESET# must stay active for at least 1 ms after VCC and BCLK have reached their proper specifications. On observing active RESET#, all FSB agents will deassert their outputs within two clocks. RESET# must not be kept asserted for more than 10 ms while PWRGOOD is asserted. A number of bus signals are sampled at the active-to-inactive transition of RESET# for power-on configuration. These configuration options are described in the Section 7.1. This signal does not have on-die termination and must be terminated on the system board. | 3 | | RS[2:0]# | ı | RS[2:0]# (Response Status) are driven by the response agent (the agent responsible for completion of the current transaction), and must connect the appropriate pins of all processor FSB agents. | 3 | Table 5-1. Signal Definitions (Sheet 7 of 8) | Name | Туре | Description | Notes | |--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | RSP# | ı | RSP# (Response Parity) is driven by the response agent (the agent responsible for completion of the current transaction) during assertion of RS[2:0]#, the signals for which RSP# provides parity protection. It must connect to the appropriate pins of all processor FSB agents. A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. While RS[2:0]# = 000, RSP# is also high, since this indicates it is not being driven by any agent guaranteeing correct parity. | 3 | | SKTOCC# | 0 | SKTOCC# (Socket occupied) will be pulled to ground by the processor to indicate that the processor is present. There is no connection to the processor silicon for this signal. | | | SMI# | ı | SMI# (System Management Interrupt) is asserted asynchronously by system logic. On accepting a System Management Interrupt, processors save the current state and enter System Management Mode (SMM). An SMI Acknowledge transaction is issued, and the processor begins program execution from the SMM handler. If SMI# is asserted during the deassertion of RESET# the processor will tri-state its outputs. See Section 7.1. | 2 | | STPCLK# | ı | STPCLK# (Stop Clock), when asserted, causes processors to enter a low power Stop-Grant state. The processor issues a Stop-Grant Acknowledge transaction, and stops providing internal clock signals to all processor core units except the FSB and APIC units. The processor continues to snoop bus transactions and service interrupts while in Stop-Grant state. When STPCLK# is deasserted, the processor restarts its internal clock to all units and resumes execution. The assertion of STPCLK# has no effect on the bus clock; STPCLK# is an asynchronous input. | 2 | | TCK | ı | TCK (Test Clock) provides the clock input for the processor Test Bus (also known as the Test Access Port). | | | TDI | I | TDI (Test Data In) transfers serial test data into the processor. TDI provides the serial input needed for JTAG specification support. | | | TDO | 0 | TDO (Test Data Out) transfers serial test data out of the processor. TDO provides the serial output needed for JTAG specification support. | | | TESTHI[12:10] | 1 | TESTHI[12:10] must be connected to a $V_{\rm TT}$ power source through a resistor for proper processor operation. Refer to Section 2.6 for TESTHI grouping restrictions. | | | TESTIN1<br>TESTIN2 | 1 | TESTIN1 must be connected to a VTT power source through a resistor as well as to the TESTIN2 land of the same socket for proper processor operation. TESTIN2 must be connected to a VTT power source through a resistor as well as to the TESTIN1 land of the same socket for proper processor operation. | | | THERMTRIP# | 0 | Assertion of THERMTRIP# (Thermal Trip) indicates the processor junction temperature has reached a temperature beyond which permanent silicon damage may occur. Measurement of the temperature is accomplished through an internal thermal sensor. Upon assertion of THERMTRIP#, the processor will shut off its internal clocks (thus halting program execution) in an attempt to reduce the processor junction temperature. To protect the processor its core voltage ( $V_{\rm CC}$ ) must be removed following the assertion of THERMTRIP#. Intel also recommends the removal of $V_{\rm TT}$ when THERMTRIP# is asserted. Driving of the THERMTRIP# signals is enabled within 10 $\mu$ s of the assertion of PWRGOOD and is disabled on de-assertion of PWRGOOD. Once activated, THERMTRIP# remains latched until PWRGOOD is deasserted. While the de-assertion of the PWRGOOD signal will deassert THERMTRIP#, if the processor's junction temperature remains at or above the trip level, THERMTRIP# will again be asserted within 10 $\mu$ s of the assertion of PWRGOOD. | 1 | #### Table 5-1. Signal Definitions (Sheet 8 of 8) | Name | Туре | Description | Notes | |---------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | TMS | I | TMS (Test Mode Select) is a JTAG specification support signal used by debug tools. See the Debug Port Design Guide for Intel® 5000 Series Chipset Memory Controller Hub (MCH) Systems (External Version) for further information. | | | TRDY# | I | TRDY# (Target Ready) is asserted by the target to indicate that it is ready to receive a write or implicit writeback data transfer. TRDY# must connect the appropriate pins of all FSB agents. | | | TRST# | I | TRST# (Test Reset) resets the Test Access Port (TAP) logic. TRST# must be driven low during power on Reset. | | | V <sub>CCPLL</sub> | I | The Quad-Core Intel® Xeon® Processor 5400 Series implements an on-die PLL filter solution. The $V_{\text{CCPLL}}$ input is used as a PLL supply voltage. | | | VCC_DIE_SENSE<br>VCC_DIE_SENSE2 | 0 | VCC_DIE_SENSE and VCC_DIE_SENSE2 provides an isolated, low impedance connection to the processor core power and ground. This signal should be connected to the voltage regulator feedback signal which insures the output voltage (that is, processor voltage) remain within specification. Please see the applicable platform design guide for implementation details. | | | VID[6: 1] | 0 | VID[6:1] (Voltage ID) pins are used to support automatic selection of power supply voltages (V <sub>CC</sub> ). These are CMOS signals that are driven by the processor and must be pulled up through a resistor. Conversely, the voltage regulator output must be disabled prior to the voltage supply for these pins becomes invalid. The VID pins are needed to support processor voltage specification variations. See Table 2-4 for definitions of these pins. The VR must supply the voltage that is requested by these pins, or disable itself. | | | VID_SELECT | 0 | VID_SELECT is an output from the processor which selects the appropriate VID table for the Voltage Regulator. This signal is not connected to the processor die. This signal is a no-connect on the Quad-Core Intel® Xeon® Processor 5400 Series package. | | | VSS_DIE_SENSE<br>VSS_DIE_SENSE2 | 0 | O VSS_DIE_SENSE and VSS_DIE_SENSE2 provides an isolated, low impedance connection to the processor core power and ground. This signal should be connected to the voltage regulator feedback signal, which insures the output voltage (that is, processor voltage) remain within specification. Please see the applicable platform design guide for implementation details. | | | VTT | Р | The FSB termination voltage input pins. Refer to Table 2-12 for further details. | | | VTT_OUT | 0 | The VTT_OUT signals are included in order to provide a local $V_{TT}$ for some signals that require termination to $V_{TT}$ on the motherboard. | | | VTT_SEL | 0 | The VTT_SEL signal is used to select the correct $V_{TT}$ voltage level for the processor. VTT_SEL is connected to VSS on the Quad-Core Intel® Xeon® Processor 5400 Series package. | | - For this processor land on the Quad-Core Intel® Xeon® Processor 5400 Series, the maximum number of - symmetric agents is one. Maximum number of priority agents is zero. For this processor land on the Quad-Core Intel® Xeon® Processor 5400 Series, the maximum number of symmetric agents is two. Maximum number of priority agents is zero. - For this processor land on the Quad-Core Intel® Xeon® Processor 5400 Series, the maximum number of symmetric agents is two. Maximum number of priority agents is one. # 6 Thermal Specifications # 6.1 Package Thermal Specifications The Quad-Core Intel® Xeon® Processor 5400 Series requires a thermal solution to maintain temperatures within its operating limits. Any attempt to operate the processor outside these operating limits may result in permanent damage to the processor and potentially other components within the system. As processor technology changes, thermal management becomes increasingly crucial when building computer systems. Maintaining the proper thermal environment is key to reliable, long-term system operation. A complete solution includes both component and system level thermal management features. Component level thermal solutions can include active or passive heatsinks attached to the processor integrated heat spreader (IHS). Typical system level thermal solutions may consist of system fans combined with ducting and venting. This section provides data necessary for developing a complete thermal solution. For more information on designing a component level thermal solution, refer to the *Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG)*. Note: The boxed processor will ship with a component thermal solution. Refer to Chapter 8 for details on the boxed processor. ### 6.1.1 Thermal Specifications To allow the optimal operation and long-term reliability of Intel processor-based systems, the processor must remain within the minimum and maximum case temperature (TCASE) specifications as defined by the applicable thermal profile (see Table 6-1 and Figure 6-1 for the Quad-Core Intel® Xeon® Processor X5482, Table 6-3 and Figure 6-2 for the Quad-Core Intel® Xeon® Processor X5400 Series, Table 6-6 and Figure 6-3 for the Quad-Core Intel® Xeon® Processor E5400 Series, Table 6-8 and Figure 6-4 for the Quad-Core Intel® Xeon® Processor L5400 Series and Table 6-11 and Figure 6-5 for the Quad-Core Intel® Xeon® Processor L5408. Thermal solutions not designed to provide this level of thermal capability may affect the long-term reliability of the processor and system. For more details on thermal solution design, please refer to the Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG) or Quad-Core Intel® Xeon® Processor L5408 Series in Embedded Applications Thermal/Mechanical Design Guidelines (TMDG). The Quad-Core Intel® Xeon® Processor 5400 Series implements a methodology for managing processor temperatures which is intended to support acoustic noise reduction through fan speed control and to assure processor reliability. Selection of the appropriate fan speed is based on the relative temperature data reported by the processor's Platform Environment Control Interface (PECI) bus as described in Section 6.3. If the value reported via PECI is less than $T_{CONTROL}$ , then the case temperature is permitted to exceed the Thermal Profile. If the value reported via PECI is greater than or equal to $T_{CONTROL}$ , then the processor case temperature must remain at or below the temperature as specified by the thermal profile. The temperature reported over PECI is always a negative value and represents a delta below the onset of thermal control circuit (TCC) activation, as indicated by PROCHOT# (see Section 6.2, Processor Thermal Features). Systems that implement fan speed control must be designed to use this data. Systems that do not alter the fan speed only need to guarantee the case temperature meets the thermal profile specifications. The Quad-Core Intel® Xeon® Processor X5482, and Quad-Core Intel® Xeon® Processor E5400 Series, and Quad-Core Intel® Xeon® Processor L5400 Series support a single Thermal Profile (see Figure 6-1, and Figure 6-3 and Figure 6-4; Table 6-1, and Table 6-6, and Table 6-8). With this Thermal Profile, it is expected that the Thermal Control Circuit (TCC) would only be activated for very brief periods of time when running the most power-intensive applications. Refer to the *Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG)* for details on system thermal solution design, thermal profiles and environmental considerations. The Quad-Core Intel® Xeon® Processor L5408 supports a Thermal Profile with nominal and short-term conditions designed to meet NEBS level 3 compliance (see Figure 6-5). Operation at either thermal profile should result in virtually no TCC activation. Refer to the Quad-Core Intel® Xeon® Processor L5408 Series in Embedded Applications Thermal/Mechanical Design Guidelines (TMDG). The Quad-Core Intel® Xeon® Processor X5400 Series supports a dual Thermal Profile, either of which can be implemented. Both ensure adherence to the Intel reliability requirements. Thermal Profile A (see Figure 6-2; Table 6-3) is representative of a volumetrically unconstrained thermal solution (that is, industry enabled 2U heatsink). In this scenario, it is expected that the Thermal Control Circuit (TCC) would only be activated for very brief periods of time when running the most power intensive applications. Thermal Profile B (see Figure 6-2; Table 6-5) is indicative of a constrained thermal environment (that is, 1U form factor). Because of the reduced cooling capability represented by this thermal solution, the probability of TCC activation and performance loss is increased. Additionally, utilization of a thermal solution that does not meet Thermal Profile B will violate the thermal specifications and may result in permanent damage to the processor. Intel has developed these thermal profiles to allow customers to choose the thermal solution and environmental parameters that best suit their platform implementation. Refer to the Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG) for details on system thermal solution design, thermal profiles and environmental considerations. The upper point of the thermal profile consists of the Thermal Design Power (TDP) defined in Table 6-1 for the Quad-Core Intel® Xeon® Processor X5482, Table 6-3 for the Quad-Core Intel® Xeon® Processor X5400 Series, Table 6-6 for the Quad-Core Intel® Xeon® Processor E5400 Series, and Table 6-8 for the Quad-Core Intel® Xeon® Processor L5400 Series and the associated $T_{CASE}$ values. The lower point of the thermal profile is the $T_{CASE}$ MAX at 0 W power (or no power draw) Analysis indicates that real applications are unlikely to cause the processor to consume maximum power dissipation for sustained time periods. Intel recommends that complete thermal solution designs target the Thermal Design Power (TDP) indicated in Table 6-2 for the Quad-Core Intel® Xeon® Processor X5482 (C-step) and Quad-Core Intel® Xeon® Processor X5492, Table 6-4 and Table 6-5 for the Quad-Core Intel® Xeon® Processor X5400 Series, Table 6-7 for the Quad-Core Intel® Xeon® Processor E5400 Series and Table 6-9Quad-Core Intel® Xeon® Processor L5400 Series instead of the maximum processor power consumption. The Thermal Monitor feature is intended to help protect the processor in the event that an application exceeds the TDP recommendation for a sustained time period. For more details on this feature, refer to Section 6.2. To ensure maximum flexibility for future requirements, systems should be designed to the Flexible Motherboard (FMB) guidelines, even if a processor with lower power dissipation is currently planned. Intel® Thermal Monitor 1 and Intel® Thermal Monitor 2 feature must be enabled for the processor to remain within its specifications. Table 6-1. Quad-Core Intel® Xeon® Processor X5492 and X5482 (C-step) Thermal Specifications | Core<br>Frequency | Thermal Design<br>Power<br>(W) | Minimum<br>T <sub>CASE</sub><br>(°C) | Maximum<br>T <sub>CASE</sub><br>(°C) | Notes | |-------------------|---------------------------------|--------------------------------------|--------------------------------------|-------------| | Launch to FMB | 150 (X5492 and<br>X5482 C-step) | 5 | See Figure 6-1; Table 6-2 | 1,2,3,4,5,6 | #### Notes - These values are specified at V<sub>CC\_MAX</sub> for all processor frequencies. Systems must be designed to ensure the processor is not to be subjected to any static V<sub>CC</sub> and I<sub>CC</sub> combination wherein V<sub>CC</sub> exceeds V<sub>CC\_MAX</sub> at specified I<sub>CC</sub>. Please refer to the loadline specifications in Section 2.13.1. - Thermal Design Power (TDP) should be used for the processor thermal solution design targets. TDP is not the maximum power that the processor can dissipate. TDP is measured at maximum T<sub>CASF</sub>. - 3. These specifications are based on silicon characterization. - 4. Power specifications are defined at all VIDs found in Table 2-3. The Quad-Core Intel® Xeon® Processor X5482 may be shipped under multiple VIDs for each frequency. - FMB, or Flexible Motherboard, guidelines provide a design target for meeting all planned processor frequency requirements. - 6. The Quad-Core Intel® Xeon® Processor X5482 is intended for dual processor workstations only. Figure 6-1. Quad-Core Intel® Xeon® Processor X5492 and X5482 (C-step)Thermal Profile - 1. Please refer to Table 6-2 for discrete points that constitute the thermal profile. - Implementation of the Quad-Core Intel® Xeon® Processor X5482 Thermal Profile should result in virtually no TCC activation. Furthermore, utilization of thermal solutions that do not meet the processor Thermal Profile will result in increased probability of TCC activation and may incur measurable performance loss. - 3. Refer to the Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG) for system and environmental implementation details. Table 6-2. Quad-Core Intel® Xeon® Processor X5492 and X5482 (C-step)Thermal Profile Table | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------| | 0 | 35.0 | | 5 | 35.9 | | 10 | 36.9 | | 15 | 37.8 | | 20 | 38.7 | | 25 | 39.7 | | 30 | 40.6 | | 35 | 41.5 | | 40 | 42.5 | | 45 | 43.0 | | 50 | 44.4 | | 55 | 45.3 | | 60 | 46.2 | | 65 | 47.2 | | 70 | 48.1 | | 75 | 49.0 | | 80 | 50.0 | | 85 | 50.9 | | 90 | 51.8 | | 95 | 52.8 | | 100 | 53.7 | | 105 | 54.6 | | 110 | 55.6 | | 115 | 56.5 | | 120 | 57.4 | | 125 | 58.4 | | 130 | 59.3 | | 135 | 60.2 | | 140 | 61.2 | | 145 | 62.1 | | 150 | 63.0 | Table 6-3. Quad-Core Intel® Xeon® Processor X5400 Series Thermal Specifications | Core<br>Frequency | Thermal<br>Design Power<br>(W) | Minimum<br>T <sub>CASE</sub><br>(°C) | Maximum<br>T <sub>CASE</sub><br>(°C) | Notes | |-------------------|--------------------------------|--------------------------------------|-----------------------------------------|---------------| | Launch to FMB | 120 | 5 | See Figure 6-2; Table 6-4;<br>Table 6-5 | 1, 2, 3, 4, 5 | - These values are specified at V<sub>CC\_MAX</sub> for all processor frequencies. Systems must be designed to ensure the processor is not to be subjected to any static V<sub>CC</sub> and I<sub>CC</sub> combination wherein V<sub>CC</sub> exceeds V<sub>CC\_MAX</sub> at specified ICC. Please refer to the loadline specifications in Section 2.13.1. - Thermal Design Power (TDP) should be used for the processor thermal solution design targets. TDP is not the maximum power that the processor can dissipate. TDP is measured at maximum T<sub>CASF</sub>. - 3. These specifications are based on silicon characterization. - Power specifications are defined at all VIDs found in Table 2-3. The Quad-Core Intel® Xeon® Processor X5400 Series may be shipped under multiple VIDs for each frequency. - FMB, or Flexible Motherboard, guidelines provide a design target for meeting all planned processor frequency requirements. Figure 6-2. Quad-Core Intel® Xeon® Processor X5400 Series Thermal Profiles A and B - Thermal Profile A is representative of a volumetrically unconstrained platform. Please refer to Table 6-4 for discrete points that constitute the thermal profile. - Implementation of the Quad-Core Intel® Xeon® Processor X5400 Series Thermal Profile A should result in virtually no TCC activation. Furthermore, utilization of thermal solutions that do not meet Thermal Profile A will result in increased probability of TCC activation and may incur measurable performance loss. (See Section 6.2 for details on TCC activation). - Thermal Profile B is representative of a volumetrically constrained platform. Please refer to Table 6-5 for discrete points that constitute the thermal profile. - 4. Implementation of the Quad-Core Intel® Xeon® Processor X5400 Series Thermal Profile B will result in increased probability of TCC activation and measurable performance loss. Furthermore, utilization of thermal solutions that do not meet Thermal Profile B do not meet the processor's thermal specifications and may result in permanent damage to the processor. - 5. Refer to the Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG) for system and environmental implementation details. Table 6-4. Quad-Core Intel® Xeon® Processor X5400 Series Thermal Profile A Table | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------| | 0 | 42.8 | | 5 | 43.6 | | 10 | 44.5 | | 15 | 45.3 | | 20 | 46.2 | | 25 | 47.0 | | 30 | 47.8 | | 35 | 48.7 | | 40 | 49.5 | | 45 | 50.0 | | 50 | 51.2 | | 55 | 52.0 | | 60 | 52.9 | | 65 | 53.7 | | 70 | 54.6 | | 75 | 55.4 | | 80 | 56.2 | | 85 | 57.1 | | 90 | 57.9 | | 95 | 58.8 | | 100 | 59.6 | | 105 | 60.4 | | 110 | 61.3 | | 115 | 62.1 | | 120 | 63.0 | Table 6-5. Quad-Core Intel® Xeon® Processor X5400 Series Thermal Profile B Table | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------| | 0 | 43.5 | | 5 | 44.6 | | 10 | 45.7 | | 15 | 46.8 | | 20 | 47.9 | | 25 | 49.0 | | 30 | 50.1 | | 35 | 51.2 | | 40 | 52.3 | | 45 | 53.4 | | 50 | 54.6 | | 55 | 55.7 | | 60 | 56.8 | | 65 | 57.9 | | 70 | 59.0 | | 75 | 60.1 | | 80 | 61.2 | | 85 | 62.3 | | 90 | 63.4 | | 95 | 64.5 | | 100 | 65.6 | | 105 | 66.7 | | 110 | 67.8 | | 115 | 68.9 | | 120 | 70.0 | Quad-Core Intel® Xeon® Processor E5400 Series Thermal Specifications **Table 6-6.** | Core<br>Frequency | Design Power | | Maximum<br>T <sub>CASE</sub><br>(°C) | Notes | |-------------------|--------------|---|--------------------------------------|---------------| | Launch to FMB | 80 | 5 | See Figure 6-3; Table 6-7 | 1, 2, 3, 4, 5 | - These values are specified at V<sub>CC\_MAX</sub> for all processor frequencies. Systems must be designed to ensure the processor is not to be subjected to any static VCC and ICC combination wherein VCC exceeds V<sub>CC\_MAX</sub> at specified ICC. Please refer to the loadline specifications in Section 2.13. Thermal Design Power (TDP) should be used for the processor thermal solution design targets. TDP is not - the maximum power that the processor can dissipate. TDP is measured at maximum $T_{CASE}$ . - These specifications are based on silicon characterization. - Power specifications are defined at all VIDs found in Table 2-12. The Quad-Core Intel® Xeon® Processor E5400 Series may be shipped under multiple VIDs for each frequency. FMB, or Flexible Motherboard, guidelines provide a design target for meeting all planned processor - frequency requirements. Figure 6-3. Quad-Core Intel® Xeon® Processor E5400 Series Thermal Profile - Please refer to Table 6-7 for discrete points that constitute the thermal profile. Implementation of the Quad-Core Intel® Xeon® Processor 5400 Series Thermal Profile should result in virtually no TCC activation. Furthermore, utilization of thermal solutions that do not meet the processor Thermal Profile will result in increased probability of TCC activation and may incur measurable performance loss. (See Section 6.2 for details on TCC activation). - Refer to the Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG) for system and environmental implementation details. **Table 6-7.** Quad-Core Intel® Xeon® Processor E5400 Series Thermal Profile Table (Sheet 1 of 2) | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------| | 0 | 43.5 | | 5 | 45.0 | | 10 | 46.4 | | 15 | 47.9 | | 20 | 49.4 | | 25 | 50.9 | | 30 | 52.3 | | 35 | 53.8 | | 40 | 55.3 | | 45 | 56.7 | | 50 | 58.2 | | 55 | 59.7 | | 60 | 61.1 | | 65 | 62.6 | Table 6-7. Quad-Core Intel® Xeon® Processor E5400 Series Thermal Profile Table (Sheet 2 of 2) | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------| | 70 | 64.1 | | 75 | 65.6 | | 80 | 67.0 | Table 6-8. Quad-Core Intel® Xeon® Processor L5400 Series Thermal Specifications | Core<br>Frequency | Thermal Design<br>Power<br>(W) | Minimum<br>T <sub>CASE</sub><br>(°C) | Maximum<br>T <sub>CASE</sub><br>(°C) | Notes | |-------------------|--------------------------------|--------------------------------------|--------------------------------------|---------------| | Launch to FMB | 50 | 5 | See Figure 6-4; Table 6-9 | 1, 2, 3, 4, 5 | - These values are specified at V<sub>CC\_MAX</sub> for all processor frequencies. Systems must be designed to ensure the processor is not to be subjected to any static VCC and ICC combination wherein VCC exceeds V<sub>CC\_MAX</sub> at specified ICC. Please refer to the loadline specifications in Section 2.13. - Thermal Design Power (TDP) should be used for processor thermal solution design targets. TDP is not the maximum power that the processor can dissipate. TDP is measured at maximum T<sub>CASE</sub>. These specifications are based pre-silicon estimates and simulations. These specifications will be updated - These specifications are based pre-silicon estimates and simulations. These specifications will be updated with characterized data from silicon measurements in a future release of this document. - 4. Power specifications are defined at all VIDs found in Table 2-12. The Quad-Core Intel® Xeon® Processor L5400 Series may be shipped under multiple VIDs for each frequency. - FMB, or Flexible Motherboard, guidelines provide a design target for meeting all planned processor frequency requirements. Figure 6-4. Quad-Core Intel® Xeon® Processor L5400 Series Thermal Profile - 1. Please refer to Table 6-9 for discrete points that constitute the thermal profile. - 2. Implementation of the Quad-Core Intel® Xeon® Processor L5400 Series Thermal Profile should result in virtually no TCC activation. Furthermore, utilization of thermal solutions that do not meet the processor Thermal Profile will result in increased probability of TCC activation and may incur measurable performance loss. (See Section 6.2 for details on TCC activation). - 3. Refer to the *Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines* (TMDG) for system and environmental implementation details. **Table 6-9.** Quad-Core Intel® Xeon® Processor L5400 Series Thermal Profile Table | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------| | 0 | 42.1 | | 5 | 43.6 | | 10 | 45.1 | | 15 | 46.6 | | 20 | 48.1 | | 25 | 49.6 | | 30 | 51.0 | | 35 | 52.5 | | 40 | 54.0 | | 45 | 55.5 | | 50 | 57.0 | Table 6-10. Quad-Core Intel® Xeon® Processor L5408 Thermal Specifications | Core<br>Frequency | Thermal Design<br>Power<br>(W) | Minimum<br>T <sub>CASE</sub><br>(°C) | Maximum<br>T <sub>CASE</sub><br>(°C) | Notes | |-------------------|--------------------------------|--------------------------------------|--------------------------------------|---------------| | Launch to FMB | 40 | 5 | See Figure 6-5; Table 6-11 | 1, 2, 3, 4, 5 | These values are specified at $V_{CC\_MAX}$ for all processor frequencies. Systems must be designed to ensure the processor is not to be subjected to any static VCC and ICC combination wherein VCC exceeds $V_{CC\_MAX}$ at specified ICC. Please refer to the loadline specifications in Section 2.13. Thermal Design Power (TDP) should be used for processor thermal solution design targets. TDP is not the maximum power that the processor can dissipate. TDP is measured at maximum $T_{CASE}$ . These specifications are based pre-silicon estimates and simulations. These specifications will be updated with characterized data from silicon measurements in a future release of this desument. mese specifications are pased pre-silicon estimates and simulations. These specifications will be updated with characterized data from silicon measurements in a future release of this document. Power specifications are defined at all VIDs found in Table 2-12. The Quad-Core Intel® Xeon® Processor L5408 may be shipped under multiple VIDs for each frequency. FMB, or Flexible Motherboard, guidelines provide a design target for meeting all planned processor frequency requirements. Figure 6-5. Quad-Core Intel® Xeon® Processor L5408 Thermal Profile - 1. Please refer to Table 6-11 for discrete points that constitute the thermal profile. - 2. Implementation of the Quad-Core Intel® Xeon® Processor L5408 Thermal Profile should result in virtually no TCC activation. Furthermore, utilization of thermal solutions that do not meet the processor Thermal Profile will result in increased probability of TCC activation and may incur measurable performance loss. (See Section 6.2 for details on TCC activation). - 3. The Nominal Thermal Profile must be used for all normal operating conditions, or for products that do not require NEBS Level 3 compliance. - 4. The Short-Term Thermal Profile may only be used for short-term excursions to higher ambient operating temperatures, not to exceed 96 hours per instance, 360 hours per year, and a maximum of 15 instances per year, as compliant with NEBS Level 3. - Utilization of a thermal solution that exceeds the Short-Term Thermal Profile, or which operates at the Short-Term Thermal Profile for a duration longer than the limits specified in Note 4 above, do not meet the processor's thermal specifications and may result in permanent damage to the processor. Refer to the Quad-Core Intel® Xeon® Processor L5408 Series in Embedded Applications - Refer to the Quad-Core Intel® Xeon® Processor L5408 Series in Embedded Applications Thermal/Mechanical Design Guidelines (TMDG) for system and environmental implementation details. Table 6-11. Quad-Core Intel® Xeon® Processor L5408 Thermal Profile Table | Power (W) | Nominal T <sub>CASE_MAX</sub> (°C) | Short-term T <sub>CASE_MAX</sub> (°C) | |-----------|------------------------------------|---------------------------------------| | 0 | 45 | 60 | | 5 | 48 | 63 | | 10 | 52 | 67 | | 15 | 55 | 70 | | 20 | 59 | 74 | | 25 | 62 | 77 | | 30 | 65 | 80 | | 35 | 69 | 84 | | 40 | 72 | 87 | # 6.1.2 Thermal Metrology The minimum and maximum case temperatures ( $T_{CASE}$ ) are specified in Table 6-2, Table 6-4, Table 6-5, and Table 6-7, and Table 6-9 and Table 6-11 are measured at the geometric top center of the processor integrated heat spreader (IHS). Figure 6-6 illustrates the location where $T_{CASE}$ temperature measurements should be made. For detailed guidelines on temperature measurement methodology, refer to the *Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG)*. Figure 6-6. Case Temperature (T<sub>CASE</sub>) Measurement Location Note: Figure is not to scale and is for reference only. # 6.2 Processor Thermal Features #### 6.2.1 Intel® Thermal Monitor Features Quad-Core Intel® Xeon® Processor 5400 Series provides two thermal monitor features, Intel® Thermal Monitor 1 and Intel® Thermal Monitor 2. The Intel® Thermal Monitor 1 and Intel® Thermal Monitor 2 must both be enabled in BIOS for the processor to be operating within specifications. When both are enabled, Intel® Thermal Monitor 2 will be activated first and Intel® Thermal Monitor 1 will be added if Intel® Thermal Monitor 2 is not effective. #### 6.2.1.1 Intel® Thermal Monitor 1 The Intel® Thermal Monitor 1 feature helps control the processor temperature by activating the Thermal Control Circuit (TCC) when the processor silicon reaches its maximum operating temperature. The TCC reduces processor power consumption as needed by modulating (starting and stopping) the internal processor core clocks. The temperature at which the Intel® Thermal Monitor 1 activates the thermal control circuit is not user configurable and is not software visible. Bus traffic is snooped in the normal manner, and interrupt requests are latched (and serviced during the time that the clocks are on) while the TCC is active. When the Intel® Thermal Monitor 1 is enabled, and a high temperature situation exists (that is, TCC is active), the clocks will be modulated by alternately turning the clocks off and on at a duty cycle specific to the processor (typically 30 - 50%). Cycle times are processor speed dependent and will decrease as processor core frequencies increase. A small amount of hysteresis has been included to prevent rapid active/inactive transitions of the TCC when the processor temperature is near its maximum operating temperature. Once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the TCC goes inactive and clock modulation ceases. With thermal solutions designed to the Quad-Core Intel® Xeon® Processor X5482, Quad-Core Intel® Xeon® Processor X5400 Series, and Quad-Core Intel® Xeon® Processor E5400 Series, and Quad-Core Intel® Xeon® Processor L5400 Series Thermal Profile, it is anticipated that the TCC would only be activated for very short periods of time when running the most power intensive applications. The processor performance impact due to these brief periods of TCC activation is expected to be so minor that it would be immeasurable. Refer to the *Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG)* for information on designing a thermal solution. The duty cycle for the TCC, when activated by the Intel® Thermal Monitor 1, is factory configured and cannot be modified. The Intel® Thermal Monitor 1 does not require any additional hardware, software drivers, or interrupt handling routines. #### 6.2.1.2 Intel® Thermal Monitor 2 The Quad-Core Intel® Xeon® Processor 5400 Series adds supports for an Enhanced Thermal Monitor capability known as Intel® Thermal Monitor 2). This mechanism provides an efficient means for limiting the processor temperature by reducing the power consumption within the processor. Intel® Thermal Monitor 2 requires support for dynamic VID transitions in the platform. Note: Not all Quad-Core Intel® Xeon® Processor 5400 Series are capable of supporting Intel® Thermal Monitor 2. More detail on which processor frequencies will support Intel® Thermal Monitor 2 will be provided in future releases of the *Quad-Core Intel® Xeon® Processor 5400 Series Thermal/Mechanical Design Guidelines (TMDG)* when available. For more details also refer to the *Intel® 64 and IA-32 Architectures Software Developer's Manual.* When Intel® Thermal Monitor 2 is enabled, and a high temperature situation is detected, the Thermal Control Circuit (TCC) will be activated for both processor cores. The TCC causes the processor to adjust its operating frequency (via the bus multiplier) and input voltage (via the VID signals). This combination of reduced frequency and VID results in a reduction to the processor power consumption. A processor enabled for Intel® Thermal Monitor 2 includes two operating points, each consisting of a specific operating frequency and voltage, which is identical for both processor cores. The first operating point represents the normal operating condition for the processor. Under this condition, the core-frequency-to-system-bus multiplier utilized by the processor is that contained in the CLOCK\_FLEX\_MAX MSR and the VID that is specified in Table 2-3. The second operating point consists of both a lower operating frequency and voltage. The lowest operating frequency is determined by the lowest supported bus ratio (1/6 for the Quad-Core Intel® Xeon® Processor 5400 Series). When the TCC is activated, the processor automatically transitions to the new frequency. This transition occurs rapidly, on the order of 5 $\mu$ s. During the frequency transition, the processor is unable to service any bus requests, and consequently, all bus traffic is blocked. Edge-triggered interrupts will be latched and kept pending until the processor resumes operation at the new frequency. Once the new operating frequency is engaged, the processor will transition to the new core operating voltage by issuing a new VID code to the voltage regulator. The voltage regulator must support dynamic VID steps in order to support Intel® Thermal Monitor 2. During the voltage change, it will be necessary to transition through multiple VID codes to reach the target operating voltage. Each step will be one VID table entry (see Table 2-3). The processor continues to execute instructions during the voltage transition. Operation at the lower voltage reduces the power consumption of the processor. A small amount of hysteresis has been included to prevent rapid active/inactive transitions of the TCC when the processor temperature is near its maximum operating temperature. Once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the operating frequency and voltage transition back to the normal system operating point. Transition of the VID code will occur first, in order to insure proper operation once the processor reaches its normal operating frequency. Refer to Figure 6-7 for an illustration of this ordering. Figure 6-7. Intel® Thermal Monitor 2 Frequency and Voltage Ordering The PROCHOT# signal is asserted when a high temperature situation is detected, regardless of whether Intel® Thermal Monitor 1 or Intel® Thermal Monitor 2 is enabled. #### 6.2.2 On-Demand Mode The processor provides an auxiliary mechanism that allows system software to force the processor to reduce its power consumption. This mechanism is referred to as "On-Demand" mode and is distinct from the Intel® Thermal Monitor 1 and Intel® Thermal Monitor 2 features. On-Demand mode is intended as a means to reduce system level power consumption. Systems utilizing the Quad-Core Intel® Xeon® Processor 5400 Series must not rely on software usage of this mechanism to limit the processor temperature. If bit 4 of the IA32\_CLOCK\_MODULATION MSR is set to a '1', the processor will immediately reduce its power consumption via modulation (starting and stopping) of the internal core clock, independent of the processor temperature. When using On-Demand mode, the duty cycle of the clock modulation is programmable via bits 3:1 of the same IA32\_CLOCK\_MODULATION MSR. In On-Demand mode, the duty cycle can be programmed from 12.5% on/ 87.5% off to 87.5% on/12.5% off in 12.5% increments. On-Demand mode may be used in conjunction with the Thermal Monitor; however, if the system tries to enable On-Demand mode at the same time the TCC is engaged, the factory configured duty cycle of the TCC will override the duty cycle selected by the On-Demand mode. # 6.2.3 PROCHOT# Signal An external signal, PROCHOT# (processor hot) is asserted when the processor die temperature of any processor cores reaches its factory configured trip point. If Thermal Monitor is enabled (note that Thermal Monitor must be enabled for the processor to be operating within specification), the TCC will be active when PROCHOT# is asserted. The processor can be configured to generate an interrupt upon the assertion or deassertion of PROCHOT#. Refer to the Intel® 64 and IA-32 Architectures Software Developer's Manual for specific register and programming details. PROCHOT# is designed to assert at or a few degrees higher than maximum $T_{CASE}$ when dissipating TDP power, and cannot be interpreted as an indication of processor case temperature. This temperature delta accounts for processor package, lifetime and manufacturing variations and attempts to ensure the Thermal Control Circuit is not activated below maximum $T_{CASE}$ when dissipating TDP power. There is no defined or fixed correlation between the PROCHOT# trip temperature, or the case temperature. Thermal solutions must be designed to the processor specifications and cannot be adjusted based on experimental measurements of $T_{CASE}$ , or PROCHOT#. ### 6.2.4 FORCEPR# Signal The FORCEPR# (force power reduction) input can be used by the platform to cause the Quad-Core Intel® Xeon® Processor 5400 Series to activate the TCC. If the Thermal Monitor is enabled, the TCC will be activated upon the assertion of the FORCEPR# signal. Assertion of the FORCEPR# signal will activate TCC for all processor cores. The TCC will remain active until the system deasserts FORCEPR#. FORCEPR# is an asynchronous input. FORCEPR# can be used to thermally protect other system components. To use the VR as an example, when FORCEPR# is asserted, the TCC circuit in the processor will activate, reducing the current consumption of the processor and the corresponding temperature of the VR. It should be noted that assertion of FORCEPR# does not automatically assert PROCHOT#. As mentioned previously, the PROCHOT# signal is asserted when a high temperature situation is detected. A minimum pulse width of 500 µs is recommended when FORCEPR# is asserted by the system. Sustained activation of the FORCEPR# signal may cause noticeable platform performance degradation. Refer to the appropriate platform design guidelines for details on implementing the FORCEPR# signal feature. ### 6.2.5 THERMTRIP# Signal Regardless of whether or not Intel® Thermal Monitor 1 or Intel® Thermal Monitor 2 is enabled, in the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached an elevated temperature (refer to the THERMTRIP# definition in Table 5-1). At this point, the FSB signal THERMTRIP# will go active and stay active as described in Table 5-1. THERMTRIP# activation is independent of processor activity and does not generate any bus cycles. Intel also recommends the removal of $V_{TT}$ . # 6.3 Platform Environment Control Interface (PECI) #### 6.3.1 Introduction PECI offers an interface for thermal monitoring of Intel processor and chipset components. It uses a single wire, thus alleviating routing congestion issues. Figure 6-8 shows an example of the PECI topology in a system with Quad-Core Intel® Xeon® Processor 5400 Series. PECI uses CRC checking on the host side to ensure reliable transfers between the host and client devices. Also, data transfer speeds across the PECI interface are negotiable within a wide range (2Kbps to 2Mbps). The PECI interface on the Quad-Core Intel® Xeon® Processor 5400 Series is disabled by default and must be enabled through BIOS. Figure 6-8. Quad-Core Intel® Xeon® Processor 5400 Series PECI Topology ### 6.3.1.1 T<sub>CONTROL</sub> and TCC Activation on PECI-based Systems Fan speed control solutions based on PECI utilize a $T_{CONTROL}$ value stored in the processor IA32\_TEMPERATURE\_TARGET MSR. The $T_{CONTROL}$ MSR uses the same offset temperature format as PECI though it contains no sign bit. Thermal management devices should infer the $T_{CONTROL}$ value as negative. Thermal management algorithms should utilize the relative temperature value delivered over PECI in conjunction with the $T_{CONTROL}$ MSR value to control or optimize fan speeds. Figure 6-9 shows a conceptual fan control diagram using PECI temperatures. The relative temperature value reported over PECI represents the data below the onset of thermal control circuit (TCC) activation as needed by PROCHOT# assertions. As the temperature approaches TCC activation, the PECI value approaches zero. TCC activates at a PECI count of zero. Figure 6-9. Conceptual Fan Control Diagram of PECI-based Platforms #### 6.3.1.2 Processor Thermal Data Sample Rate and Filtering The Digital Thermal Sensor (DTS) provides an improved capability to monitor device hot spots, which inherently leads to more varying temperature readings over short time intervals. The DTS sample interval range can be modified, and a data filtering algorithm can be activated to help moderate this. The DTS sample interval range is 82us (default) to 20 ms (max). This value can be set in BIOS. To reduce the sample rate requirements on PECI and improve thermal data stability vs. time the processor DTS also implements an averaging algorithm that filters the incoming data. This is an alpha-beta filter with coefficients of 0.5, and is expressed mathematically as: Current\_filtered\_temp = (Previous\_filtered\_temp / 2) + (new\_sensor\_temp / 2). This filtering algorithm is fixed and cannot be changed. It is on by default and can be turned off in BIOS. Host controllers should utilize the min/max sample times to determine the appropriate sample rate based on the controller's fan control algorithm and targeted response rate. The key items to take into account when settling on a fan control algorithm are the DTS sample rate, whether the temperature filter is enabled, how often the PECI host will poll the processor for temperature data, and the rate at which fan speed is changed. Depending on the designer's specific requirements the DTS sample rate and alpha-beta filter may have no effect on the fan control algorithm. ### 6.3.2 PECI Specifications #### 6.3.2.1 PECI Device Address The PECI device address for socket 0 is 0x30 and socket 1 is 0x31. Please note that each address also supports two domains (Domain0 and Domain1). For more information on PECI domains, please refer to the *Platform Environment Control Interface (PECI) Specification*. #### 6.3.2.2 PECI Command Support PECI command support is covered in detail in *Platform Environment Control Interface Specification*. Please refer to this document for details on supported PECI command function and codes. #### 6.3.2.3 PECI Fault Handling Requirements PECI is largely a fault tolerant interface, including noise immunity and error checking improvements over other comparable industry standard interfaces. The PECI client is as reliable as the device that it is embedded in, and thus given operating conditions that fall under the specification, the PECI will always respond to requests and the protocol itself can be relied upon to detect any transmission failures. There are, however, certain scenarios where PECI is known to be unresponsive. Prior to a power on RESET# and during RESET# assertion, PECI is not guaranteed to provide reliable thermal data. System designs should implement a default power-on condition that ensures proper processor operation during the time frame when reliable data is not available via PECI. To protect platforms from potential operational or safety issues due to an abnormal condition on PECI, the Host controller should take action to protect the system from possible damage. It is recommended that the PECI host controller take appropriate action to protect the client processor device if valid temperature readings have not been obtained in response to three consecutive gettemp()s or for a one second time interval. The host controller may also implement an alert to software in the event of a critical or continuous fault condition. #### 6.3.2.4 PECI GetTemp0() and GetTemp1() Error Code Support The error codes supported for the processor GetTemp0() and GetTemp1() commands are listed in Table 6-12 below: #### Table 6-12. GetTemp0() GetTemp1()Error Codes | Error Code | Description | |------------|------------------------------------------------------------------------------------------------| | 0x8000h | General sensor error | | 0x8002h | Sensor is operational, but has detected a temperature below its operational range (underflow). | S # 7 Features # 7.1 Power-On Configuration Options Several configuration options can be configured by hardware. The Quad-Core Intel® Xeon® Processor 5400 Series samples its hardware configuration at reset, on the active-to-inactive transition of RESET#. For specifics on these options, please refer to Table 7-1. The sampled information configures the processor for subsequent operation. These configuration options cannot be changed except by another reset. All external resets reconfigure the processor, for configuration purposes, the processor does not distinguish between a "warm" reset (PWRGOOD signal remains asserted) and a "power-on" reset. #### Table 7-1. Power-On Configuration Option Lands | Configuration Option | Land Name | Notes | |-----------------------------------|-----------|-------| | Output tri state | SMI# | 1,2 | | Execute BIST (Built-In Self Test) | A3# | 1,2 | | Disable MCERR# observation | A9# | 1,2 | | Disable BINIT# observation | A10# | 1,2 | | Symmetric agent arbitration ID | BR[1:0]# | 1,2 | #### Notes: - 1. Asserting this signal during RESET# will select the corresponding option. - 2. Address lands not identified in this table as configuration options should not be asserted during RESET#. Disabling of any of the cores within the Quad-Core Intel® Xeon® Processor 5400 Series must be handled by configuring the EXT\_CONFIG Model Specific Register (MSR). This MSR will allow for the disabling of a single core per die within the package. #### 7.2 Clock Control and Low Power States The Quad-Core Intel® Xeon® Processor 5400 Series supports the Extended HALT state (also referred to as C1E) in addition to the HALT state and Stop-Grant state to reduce power consumption by stopping the clock to internal sections of the processor, depending on each particular state. See Figure 7-1 for a visual representation of the processor low power states. The Extended HALT state is a lower power state than the HALT state or Stop Grant state. The Extended HALT state must be enabled via the BIOS for the processor to remain within its specifications. For processors that are already running at the lowest bus to core frequency ratio for its nominal operating point, the processor will transition to the HALT state instead of the Extended HALT state. The Stop Grant state requires chipset and BIOS support on multiprocessor systems. In a multiprocessor system, all the STPCLK# signals are bussed together, thus all processors are affected in unison. When the STPCLK# signal is asserted, the processor enters the Stop Grant state, issuing a Stop Grant Special Bus Cycle (SBC) for each processor die. The chipset needs to account for a variable number of processors asserting the Stop Grant SBC on the bus before allowing the processor to be transitioned into one of the lower processor power states. #### 7.2.1 Normal State This is the normal operating state for the processor. #### 7.2.2 HALT or Extended HALT State The Extended HALT state (C1E) is enabled via the BIOS. **The Extended HALT state must be enabled for the processor to remain within its specifications.** The Extended HALT state requires support for dynamic VID transitions in the platform. #### **7.2.2.1** HALT State HALT is a low power state entered when the processor have executed the HALT or MWAIT instruction. When one of the processor cores execute the HALT or MWAIT instruction, that processor core is halted; however, the other processor continues normal operation. The processor will transition to the Normal state upon the occurrence of SMI#, BINIT#, INIT#, LINT[1:0] (NMI, INTR), or an interrupt delivered over the front side bus. RESET# will cause the processor to immediately initialize itself. The return from a System Management Interrupt (SMI) handler can be to either Normal Mode or the HALT state. See the *Intel® 64 and IA-32 Architecture Software Developer's Manual.* The system can generate a STPCLK# while the processor is in the HALT state. When the system deasserts STPCLK#, the processor will return execution to the HALT state. While in HALT state, the processor will process front side bus snoops and interrupts. #### 7.2.2.2 Extended HALT State Extended HALT state is a low power state entered when all processor cores have executed the HALT or MWAIT instructions and Extended HALT state has been enabled via the BIOS. When one of the processor cores executes the HALT instruction, that processor core is halted; however, the other processor core continues normal operation. The Extended HALT state is a lower power state than the HALT state or Stop Grant state. The Extended HALT state must be enabled for the processor to remain within its specifications. The processor will automatically transition to a lower core frequency and voltage operating point before entering the Extended HALT state. Note that the processor FSB frequency is not altered; only the internal core frequency is changed. When entering the low power state, the processor will first switch to the lower bus to core frequency ratio and then transition to the lower voltage (VID). While in the Extended HALT state, the processor will process bus snoops. #### **Table 7-2. Extended HALT Maximum Power** | Symbol | Parameter | Min | Тур | Max | Unit | Notes 1 | |--------------------------------------------------------------------------------|------------------------------|-----|-----|-------|------|---------| | Pextended_Halt<br>Quad-Core Intel®<br>Xeon® Processor<br>X5482 | Extended HALT State<br>Power | | | 16 | W | 2 | | P <sub>EXTENDED_HALT</sub><br>Quad-Core Intel® Xeon®<br>Processor X5400 Series | Extended HALT State<br>Power | | | 16 | W | 2 | | P <sub>EXTENDED_HALT</sub><br>Quad-Core Intel® Xeon®<br>Processor E5400 Series | Extended HALT State<br>Power | | | 16/20 | W | 2,3 | | P <sub>EXTENDED_HALT</sub><br>Quad-Core Intel® Xeon®<br>Processor L5400 Series | Extended HALT State<br>Power | | | 12 | W | 2 | | P <sub>EXTENDED_HALT</sub><br>Quad-Core Intel® Xeon®<br>Processor L5408 | Extended HALT State<br>Power | | | 12 | W | 4 | #### Notes: - Processors running in the lowest bus ratio supported as shown in Table 2-1, will enter the HALT State when the processor has executed the HALT or MWAIT instruction since the processor is already operating in the lowest core frequency and voltage operating point. The specification is at Tcase = 40°C and nominal Vcc. The VID setting represents the maximum expected - VID when running in HALT state. SKUs with Extended HALT state (16W) and without Extended HALT state (20W). The specification is at Tcase = 46°C and nominal Vcc. The VID setting represents the maximum expected VID when running in HALT state. The processor exits the Extended HALT state when a break event occurs. When the processor exits the Extended HALT state, it will first transition the VID to the original value and then change the bus to core frequency ratio back to the original value. Figure 7-1. Stop Clock State Machine ### 7.2.3 Stop-Grant State When the STPCLK# pin is asserted, the Stop-Grant state of the processor is entered no later than 20 bus clocks after the response phase of the processor issued Stop Grant Acknowledge special bus cycle. By default, the Quad-Core Intel® Xeon® Processor 5400 Series will issue two Stop Grant Acknowledge special bus cycles, one for each die. Once the STPCLK# pin has been asserted, it may only be deasserted once the processor is in the Stop Grant state. All processor cores will enter the Stop-Grant state once the STPCLK# pin is asserted. Additionally, all processor cores must be in the Stop Grant state before the deassertion of STPCLK#. Since the AGTL+ signal pins receive power from the front side bus, these pins should not be driven (allowing the level to return to $V_{TT}$ ) for minimum power drawn by the termination resistors in this state. In addition, all other input pins on the front side bus should be driven to the inactive state. BINIT# will not be serviced while the processor is in Stop-Grant state. The event will be latched and can be serviced by software upon exit from the Stop Grant state. RESET# will cause the processor to immediately initialize itself, but the processor will stay in Stop-Grant state. A transition back to the Normal state will occur with the deassertion of the STPCLK# signal. A transition to the Grant Snoop state will occur when the processor detects a snoop on the front side bus (see Section 7.2.4.1). While in the Stop-Grant state, SMI#, INIT#, BINIT# and LINT[1:0] will be latched by the processor, and only serviced when the processor returns to the Normal state. Only one occurrence of each event will be recognized upon return to the Normal state. While in Stop-Grant state, the processor will process snoops on the front side bus and it will latch interrupts delivered on the front side bus. The PBE# signal can be driven when the processor is in Stop-Grant state. PBE# will be asserted if there is any pending interrupt latched within the processor. Pending interrupts that are blocked by the EFLAGS.IF bit being clear will still cause assertion of PBE#. Assertion of PBE# indicates to system logic that it should return the processor to the Normal state. # 7.2.4 Extended HALT Snoop or HALT Snoop State, Stop Grant Snoop State The Extended HALT Snoop state is used in conjunction with the Extended HALT state. If the Extended HALT state is not enabled in the BIOS, the default Snoop state entered will be the HALT Snoop state. Refer to the sections below for details on HALT Snoop state, Stop Grant Snoop state and Extended HALT Snoop state. #### 7.2.4.1 HALT Snoop State, Stop Grant Snoop State The processor will respond to snoop or interrupt transactions on the front side bus while in Stop-Grant state or in HALT state. During a snoop or interrupt transaction, the processor enters the HALT/Grant Snoop state. The processor will stay in this state until the snoop on the front side bus has been serviced (whether by the processor or another agent on the front side bus) or the interrupt has been latched. After the snoop is serviced or the interrupt is latched, the processor will return to the Stop-Grant state or HALT state, as appropriate. #### 7.2.4.2 Extended HALT Snoop State The Extended HALT Snoop state is the default Snoop state when the Extended HALT state is enabled via the BIOS. The processor will remain in the lower bus to core frequency ratio and VID operating point of the Extended HALT state. While in the Extended HALT Snoop state, snoops and interrupt transactions are handled the same way as in the HALT Snoop state. After the snoop is serviced or the interrupt is latched, the processor will return to the Extended HALT state. # 7.3 Enhanced Intel SpeedStep® Technology Quad-Core Intel® Xeon® Processor 5400 Series supports Enhanced Intel SpeedStep® Technology. This technology enables the processor to switch between multiple frequency and voltage points, which results in platform power savings. Enhanced Intel SpeedStep Technology requires support for dynamic VID transitions in the platform. Switching between voltage/frequency states is software controlled. For more configuration details also refer to the <code>Intel® 64</code> and <code>IA-32</code> Architectures Software <code>Developer's Manual</code>. #### Note: Not all Quad-Core Intel® Xeon® Processor 5400 Series are capable of supporting Enhanced Intel SpeedStep Technology. More details on which processor frequencies will support this feature will be provided in the *Quad-Core Intel® Xeon® Processor 5400 Series Specification Update*. Enhanced Intel SpeedStep Technology creates processor performance states (P-states) or voltage/frequency operating points which are lower power capability states within the Normal state (see Figure 7-1 for the Stop Clock State Machine for supported P-states). Enhanced Intel SpeedStep Technology enables real-time dynamic switching between frequency and voltage points. It alters the performance of the processor by changing the bus to core frequency ratio and voltage. This allows the processor to run at different core frequencies and voltages to best serve the performance and power requirements of the processor and system. The Quad-Core Intel® Xeon® Processor 5400 Series has hardware logic that coordinates the requested voltage (VID) between the processor cores. The highest voltage that is requested for either of the processor cores is selected for that processor package. Note that the front side bus is not altered; only the internal core frequency is changed. In order to run at reduced power consumption, the voltage is altered in step with the bus ratio. The following are key features of Enhanced Intel SpeedStep Technology: - Multiple voltage/frequency operating points provide optimal performance at reduced power consumption. - Voltage/frequency selection is software controlled by writing to processor MSR's (Model Specific Registers), thus eliminating chipset dependency. - If the target frequency is higher than the current frequency, $V_{CC}$ is incremented in steps (+12.5 mV) by placing a new value on the VID signals and the processor shifts to the new frequency. Note that the top frequency for the processor can not be exceeded. - If the target frequency is lower than the current frequency, the processor shifts to the new frequency and $V_{CC}$ is then decremented in steps (-12.5 mV) by changing the target VID through the VID signals. # 8 Boxed Processor Specifications #### 8.1 Introduction Intel boxed processors are intended for system integrators who build systems from components available through distribution channels. The Quad-Core Intel® Xeon® Processor 5400 Series will be offered as an Intel boxed processor. Intel will offer the Quad-Core Intel® Xeon® Processor 5400 Series with two heat sink configurations available for each processor frequency: 1U passive/3U+ active combination solution and a 2U passive only solution. The 1U passive/3U+ active combination solution is based on a 1U passive heat sink with a removable fan that will be pre-attached at shipping. This heat sink solution is intended to be used as either a 1U passive heat sink, or a 3U+ active heat sink. Although the active combination solution with removable fan mechanically fits into a 2U keepout, its use is not recommended in that configuration. Quad-Core Intel® Xeon® Processor X5400 Series will include a copper 1U passive/3U+ active combination solution or a copper 2U passive heatsink. Quad-Core Intel® Xeon® Processor E5400 Series and Quad-Core Intel® Xeon® Processor L5400 Series with 80W and lower TDPs will include an aluminum extruded 1U passive/3U+ active combination solution or an aluminum extruded 2U passive heatsink. The 1U passive/3U+ active combination solution in the active fan configuration is primarily designed to be used in a pedestal chassis where sufficient air inlet space is present and strong side directional airflow is not an issue. The 1U passive/3U+ active combination solution with the fan removed and the 2U passive thermal solution require the use of chassis ducting and are targeted for use in rack mount or pedestal servers. The retention solution used for these products is called the Common Enabling Kit, or CEK. The CEK base is compatible with both thermal solutions and uses the same hole locations as the Intel® Xeon® processor with 800 MHz system bus. The 1U passive/3U+ active combination solution will utilize a removable fan capable of 4-pin pulse width modulated (PWM) control. Use of a 4-pin PWM controlled active thermal solution helps customers meet acoustic targets in pedestal platforms through the motherboards's ability to directly control the RPM of the processor heat sink fan. See Section 8.3 for more details on fan speed control, and see Section 6.3 for more on the PWM and PECI interface along with Digital Thermal Sensors (DTS). Figure 8-1 through Figure 8-3 are representations of the two heat sink solutions. Figure 8-1. Boxed Quad-Core Intel® Xeon® Processor 5400 Series 1U Passive/3U+ Active Combination Heat Sink (With Removable Fan) Figure 8-2. Boxed Quad-Core Intel® Xeon® Processor 5400 Series 2U Passive Heat Sink Figure 8-3. 2U Passive Quad-Core Intel® Xeon® Processor 5400 Series Thermal Solution (Exploded View) - 1. The heat sinks represented in these images are for reference only, and may not represent the final boxed processor heat sinks. - The screws, springs, and standoffs will be captive to the heat sink. This image shows all of the components in an exploded view. - 3. It is intended that the CEK spring will ship with the base board and be pre-attached prior to shipping. # 8.2 Mechanical Specifications This section documents the mechanical specifications of the boxed processor. # 8.2.1 Boxed Processor Heat Sink Dimensions (CEK) The boxed processor will be shipped with an unattached thermal solution. Clearance is required around the thermal solution to ensure unimpeded airflow for proper cooling. The physical space requirements and dimensions for the boxed processor and assembled heat sink are shown in Figure 8-4 through Figure 8-8. Figure 8-9 through Figure 8-10 are the mechanical drawings for the 4-pin board fan header and 4-pin connector used for the active CEK fan heat sink solution. Figure 8-4. Top Side Board Keepout Zones (Part 1) Figure 8-5. Top Side Board Keepout Zones (Part 2) Figure 8-6. Bottom Side Board Keepout Zones Figure 8-7. Board Mounting-Hole Keepout Zones Figure 8-8. Volumetric Height Keep-Ins Figure 8-9. 4-Pin Fan Cable Connector (For Active CEK Heat Sink) Figure 8-10. 4-Pin Base Board Fan Header (For Active CEK Heat Sink) # 8.2.2 Boxed Processor Heat Sink Weight #### 8.2.2.1 Thermal Solution Weight The 1U passive/3U+ active combination heat sink solution and the 2U passive heat sink solution will not exceed a mass of 1050 grams. Note that this is per processor, a dual processor system will have up to 2010 grams total mass in the heat sinks. This large mass will require a minimum chassis stiffness to be met in order to withstand force during shock and vibration. See Chapter 3 for details on the processor weight. # 8.2.3 Boxed Processor Retention Mechanism and Heat Sink Support (CEK) Baseboards and chassis designed for use by a system integrator should include holes that are in proper alignment with each other to support the boxed processor. Refer to the Server System Infrastructure Specification (SSI-EEB 3.6, TEB 2.1 or CEB 1.1). These specification can be found at: http://www.ssiforum.org. Figure 8-3 illustrates the Common Enabling Kit (CEK) retention solution. The CEK is designed to extend air-cooling capability through the use of larger heat sinks with minimal airflow blockage and bypass. CEK retention mechanisms can allow the use of much heavier heat sink masses compared to legacy limits by using a load path directly attached to the chassis pan. The CEK spring on the secondary side of the baseboard provides the necessary compressive load for the thermal interface material. The baseboard is intended to be isolated such that the dynamic loads from the heat sink are transferred to the chassis pan via the stiff screws and standoffs. The retention scheme reduces the risk of package pullout and solder joint failures. All components of the CEK heat sink solution will be captive to the heat sink and will only require a Phillips screwdriver to attach to the chassis pan. When installing the CEK, the CEK screws should be tightened until they will no longer turn easily. This should represent approximately 6-8 inch-pounds of torque. More than that may damage the retention mechanism components. # 8.3 Electrical Requirements # 8.3.1 Fan Power Supply (Active CEK) The 4-pin PWM controlled thermal solution is being offered to help provide better control over pedestal chassis acoustics. This is achieved though more accurate measurement of processor die temperature through the processor's Digital Thermal Sensors. Fan RPM is modulated through the use of an ASIC located on the baseboard, that sends out a PWM control signal to the 4th pin of the connector labeled as Control. This thermal solution requires a constant +12 V supplied to pin 2 of the active thermal solution and does not support variable voltage control or 3-pin PWM control. See Table 8-2 for details on the 4-pin active heat sink solution connectors. If the 4-pin active fan heat sink solution is connected to an older 3-pin baseboard CPU fan header it will default back to a thermistor controlled mode, allowing compatibility with legacy 3-wire designs. When operating in thermistor controlled mode, fan RPM is automatically varied based on the TINLET temperature measured by a thermistor located at the fan inlet of the heat sink solution. The fan power header on the baseboard must be positioned to allow the fan heat sink power cable to reach it. The fan power header identification and location must be documented in the suppliers platform documentation, or on the baseboard itself. The baseboard fan power header should be positioned within 177.8 mm [7 in.] from the center of the processor socket. #### Table 8-1. PWM Fan Frequency Specifications for 4-Pin Active CEK Thermal Solution | Description | Min Frequency | Nominal Frequency | Max Frequency | Unit | |--------------------------------|---------------|-------------------|---------------|------| | PWM Control<br>Frequency Range | 21,000 | 25,000 | 28,000 | Hz | #### Table 8-2. Fan Specifications for 4-Pin Active CEK Thermal Solution | Description | Min | Typ<br>Steady | Max<br>Steady | Max<br>Startup | Unit | |---------------------------------|------|---------------|---------------|----------------|---------------------------| | +12 V: 12 volt fan power supply | 10.8 | 12 | 12 | 13.2 | V | | IC: Fan Current Draw | N/A | 1 | 1.25 | 1.5 | А | | SENSE: SENSE frequency | 2 | 2 | 2 | 2 | Pulses per fan revolution | Figure 8-11. Fan Cable Connector Pin Out for 4-Pin Active CEK Thermal Solution Table 8-3. Fan Cable Connector Pin Out for 4-Pin Active CEK Thermal Solution | Pin Number | Signal | Color | |------------|--------------------------------|--------| | 1 | Ground | Black | | 2 | <b>Power</b> : (+12 V) | Yellow | | 3 | Sense: 2 pulses per revolution | Green | | 4 | Control: 21 KHz-28 KHz | Blue | # 8.3.2 Boxed Processor Cooling Requirements As previously stated the boxed processor will be available in two product configurations. Each configuration will require unique design considerations. Meeting the processor's temperature specifications is also the function of the thermal design of the entire system, and ultimately the responsibility of the system integrator. The processor temperature specifications are found in Chapter 6 of this document. # 8.3.2.1 1U Passive/3U+ Active Combination Heat Sink Solution (1U Rack Passive) In the 1U configuration it is assumed that a chassis duct will be implemented to provide a minimum airflow of 15 cfm at 0.38 in. $H_2O$ (25.5 m<sup>3</sup>/hr at 94.6 Pa) of flow impedance. The duct should be carefully designed to minimize the airflow bypass around the heatsink. It is assumed that a 40°C $T_{LA}$ is met. This requires a superior chassis design to limit the $T_{RISE}$ at or below 5°C with an external ambient temperature of 35°C. These specifications apply to both copper and aluminum heatsink solutions. Following these guidelines allows the designer to meet Quad-Core Intel® Xeon® Processor 5400 Series Thermal Profile and conform to the thermal requirements of the processor. # 8.3.2.2 1U Passive/3U+ Active Combination Heat Sink Solution (Pedestal Active) The active configuration of the combination solution is designed to help pedestal chassis users to meet the thermal processor requirements without the use of chassis ducting. It may be still be necessary to implement some form of chassis air guide or air duct to meet the $T_{LA}$ temperature of $40^{\circ}C$ depending on the pedestal chassis layout. Also, while the active thermal solution design will mechanically fit into a 2U volumetric, it may not provide adequate airflow. This is due to the requirement of additional space at the top of the thermal solution to allow sufficient airflow into the heat sink fan. Use of the active configuration in a 2U rackmount chassis is not recommended. It is recommended that the ambient air temperature outside of the chassis be kept at or below 35°C. The air passing directly over the processor thermal solution should not be preheated by other system components. Meeting the processor's temperature specification is the responsibility of the system integrator. #### 8.3.2.3 2U Passive Heat Sink Solution (2U+ Rack or Pedestal) In the 2U+ passive configuration, it is assumed that a chassis duct will be implemented to provide a minimum airflow of 27 cfm at 0.182 in. $\rm H_2O$ (45.9 m³/hr at 45.3 Pa) of flow impedance. The duct should be carefully designed to minimize the airflow bypass around the heatsink. These specifications apply to both copper and aluminum heatsink solutions. The $\rm T_{LA}$ temperature of 40°C should be met. This may require the use of superior design techniques to keep $\rm T_{RISE}$ at or below 5°C based on an ambient external temperature of 35°C. ### 8.4 Boxed Processor Contents A direct chassis attach method must be used to avoid problems related to shock and vibration. The board must not bend beyond specification in order to avoid damage. The boxed processor contains the components necessary to solve both issues. The boxed processor will include the following items: - Quad-Core Intel® Xeon® Processor 5400 Series - · Unattached heat sink solution - Four screws, four springs, and four heat sink standoffs (all captive to the heat sink) - Foam air bypass pad and skirt (included with 1U passive/3U+ active solution) - · Thermal interface material (pre-applied on heat sink) - · Installation and warranty manual - · Intel Inside Logo Other items listed in Figure 8-3 that are required to complete this solution will be shipped with either the chassis or boards. They are as follows: - CEK Spring (supplied by baseboard vendors) - · Chassis standoffs (supplied by chassis vendors) § # 9 Debug Tools Specifications Please refer to the appropriate platform design guidelines for information regarding debug tool specifications. Section 1.3 provides collateral details. # 9.1 Debug Port System Requirements The Quad-Core Intel® Xeon® Processor 5400 Series debug port is the command and control interface for the In-Target Probe (ITP) debugger. The ITP enables run-time control of the processors for system debug. The debug port, which is connected to the FSB, is a combination of the system, JTAG and execution signals. There are several mechanical, electrical and functional constraints on the debug port that must be followed. The mechanical constraint requires the debug port connector to be installed in the system with adequate physical clearance. Electrical constraints exist due to the mixed high and low speed signals of the debug port for the processor. While the JTAG signals operate at a maximum of 75 MHz, the execution signals operate at the common clock FSB frequency. The functional constraint requires the debug port to use the JTAG system via a handshake and multiplexing scheme. In general, the information in this chapter may be used as a basis for including all runcontrol tools in Quad-Core Intel® Xeon® Processor 5400 Series-based system designs including tools from vendors other than Intel. Note: The debug port and JTAG signal chain must be designed into the processor board to utilize the XDP for debug purposes except for interposer solutions. # 9.2 Target System Implementation # 9.2.1 System Implementation Specific connectivity and layout guidelines for the Debug Port are provided in the appropriate platform design guidelines. # 9.3 Logic Analyzer Interface (LAI) Intel is working with two logic analyzer vendors to provide logic analyzer interfaces (LAIs) for use in debugging Quad-Core Intel® Xeon® Processor 5400 Series systems. Tektronix and Agilent should be contacted to obtain specific information about their logic analyzer interfaces. The following information is general in nature. Specific information must be obtained from the logic analyzer vendor. Due to the complexity of Quad-Core Intel® Xeon® Processor 5400 Series-based multiprocessor systems, the LAI is critical in providing the ability to probe and capture FSB signals. There are two sets of considerations to keep in mind when designing a Quad-Core Intel® Xeon® Processor 5400 Series-based system that can make use of an LAI: mechanical and electrical. #### 9.3.1 Mechanical Considerations The LAI is installed between the processor socket and the processor. The LAI plugs into the socket, while the processor plugs into a socket on the LAI. Cabling that is part of the LAI egresses the system to allow an electrical connection between the processor and a logic analyzer. The maximum volume occupied by the LAI, known as the keepout volume, as well as the cable egress restrictions, should be obtained from the logic analyzer vendor. System designers must make sure that the keepout volume remains unobstructed inside the system. Note that it is possible that the keepout volume reserved for the LAI may include differerent requirements from the space normally occupied by the heatsink. If this is the case, the logic analyzer vendor will provide a cooling solution as part of the LAI. ### 9.3.2 Electrical Considerations The LAI will also affect the electrical performance of the FSB, therefore it is critical to obtain electrical load models from each of the logic analyzer vendors to be able to run system level simulations to prove that their tool will work in the system. Contact the logic analyzer vendor for electrical specifications and load models for the LAI solution they provide.