August 2004 FN6055.1 # Low-Voltage, Single and Dual Supply, Dual 4 to 1 Multiplexer Analog Switch with Latch The Intersil ISL43841 device is a precision, bidirectional, analog switches configured as a a dual 4 channel multiplexer/demultiplexer designed to operate from a single +2V to +12V supply or from a $\pm$ 2V to $\pm$ 6V supply. The device has a latch bar pin to lock in the last switch address. ON resistance of $39\Omega$ with a $\pm 5$ V supply and $125\Omega$ with a +3.3V supply. Each switch can handle rail to rail analog signals. The off-leakage current is only 0.1nA at $+25^{\circ}$ C or 2.5nA at $+85^{\circ}$ C. All digital inputs have 0.8V to 2.4V logic thresholds, ensuring TTL/CMOS logic compatibility when using a single 3.3V or $\pm$ 5V supply or dual $\pm$ 5V supplies. The ISL43841 is a dual 4 to 1 multiplexer device. Table 1 summarizes the performance of this part. **TABLE 1. FEATURES AT A GLANCE** | CONFIGURATION | DUAL 4:1 MUX | |----------------------------------------|---------------| | ±5V R <sub>ON</sub> | 39Ω | | ±5V t <sub>ON</sub> /t <sub>OFF</sub> | 32ns/18ns | | 12V R <sub>ON</sub> | 32Ω | | 12V t <sub>ON</sub> /t <sub>OFF</sub> | 23ns/15ns | | 5V R <sub>ON</sub> | 65Ω | | 5V t <sub>ON</sub> /t <sub>OFF</sub> | 38ns/19ns | | 3.3V R <sub>ON</sub> | 125Ω | | 3.3V t <sub>ON</sub> /t <sub>OFF</sub> | 70ns/32ns | | Package | 20 Ld 4x4 QFN | ### Related Literature - Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" - Application Note AN557 "Recommended Test Procedures for Analog Switches" - Application Note AN520 "CMOS Analog Multiplexers and Switches; Specifications and Application Considerations." - Application Note AN1034 "Analog Switch and Multiplexer Applications" #### **Features** | • Fully Specified at 3.3V, 5V, $\pm 5$ V, and 12V Supplies for 10% Tolerances | |-------------------------------------------------------------------------------| | • ON Resistance (R <sub>ON</sub> ) Max, $V_S = \pm 4.5V.$ 500 | | • ON Resistance (R <sub>ON</sub> ) Max, V <sub>S</sub> = +3V | | • R <sub>ON</sub> Matching Between Channels, V <sub>S</sub> = ±5V<20 | | • Low Charge Injection, $V_S = \pm 5V$ 1pC (Max | | Single Supply Operation +2V to +12V | | • Dual Supply Operation | | • Fast Switching Action (V <sub>S</sub> = +5V) | | - t <sub>ON</sub> | | - t <sub>OFF</sub> 19ns | | Guaranteed Max Off-leakage | | | - · Guaranteed Break-Before-Make - · TTL, CMOS Compatible - · Pb-free available ## **Applications** - · Communications Systems - Radios - Telecom Infrastructure - ADSL, VDSL Modems - · Test Equipment - Medical Ultrasound - Magnetic Resonance Image - CT and PET Scanners (MRI) - ATE - Electrocardiograph - · Audio and Video Signal Routing - Various Circuits - +3V/+5V DACs and ADCs - Sample and Hold Circuits - Operational Amplifier Gain Switching Networks - High Frequency Analog Switching - High Speed Multiplexing - Integrator Reset Circuits ### **Pinout** # Truth Table (Note) | ISL43841 | | | | | | | |----------|------|------|----------------------|--|--|--| | LATCH | ADD2 | ADD1 | SWITCH ON | | | | | 0 | Х | Х | Last Switch Selected | | | | | 1 | 0 | 0 | NO0 | | | | | 1 | 0 | 1 | NO1 | | | | | 1 | 1 | 0 | NO2 | | | | | 1 | 1 | 1 | NO3 | | | | NOTE: Applies to either A or B switch. Logic "0" ≤0.8V. Logic "1" ≤2.4V, with V+ between 2.7V and 10V. X = Don't Care. # Pin Descriptions | PIN | FUNCTION | |-------|-----------------------------------------------------------------------------------------------------------| | V+ | Positive Power Supply Input | | V- | Negative Power Supply Input. Connect to GND for Single Supply Configurations. | | GND | Ground Connection | | LATCH | Digital Control Input. Connect to +V for Normal Operation. Connect to GND to latch the last switch state. | | COM | Analog Switch Common Pin | | NO | Analog Switch Normally Open Pin | | NC | Analog Switch Normally Closed Pin | | ADD | Address Input Pin | | N.C. | No Internal Connection | # **Ordering Information** | PART NO.<br>(BRAND) | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>DWG.# | |-------------------------------------|---------------------|------------------------|---------------| | ISL43841IR<br>(43841IR) | -40 to 85 | 20 Ld QFN | L20.4x4 | | ISL43841IRZ<br>(43841IR) (See Note) | -40 to 85 | 20 Ld QFN<br>(Pb-free) | L20.4x4 | \*Add "-T" suffix to part number for tape and reel packaging. NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B. ### **Absolute Maximum Ratings** | V+ to V0.3 to15V<br>V+ to GND0.3 to15V<br>V- to GND15 to 0.3V | |---------------------------------------------------------------| | Input Voltages | | LATCH, NO, ADD (Note 1)0.3 to ((V+) + 0.3V) | | Output Voltages | | COM (Note 1)0.3 to ((V+) + 0.3V) | | Continuous Current (Any Terminal) | | Peak Current NO, NC, or COM | | (Pulsed 1ms, 10% Duty Cycle, Max) ±100mA | #### **Thermal Information** | Thermal Resistance (Typical, Note 2) | θ <sub>JA</sub> (°C/W) | |------------------------------------------------|----------------------------------------| | 20 Ld 4x4 QFN Package | 45 | | Maximum Junction Temperature (Plastic Package) | | | Maximum Storage Temperature Range65 | 5 <sup>0</sup> C to 150 <sup>0</sup> C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (Lead Tips Only) | | | | | ### **Operating Conditions** | Temperature Range | | |-------------------|-------------------| | ISL43841IR | <br>-40°C to 85°C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 1. Signals on NO, COM, ADD, or LATCH exceeding V+ or V- are clamped by internal diodes. Limit forward diode current to maximum current ratings. - 2. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. # **Electrical Specifications:** $\pm$ **5V Supply** Test Conditions: $V_{SUPPLY} = \pm 4.5V$ to $\pm 5.5V$ , GND = 0V, $V_{INH} = 2.4V$ , $V_{INL} = 0.8V$ (Note 3), Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | (NOTE 4)<br>MIN | TYP | (NOTE 4)<br>MAX | UNITS | |-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------|-----------------|-------|-----------------|-------| | ANALOG SWITCH CHARACTERIS | STICS | • | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | V- | - | V+ | V | | ON Resistance, R <sub>ON</sub> | $V_S = \pm 4.5V$ , $I_{COM} = 2mA$ , $V_{NO} = 3V$ , | 25 | - | 44 | 50 | Ω | | | (See Figure 6) | Full | - | - | 80 | Ω | | R <sub>ON</sub> Matching Between Channels, | $V_S = \pm 4.5 \text{V}, I_{COM} = 2 \text{mA}, V_{NO} = 3 \text{V}, \text{ (Note 5)}$ | 25 | - | 1.3 | 4 | Ω | | $\Delta R_{ON}$ | | Full | - | - | 6 | Ω | | R <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | $V_S = \pm 4.5V$ , $I_{COM} = 2mA$ , $V_{NO} = \pm 3V$ , $0V$ , | 25 | - | 7.5 | 9 | Ω | | | (Note 6) | Full | - | - | 12 | Ω | | NO or NC OFF Leakage Current, | $V_S = \pm 5.5V$ , $V_{COM} = \pm 4.5V$ , $V_{NO} = +4.5V$ , (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | I <sub>NO(OFF)</sub> or I <sub>NC(OFF)</sub> | | Full | -2.5 | - | 2.5 | nA | | COM OFF Leakage Current, | $V_S = \pm 5.5V$ , $V_{COM} = \pm 4.5V$ , $V_{NO} = \pm 4.5V$ , (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | COM(OFF) | | Full | -2.5 | - | 2.5 | nA | | COM ON Leakage Current, | $V_S = \pm 5.5V$ , $V_{COM} = V_{NO} = \pm 4.5V$ , (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | ICOM(ON) | | Full | -2.5 | - | 2.5 | nA | | DIGITAL INPUT CHARACTERISTI | cs | | | | | | | Input Voltage High, V <sub>LATCHH</sub> , V <sub>ADDH</sub> | | Full | 2.4 | - | - | V | | Input Voltage Low, V <sub>LATCHL</sub> , V <sub>ADDL</sub> | | Full | - | - | 0.8 | V | | Input Current, LATCHH, LATCHL, IADDH, IADDL | $V_S = \pm 5.5V$ , $V_{\overline{LATCH}H}$ , $V_{ADD} = 0V$ or V+ | Full | -0.5 | 0.03 | 0.5 | μА | | DYNAMIC CHARACTERISTICS | | | | | | | | Address Transition Time, t <sub>TRANS</sub> | $V_S = \pm 4.5 \text{V}, V_{NO} = \pm 3 \text{V}, R_L = 300\Omega, C_L = 35 \text{pF},$ | 25 | - | 43 | 60 | ns | | | V <sub>IN</sub> = 0 to 3, (See Figure 1) | Full | - | - | 70 | ns | | Break-Before-Make Time, t <sub>BBM</sub> | $V_S$ = ±5.5V, $V_{NO}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, $V_{IN}$ = 0 to 3V, (See Figure 3) | Full | 2 | 7 | - | ns | | | II. | 1 | 1 | | I . | · | ### **Electrical Specifications: ±5V Supply** Test Conditions: $V_{SUPPLY}$ = $\pm 4.5V$ to $\pm 5.5V$ , GND = 0V, $V_{INH}$ = 2.4V, $V_{INL}$ = 0.8V (Note 3), Unless Otherwise Specified **(Continued)** | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | (NOTE 4) MIN | TYP | (NOTE 4) MAX | UNITS | |------------------------------------------|------------------------------------------------------------------------|--------------|--------------|------|--------------|-------| | Latch Setup Time, t <sub>S</sub> | (See Figure 4) | 25 | 25 | - | - | ns | | | | Full | 35 | - | - | ns | | Latch Hold Time, t <sub>H</sub> | (See Figure 4) | 25 | 0 | - | - | ns | | | | Full | 0 | - | - | ns | | Latch Pulse Width, t <sub>WPW</sub> | (See Figure 4) | 25 | 15 | - | - | ns | | | | Full | 25 | - | - | ns | | Charge Injection, Q | $C_L = 1.0$ nF, $V_G = 0$ V, $R_G = 0\Omega$ , (See Figure 2) | 25 | - | 0.3 | 1 | pC | | NO/NC OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 8) | 25 | - | 3 | - | pF | | COM OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 8) | 25 | - | 12 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 8) | 25 | - | 18 | - | pF | | OFF Isolation | $R_L = 50\Omega$ , $C_L = 15pF$ , $f = 100kHz$ , $V_{NO} = 1V_{RMS}$ , | 25 | - | 92 | - | dB | | Crosstalk, (Note 8) | (See Figures 5 and 7) | 25 | - | ≤110 | - | dB | | All Hostile Crosstalk, (Note 8) | | 25 | - | -105 | - | dB | | POWER SUPPLY CHARACTERIST | rics | 1 | 1 | | " | | | Power Supply Range | | Full | ±2 | - | ±6 | V | | Positive Supply Current, I+ | $V_S = \pm 5.5V$ , $V_{\overline{LATCHH}}$ , $V_{ADD} = 0V$ or V+, | 25 | -1 | 0.1 | 1 | μА | | | Switch On or Off | Full | -1 | - | 1 | μА | | Negative Supply Current, I- | | 25 | -1 | 0.1 | 1 | μА | | | | Full | -1 | - | 1 | μА | #### NOTES: - 3. $V_{IN}$ = logic voltage to configure the device in a given state. - 4. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 5. $\Delta R_{ON} = R_{ON} (MAX) R_{ON} (MIN)$ . - 6. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range. - 7. Leakage parameter is 100% tested at high temp, and guaranteed by correlation at 25°C. - 8. Between any two switches. # **Electrical Specifications + 12V Supply** Test Conditions: V+ = +10.8V to +13.2V, GND = 0V, $V_{INH}$ = 4V, $V_{INL}$ = 0.8V (Note 3), Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | (NOTE 4) MIN | TYP | (NOTE4)<br>MAX | UNITS | |-----------------------------------------------------|------------------------------------------------------------------------------|--------------|--------------|-------|----------------|-------| | ANALOG SWITCH CHARACTERIS | TICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON Resistance, R <sub>ON</sub> | V+ = 10.8V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> = 9V, (See Figure 6) | 25 | - | 37 | 45 | Ω | | | | Full | - | | 55 | Ω | | $R_{ON}$ Matching Between Channels, $\Delta R_{ON}$ | V+ = 10.8V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> = 9V, (Note 5) | 25 | - | 1.2 | 2 | Ω | | | | Full | - | - | 2 | Ω | | R <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 10.8V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> = 3V, 6V, 9V, (Note 6) | 25 | - | 5 | 7 | Ω | | | | Full | - | - | 7 | Ω | | NO or NC OFF Leakage Current, | V+ = 13.2V, V <sub>COM</sub> = 1V, 12V, V <sub>NO</sub> = 12V, 1V, (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | I <sub>NO(OFF)</sub> or I <sub>NC(OFF)</sub> | | Full | -2.5 | - | 2.5 | nA | # ISL43841 # **Electrical Specifications + 12V Supply** Test Conditions: V+ = +10.8V to +13.2V, GND = 0V, $V_{INH}$ = 4V, $V_{INL}$ = 0.8V (Note 3), Unless Otherwise Specified **(Continued)** | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | (NOTE 4) MIN | TYP | (NOTE4)<br>MAX | UNITS | |----------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------|--------------|-------|----------------|-------| | COM OFF Leakage Current, | V+ = 13.2V, V <sub>COM</sub> = 12V, 1V, V <sub>NO</sub> = 1V, 12V, (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | I <sub>COM(OFF)</sub> | | Full | -2.5 | - | 2.5 | nA | | COM ON Leakage Current, | V+ = 13.2V, V <sub>COM</sub> = 1V, 12V, V <sub>NO</sub> = 1V, 12V, or | 25 | -0.1 | 0.002 | 0.1 | nA | | I <sub>COM(ON)</sub> | floating, (Note 7) | Full | -2.5 | - | 2.5 | nA | | DIGITAL INPUT CHARACTERISTI | cs | | | | - | | | Input Voltage High, V <sub>LATCHH</sub> ,<br>V <sub>ADDH</sub> | | Full | 3.7 | 3.3 | - | V | | Input Voltage Low, V <sub>LATCH</sub> L, V <sub>ADDL</sub> | | Full | - | 2.7 | 0.8 | V | | Input Current, LATCHH, LATCHL, IADDH, IADDL | V+ = 13.2V, V <sub>LATCHH</sub> , V <sub>ADD</sub> = 0V or V+ | Full | -0.5 | 0.03 | 0.5 | μА | | DYNAMIC CHARACTERISTICS | | | | | | | | Address Transition Time, t <sub>TRANS</sub> | $V$ + = 10.8 $V$ , $V_{NO}$ = 10 $V$ , $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, | 25 | - | 27 | 50 | ns | | | V <sub>IN</sub> = 0 to 4, (See Figure 1) | Full | - | | 55 | ns | | Break-Before-Make Time Delay, t <sub>D</sub> | $V+ = 13.2V$ , $R_L = 300\Omega$ , $C_L = 35pF$ , $V_{NO} = 10V$ , $V_{IN} = 0$ to 4, (See Figure 3) | Full | 2 | 5 | - | ns | | Latch Setup Time, t <sub>S</sub> | (See Figure 4) | 25 | 25 | - | - | ns | | | | Full | 35 | - | - | ns | | Latch Hold Time, t <sub>H</sub> | (See Figure 4) | 25 | 0 | - | - | ns | | | | Full | 0 | - | - | ns | | Latch Pulse Width, tWPW | (See Figure 4) | 25 | 15 | - | - | ns | | | | Full | 25 | - | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , (See Figure 2) | 25 | - | 2.7 | 5 | pC | | OFF Isolation | $R_L = 50\Omega$ , $C_L = 15pF$ , $f = 100kHz$ , $V_{NO} = 1V_{RMS}$ , | 25 | - | 92 | - | dB | | Crosstalk, (Note 8) | (See Figures 5 and 7) | 25 | - | ≤110 | - | dB | | All Hostile Crosstalk, (Note 8) | | 25 | - | -105 | - | dB | | NO or NC OFF Capacitance, COFF | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 8) | 25 | - | 3 | - | pF | | COM OFF Capacitance,<br>CCOM(OFF) | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 8) | 25 | - | 12 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> = V <sub>COM</sub> = 0V, (See Figure 8) | 25 | - | 18 | - | pF | | POWER SUPPLY CHARACTERIST | rics | | | | • | | | Power Supply Range | | Full | 2 | - | 12 | V | | Positive Supply Current, I+ | V+ = 13.2V, V <sub>LATCHH</sub> , V <sub>ADD</sub> = 0V or V+, | Full | -1 | - | 1 | μА | | Positive Supply Current, I- | all channels On or Off | Full | -1 | - | 1 | μА | # ISL43841 **Electrical Specifications: 5V Supply** Test Conditions: V+ = +4.5V to +5.5V, V- = GND = 0V, $V_{INH}$ = 2.4V, $V_{INL}$ = 0.8V (Note 3), Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(NOTE 4) | TYP | MAX<br>(NOTE 4) | UNITS | |-------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------|-----------------|-------|-----------------|-------| | ANALOG SWITCH CHARACTERIS | STICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON Resistance, R <sub>ON</sub> | V+ = 4.5V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> = 3.5V, (See Figure 6) | 25 | - | 81 | 90 | Ω | | | | Full | - | - | 120 | Ω | | R <sub>ON</sub> Matching Between Channels, | V+ = 4.5V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> = 3V, (Note 5) | 25 | - | 2.2 | 4 | Ω | | $\Delta R_{ON}$ | | Full | - | - | 6 | Ω | | R <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 4.5V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> = 1V, 2V, 3V, (Note 6) | 25 | - | 11.5 | 17 | Ω | | | | Full | - | - | 24 | Ω | | NO or NC OFF Leakage Current, | V+ = 5.5V, V <sub>COM</sub> = 1V, 4.5V, V <sub>NO</sub> = 4.5V, 1V, (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | INO(OFF) or INC(OFF) | | Full | -2.5 | - | 2.5 | nA | | COM OFF Leakage Current, | V+ = 5.5V, V <sub>COM</sub> = 1V, 4.5V, V <sub>NO</sub> = 4.5V, 1V, (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | COM(OFF) | | Full | -2.5 | - | 2.5 | nA | | COM ON Leakage Current, | V+ = 5.5V, V <sub>COM</sub> = V <sub>NO</sub> = 4.5V, (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | ICOM(ON) | | Full | -2.5 | - | 2.5 | nA | | DIGITAL INPUT CHARACTERISTI | cs | | | | | | | Input Voltage High, V <sub>LATCHH</sub> , V <sub>ADDH</sub> | | Full | 2.4 | - | - | ٧ | | Input Voltage Low, V <sub>LATCH</sub> L, V <sub>ADDL</sub> | | Full | - | - | 0.8 | V | | Input Current, LATCHH, LATCHL, IADDH, IADDL | V+ = 5.5V, V <sub>LATCHH</sub> , V <sub>ADD</sub> = 0V or V+ | Full | -0.5 | 0.03 | 0.5 | μА | | DYNAMIC CHARACTERISTICS | | | | | • | | | Address Transition Time, t <sub>TRANS</sub> | $V$ + = 4.5V, $V_{NO}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, $V_{IN}$ = 0 to 3V, (See Figure 1) | 25 | - | 51 | 70 | ns | | | | Full | - | - | 85 | ns | | Break-Before-Make Time, t <sub>BBM</sub> | $V+ = 5.5V, V_{NO} = 3V, R_L = 300\Omega, C_L = 35pF, V_{IN} = 0 to 3V, (See Figure 3)$ | Full | 2 | 9 | - | ns | | Latch Setup Time, t <sub>S</sub> | (See Figure 4) | 25 | 25 | - | - | ns | | | | Full | 35 | - | - | ns | | Latch Hold Time, t <sub>H</sub> | (See Figure 4) | 25 | 0 | - | - | ns | | | | Full | 0 | - | - | ns | | Latch Pulse Width, t <sub>WPW</sub> | (See Figure 4) | 25 | 15 | - | - | ns | | | | Full | 25 | - | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , (See Figure 2) | 25 | - | 0.6 | 1.5 | рС | | OFF Isolation | $R_L = 50\Omega$ , $C_L = 15pF$ , $f = 100kHz$ , $V_{NO} = 1V_{RMS}$ , | 25 | - | 92 | - | dB | | Crosstalk, (Note 8) | (See Figures 5 and 7) | 25 | - | ≤110 | - | dB | | All Hostile Crosstalk, (Note 8) | 1 | 25 | - | -105 | - | dB | # **Electrical Specifications: 5V Supply** Test Conditions: V+ = +4.5V to +5.5V, V- = GND = 0V, $V_{INH}$ = 2.4V, $V_{INL}$ = 0.8V (Note 3), Unless Otherwise Specified (Continued) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(NOTE 4) | TYP | MAX<br>(NOTE 4) | UNITS | | |------------------------------|------------------------------------------------------------------------|--------------|-----------------|------|-----------------|-------|--| | POWER SUPPLY CHARACTERISTICS | | | | | | | | | Power Supply Range | | Full | 2 | - | 12 | V | | | Positive Supply Current, I+ | V+ = 5.5V, V- = 0V, V <sub>LATCH</sub> H, V <sub>ADD</sub> = 0V or V+, | 25 | -1 | -0.1 | 1 | μΑ | | | | Switch On or Off | Full | -1 | - | 1 | μΑ | | | Positive Supply Current, I- | | 25 | -1 | -0.1 | 1 | μΑ | | | | | Full | -1 | - | 1 | μΑ | | # **Electrical Specifications: 3.3V Supply** Test Conditions: V+ = +3.0V to +3.6V, V- = GND = 0V, $V_{INH}$ = 2.4V, $V_{INL}$ = 0.8V (Note 3), Unless Otherwise Specified | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(NOTE 4) | TYP | MAX<br>(NOTE 4) | UNITS | |----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------|-----------------|-------|-----------------|-------| | ANALOG SWITCH CHARACTERIS | STICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON Resistance, R <sub>ON</sub> | V+ = 3.0V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> = 1.5V, (See Figure 6) | 25 | - | 135 | 155 | Ω | | | | Full | - | - | 200 | Ω | | R <sub>ON</sub> Matching Between Channels, | V+ = 3.0V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> = 1.5V, (Note 5) | 25 | - | 3.4 | 8 | Ω | | $\Delta R_{ON}$ | | Full | - | - | 10 | Ω | | R <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 3.0V, I <sub>COM</sub> = 1.0mA, V <sub>NO</sub> = 0.5V, 1V, 2V, (Note 6) | 25 | - | 34 | 40 | Ω | | | | Full | - | - | 50 | Ω | | NO or NC OFF Leakage Current, | V+ = 3.6V, V <sub>COM</sub> = 0V, 4.5V, V <sub>NO</sub> = 3V, 1V, (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | INO(OFF) or INC(OFF) | | Full | -2.5 | - | 2.5 | nA | | COM OFF Leakage Current, | V+ = 3.6V, V <sub>COM</sub> = 0V, 4.5V, V <sub>NO</sub> = 3V, 1V, (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | ICOM(OFF) | | Full | -2.5 | - | 2.5 | nA | | COM ON Leakage Current, | V+ = 3.6V, V <sub>COM</sub> = V <sub>NO</sub> = 3V, (Note 7) | 25 | -0.1 | 0.002 | 0.1 | nA | | I <sub>COM(ON)</sub> | | Full | -2.5 | - | 2.5 | nA | | DIGITAL INPUT CHARACTERISTI | cs | | 1 | | | | | Input Voltage High, V <sub>LATCHH</sub> ,<br>V <sub>ADDH</sub> | | Full | 2.4 | - | - | V | | Input Voltage Low, V <sub>LATCH</sub> L, V <sub>ADDL</sub> | | Full | - | - | 0.8 | V | | Input Current, LATCHH, LATCHL, IADDH, IADDL | $V+ = 3.6V$ , $V_{\overline{LATCHH}}$ , $V_{ADD} = 0V$ or $V+$ | Full | -0.5 | 0.03 | 0.5 | μА | | DYNAMIC CHARACTERISTICS | | | 1 | | | | | Address Transition Time, t <sub>TRANS</sub> | V+ = 3.0V, $V_{NO}$ = 1.5V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, $V_{IN}$ = 0 to 3V, (See Figure 1) | 25 | - | 96 | 120 | ns | | | | Full | - | - | 145 | ns | | Break-Before-Make Time, t <sub>BBM</sub> | $V$ + = 3.6V, $V_{NO}$ = 1.5V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, $V_{IN}$ = 0 to 3V, (See Figure 3) | Full | 3 | 13 | - | ns | | Latch Setup Time, t <sub>S</sub> | (See Figure 4) | 25 | 50 | - | - | ns | | | | Full | 60 | - | - | ns | | Latch Hold Time, t <sub>H</sub> | (See Figure 4) | 25 | 0 | - | - | ns | | | | Full | 0 | - | - | ns | ### **Electrical Specifications: 3.3V Supply** Test Conditions: V+ = +3.0V to +3.6V, V- = GND = 0V, $V_{INH} = 2.4V$ , $V_{INL} = 0.8V$ (Note 3), Unless Otherwise Specified **(Continued)** | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>(NOTE 4) | TYP | MAX<br>(NOTE 4) | UNITS | |---------------------------------|--------------------------------------------------------------------------------------|--------------|-----------------|------|-----------------|-------| | Latch Pulse Width, tWPW | (See Figure 4) | 25 | 30 | - | - | ns | | | | Full | 40 | - | - | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , (See Figure 2) | 25 | - | 0.3 | 1 | рС | | OFF Isolation | $R_L = 50\Omega$ , $C_L = 15pF$ , $f = 100kHz$ , $V_{NO} = 1V_{RMS}$ , | 25 | - | 92 | - | dB | | Crosstalk, (Note 8) | (See Figures 5 and 7) | 25 | - | ≤110 | - | dB | | All Hostile Crosstalk, (Note 8) | | 25 | - | -105 | - | dB | | POWER SUPPLY CHARACTERIS | rics | | | | | , | | Power Supply Range | | Full | 2 | - | 12 | V | | Positive Supply Current, I+ | V+ = 3.6V, V- = 0V, $V_{\overline{LATCHH}}$ , $V_{ADD}$ = 0V or V+, Switch On or Off | 25 | -1 | 0.1 | 1 | μА | | | | Full | -1 | - | 1 | μА | | Positive Supply Current, I- | | 25 | -1 | 0.1 | 1 | μА | | | | Full | -1 | - | 1 | μА | ### Test Circuits and Waveforms Logic input waveform is inverted for switches that have the opposite logic sense. Repeat test for other switches. $C_L$ includes fixture and stray capacitance. $$V_{OUT} = V_{(NO)} \frac{R_L}{R_L + R_{(ON)}}$$ FIGURE 1A. ADDRESS t<sub>TRANS</sub> MEASUREMENT POINTS FIGURE 1B. ADDRESS t<sub>TRANS</sub> TEST CIRCUIT FIGURE 1. SWITCHING TIMES # Test Circuits and Waveforms (Continued) V<sub>G</sub> = C<sub>L</sub> V<sub>OUT</sub> V<sub>OUT</sub> C<sub>L</sub> InF Repeat test for other switches. FIGURE 2A. Q MEASUREMENT POINTS FIGURE 2B. Q TEST CIRCUIT FIGURE 2. CHARGE INJECTION Repeat test for other switches. $C_L$ includes fixture and stray capacitance. FIGURE 3A. t<sub>BBM</sub> MEASUREMENT POINTS FIGURE 3B. t<sub>BBM</sub> TEST CIRCUIT FIGURE 3. BREAK-BEFORE-MAKE TIME Repeat test for other switches. C<sub>L</sub> includes fixture and stray capacitance. $$V_{OUT} = V_{(NO)} \frac{R_L}{R_L + R_{(ON)}}$$ FIGURE 4A. LATCH $t_{\mbox{\scriptsize S}}, t_{\mbox{\scriptsize H}}, t_{\mbox{\scriptsize MPW}}$ MEASUREMENT POINTS FIGURE 4B. LATCH $t_{\text{S}}, t_{\text{H}}, t_{\text{MPW}}$ TEST CIRCUIT FIGURE 4. LATCH SETUP AND HOLD TIMES ### Test Circuits and Waveforms (Continued) FIGURE 5. OFF ISOLATION TEST CIRCUIT FIGURE 7. CROSSTALK TEST CIRCUIT # **Detailed Description** The ISL43841 analog switch offers a precise switching capability from a bipolar $\pm 2V$ to $\pm 6V$ or a single 2V to 12V supply with low on-resistance (39 $\Omega$ ) and high speed operation (toN = 38ns, toFF = 19ns) with dual 5V supplies. It has an latch bar pin to lock in the last switch address. The device is especially well suited for applications using $\pm 5V$ supplies. With $\pm 5V$ supplies the performance (R<sub>ON</sub>, Leakage, Charge Injection, ect.) is best in class. High frequency applications also benefit from the wide bandwidth, and the very high off isolation and crosstalk rejection. FIGURE 6. RON TEST CIRCUIT FIGURE 8. CAPACITANCE TEST CIRCUIT ### Supply Sequencing And Overvoltage Protection With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to V+(see Figure 9). To prevent forward biasing these diodes, V+ and V- must be applied before any input signals, and input signal voltages must remain between V+ and V-. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed. Logic inputs can easily be protected by adding a $1k\Omega$ resistor in series with the input (see Figure 9). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation. This method is not applicable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low R<sub>ON</sub> switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 9). These additional diodes limit the analog signal from 1V below V+ to 1V above V-. The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages. FIGURE 9. INPUT OVERVOLTAGE PROTECTION #### **Power-Supply Considerations** The ISL43841 construction is typical of most CMOS analog switches, in that they have three supply pins: V+, V-, and GND. V+ and V- drive the internal CMOS switches and set their analog voltage limits, so there are no connections between the analog signal path and GND. Unlike switches with a 13V maximum supply voltage, the ISL43841 15V maximum supply voltage provides plenty of room for the 10% tolerance of 12V supplies (±6V or 12V single supply), as well as room for overshoot and noise spikes. This switch device performs equally well when operated with bipolar or single voltage supplies. The minimum recommended supply voltage is 2V or ±2V. It is important to note that the input signal range, switching times, and onresistance degrade at lower supply voltages. Refer to the electrical specification tables and *Typical Performance Curves* for details. V+ and GND power the internal logic (thus setting the digital switching point) and level shifters. The level shifters convert the logic levels to switched V+ and V- signals to drive the analog switch gate terminals. #### Logic-Level Thresholds V+ and GND power the internal logic stages, so V- has no affect on logic thresholds. This switch family is TTL compatible (0.8V and 2.4V) over a V+ supply range of 2.7V to 10V. At 12V the $V_{IH}$ level is about 3.3V. This is still below the CMOS guaranteed high output minimum level of 4V, but noise margin is reduced. For best results with a 12V supply, use a logic family that provides a $V_{OH}$ greater than 4V. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. #### High-Frequency Performance In $50\Omega$ systems, signal response is reasonably flat even past 100MHz (see Figures 16 and 17). Figures 16 and 17 also illustrates that the frequency response is very consistent over varying analog signal levels. An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feed through from a switch's input to its output. Off Isolation is the resistance to this feed through, while Crosstalk indicates the amount of feed through from one switch to another. Figure 18 details the high Off Isolation and Crosstalk rejection provided by this family. At 10MHz, Off Isolation is about 55dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. Higher load impedances decrease Off Isolation and Crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance. ### Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and V-. One of these diodes conducts if any analog signal exceeds V+ or V-. Virtually all the analog leakage current comes from the ESD diodes to V+ or V-. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or V- and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and V- pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and GND. # Typical Performance Curves TA = 25°C, Unless Otherwise Specified FIGURE 10. ON RESISTANCE vs SUPPLY VOLTAGE FIGURE 12. ON RESISTANCE vs SWITCH VOLTAGE FIGURE 14. ADDRESS TRANS TIME vs SINGLE SUPPLY VOLTAGE FIGURE 11. ON RESISTANCE vs SWITCH VOLTAGE FIGURE 13. ON RESISTANCE vs SWITCH VOLTAGE FIGURE 15. ADDRESS TRANS TIME vs DUAL SUPPLY VOLTAGE # Typical Performance Curves T<sub>A</sub> = 25°C, Unless Otherwise Specified (Continued) FIGURE 16. FREQUENCY RESPONSE FIGURE 18. CROSSTALK AND OFF ISOLATION FIGURE 19. CHARGE INJECTION vs SWITCH VOLTAGE ### Die Characteristics SUBSTRATE POTENTIAL (POWERED UP): GND TRANSISTOR COUNT: 193 PROCESS: Si Gate CMOS # Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP) L20.4x4 20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220VGGD-1 ISSUE C) | SYMBOL | MIN | NOMINAL | MAX | NOTES | |--------|------|----------|------|-------| | Α | 0.80 | 0.90 | 1.00 | - | | A1 | - | - | 0.05 | - | | A2 | - | - | 1.00 | 9 | | A3 | | 0.20 REF | | 9 | | b | 0.18 | 0.23 | 0.30 | 5, 8 | | D | | 4.00 BSC | | - | | D1 | | 3.75 BSC | | 9 | | D2 | 1.95 | 2.10 | 2.25 | 7, 8 | | Е | | 4.00 BSC | | - | | E1 | | 3.75 BSC | | 9 | | E2 | 1.95 | 2.10 | 2.25 | 7, 8 | | е | | 0.50 BSC | | - | | k | 0.25 | - | - | - | | L | 0.35 | 0.60 | 0.75 | 8 | | L1 | - | - | 0.15 | 10 | | N | | 20 | | 2 | | Nd | | 5 | 3 | | | Ne | 5 | 5 | | 3 | | Р | - | - | 0.60 | 9 | | θ | - | - | 12 | 9 | Rev. 1 10/02 #### NOTES: - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. Nd and Ne refer to the number of terminals on each D and E. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - Features and dimensions A2, A3, D1, E1, P & θ are present when Anvil singulation method is used and not present for saw singulation. - Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9001 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com