# **General Description** The MAX4529 is a low-voltage T-switch designed for switching RF and video signals from DC to 300MHz in $50\Omega$ and $75\Omega$ systems. This switch is constructed in a "T" configuration, ensuring excellent high-frequency off isolation of -80dB at 10MHz. The MAX4529 can handle Rail-to-Rail® analog signals in either direction. On-resistance (70 $\Omega$ max) is flat (0.5 $\Omega$ max) over the specified signal range, using ±5V supplies. The off leakage current is less than 1nA at +25°C and 20nA at +85°C. This CMOS switch can operate with dual power supplies ranging from ±2.7V to ±6V or a single supply between +2.7V and +12V. All digital inputs have 0.8V/2.4V logic thresholds, ensuring both TTL- and CMOS-logic compatibility when using ±5V or a single +5V supply. # **Applications** RF Switching Video Signal Routing High-Speed Data Acquisition Test Equipment ATE Equipment Networking # **Features** - ♦ High 50Ω Off Isolation: -80dB at 10MHz - ♦ DC to 300MHz -3dB Signal Bandwidth - ♦ 70Ω Signal Paths with ±5V Supplies - ♦ 10Ω Signal-Path Flatness with ±5V Supplies - ♦ ±2.7V to ±6V Dual Supplies +2.7V to +12V Single Supply - ♦ Low Power Consumption: <1μW - ♦ Rail-to-Rail Bidirectional Signal Handling - ♦ >2kV ESD Protection per Method 3015.7 - ♦ TTL/CMOS-Compatible Inputs with Single +5V or ±5V # Ordering Information | PART | TEMP. RANGE | PIN-<br>PACKAGE | SOT<br>TOP MARK | |--------------|----------------|-----------------|-----------------| | MAX4529CPA | 0°C to +70°C | 8 Plastic DIP | _ | | MAX4529CSA | 0°C to +70°C | 8 Narrow SO | _ | | MAX4529CUA | 0°C to +70°C | 8 µMAX | _ | | MAX4529CUT-T | 0°C to +70°C | 6 SOT23-6 | AAAQ | | MAX4529C/D | 0°C to +70°C | Dice* | _ | | MAX4529EPA | -40°C to +85°C | 8 Plastic DIP | _ | | MAX4529ESA | -40°C to +85°C | 8 Narrow SO | _ | | MAX4529EUA | -40°C to +85°C | 8 µMAX | _ | | MAX4529EUT-T | -40°C to +85°C | 6 SOT23-6 | AAAQ | <sup>\*</sup>Contact factory for dice specifications. # Pin Configurations/Functional Diagrams/Truth Table Rail-to-Rail is a registered trademark of Nippon Motorola Ltd. Maxim Integrated Products 1 # **ABSOLUTE MAXIMUM RATINGS** | (Voltages referenced to GND) | | |--------------------------------------|---------------------------| | V+ | 0.3V, +13.0V | | V | 13.0V, +0.3V | | V+ to V | 0.3V, +13.0V | | All Other Pins (Note 1) | (V 0.3V) to $(V+ + 0.3V)$ | | Continuous Current into Any Terminal | ±10mA | | Peak Current into Any Terminal | | | (pulsed at 1ms, 10% duty cycle) | ±50mA | | ESD per Method 3015.7 | >2000V | | | | | Continuous Power Dissipation ( $T_A = +7$ ) | 0°C) | |---------------------------------------------|-----------------| | 8-Pin Plastic DIP (derate 9.09mW/°C | | | 8-Pin SO (derate 5.88mW/°C above 4 | ⊦70°C) 471mW | | 8-Pin µMAX (derate 4.1mW/°C above | +70°C) 330mW | | 6-Pin SOT23-6 (derate 7.1mW/°C abo | ove +70°C)571mW | | Operating Temperature Ranges | | | MAX4529C_ E | 0°C to +70°C | | MAX4529E_ E | 40°C to +85°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | **Note 1:** Voltages on all other pins exceeding V+ or V- are clamped by internal diodes. Limit forward diode current to maximum current rating. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **ELECTRICAL CHARACTERISTICS—Dual Supplies** $(V+=+4.5V \text{ to } +5.5V, V-=-4.5V \text{ to } -5.5V, V_{INL}=0.8V, V_{INH}=2.4V, V_{GND}=0V, T_A=T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $T_A=+25^{\circ}C$ .) | PARAMETER | SYMBOL | CONDITIONS | TA | MIN | TYP<br>(Note 2) | MAX | UNITS | |------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------|-------|-----|-----------------|-----|-------| | ANALOG SWITCH | | | | | | | | | Analog Signal Range | V <sub>COM</sub> , V <sub>N</sub> C | (Note 3) | C, E | V- | | V+ | V | | Signal-Path On-Resistance | В | V+ = 5V, V- = -5V, | +25°C | | 45 | 70 | | | Signal-Fatti Oti-nesistance | R <sub>ON</sub> | $V_{COM} = \pm 3V$ , $I_{COM} = 1mA$ | C, E | | | 100 | Ω | | Signal-Path On-Resistance<br>Flatness (Note 4) | RFLAT(ON) | V+ = 5V; V- = -5V; V <sub>COM</sub> = 3V,<br>0V, -3V; I <sub>COM</sub> = 1mA | +25°C | | 5 | 10 | Ω | | NC Off Leakage Current | I <sub>NC(OFF)</sub> | $I_{NC(OFF)}$ $V_{+} = 5.5V, V_{-} = -5.5V, V_{COM} = \pm 4.5V, V_{NC} = \mp 4.5V$ | +25°C | -1 | 0.02 | 1 | nA | | (Notes 5, 6) | | | C, E | -20 | | 20 | 1 IIA | | COM Off Leakage Current | loow(off) | $I_{COM(OFF)}$ $V+ = 5.5V, V- = -5.5V, V_{COM} = \pm 4.5V, V_{NC} = \mp 4.5V$ | +25°C | -1 | 0.02 | 1 | nA | | (Notes 5, 6) | ICOM(OFF) | | C, E | -20 | | 20 | | | COM On Leakage Current | loomon | V+ = 5.5V, V- = -5.5V, | +25°C | -2 | 0.02 | 2 | nA | | (Notes 5, 6) | ICOM(ON) | $V_{COM} = \pm 4.5V$ | C, E | -40 | | 40 | | | LOGIC INPUT | | | | | | | | | IN Input Logic Threshold High | VINH | | C, E | | 1.5 | 2.4 | V | | IN Input Logic Threshold Low | VINL | | C, E | 0.8 | 1.5 | | V | | IN Input Current Logic High or Low | I <sub>INH</sub> , I <sub>INL</sub> | V <sub>IN</sub> = 0.8V or 2.4V | C, E | -1 | 0.03 | 1 | μΑ | # **ELECTRICAL CHARACTERISTICS—Dual Supplies (continued)** $(V+ = +4.5V \text{ to } +5.5V, V- = -4.5V \text{ to } -5.5V, V_{INL} = 0.8V, V_{INH} = 2.4V, V_{GND} = 0V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $T_A = +25^{\circ}C$ .) | PARAMETER | SYMBOL | CONDITIONS | TA | MIN | TYP<br>(Note 2) | MAX | UNITS | |---------------------------|-----------------------|------------------------------------------------------------------|-------|------|-----------------|-----|-------| | SWITCH DYNAMIC CHARACTE | RISTICS | | | | | | | | Turn-On Time | ton | $V_{COM} = \pm 3V, V_{+} = 5V, V_{-} = -5V,$ | +25°C | | 45 | 75 | ns | | rum-on rime | iON | Figure 2 | C, E | | | 100 | 7 118 | | Turn-Off Time | toff | $V_{COM} = \pm 3V, V_{+} = 5V, V_{-} = -5V,$ | +25°C | | 37 | 75 | ns | | rum-on rime | TOFF | Figure 2 | C, E | | | 100 | 113 | | Charge Injection (Note 3) | Q | $C_L = 1.0$ nF, $V_{NC} = 0$ V, $R_S = 0$ Ω, Figure 3 | +25°C | | 5 | 10 | рС | | NC Off Capacitance | C <sub>NC</sub> (OFF) | V <sub>NC</sub> = GND, f = 1MHz, Figure 5 | +25°C | | 6 | | рF | | COM_ Off Capacitance | CCOM(OFF) | V <sub>COM</sub> = 0V, f = 1MHz, Figure 5 | +25°C | | 6 | | рF | | COM_ On Capacitance | C <sub>COM(ON)</sub> | V <sub>COM</sub> = V <sub>NC</sub> = 0V, f = 1MHz,<br>Figure 5 | +25°C | | 11.5 | | pF | | Off Isolation (Note 7) | V <sub>ISO</sub> | $R_L = 50\Omega$ , $V_{COM} = 1V_{RMS}$ , $f = 10MHz$ , Figure 4 | +25°C | | -80 | | dB | | -3dB Bandwidth | BW | $R_L = 50\Omega$ , Figure 4 | +25°C | | 300 | | MHz | | Distortion | THD+N | $V_{IN} = 5Vp-p, f < 20kHz,$ $600\Omega$ in and out | +25°C | | 0.004 | | % | | POWER SUPPLY | | | | | | | | | Power-Supply Range | V+, V- | | C, E | ±2.7 | | ±6 | V | | V+ Supply Current | 1+ | V+ = 5.5V, V <sub>IN</sub> = 0V or V+,<br>V- = -5.5V | +25°C | -1 | 0.05 | 1 | μΑ | | v + Supply Sulfell | 17 | | C, E | -10 | | 10 | μΛ | | V - Supply Current | - | $V+ = 5.5V$ , $V_{IN} = 0V$ or $V+$ , | +25°C | -1 | 0.05 | 1 | μΑ | | v - Supply Current | '- | V- = -5.5V | C, E | -10 | | 10 | μ, τ | # **ELECTRICAL CHARACTERISTICS—Single +5V Supply** $(V+ = +4.5V \text{ to } +5.5V, V- = 0V, V_{INL} = 0.8V, V_{INH} = 2.4V, V_{GND} = 0V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $T_A = +25^{\circ}C$ .) | PARAMETER | SYMBOL | CONDITIONS | TA | MIN | TYP<br>(Note 2) | MAX | UNITS | |------------------------------------|-------------------------------------|------------------------------------------------------------------|-------|-----|-----------------|------|-------| | ANALOG SWITCH | ' | | | | | | | | Analog Signal Range | V <sub>COM</sub> , V <sub>N</sub> C | (Note 3) | +25°C | 0 | | V+ | V | | Signal-Path On-Resistance | Ron | $V+ = 5V, V_{COM} = 3V,$ | +25°C | | 70 | 120 | Ω | | Signal-i atti Oti-Hesistance | HON | ICOM = 1mA | C, E | | | 150 | 52 | | NC Off Leakage Current | luo(OFF) | $V+ = 5.5V, V_{COM} = 1V,$ | +25°C | -1 | 0.02 | 1 | nA | | (Notes 5, 6, 8) | I <sub>NC(OFF)</sub> | V <sub>NC</sub> = 4.5V | C, E | -20 | | 20 | | | COM Off Leakage Current | loow(OFF) | $V+ = 5.5V, V_{COM} = 1V,$ | +25°C | -1 | 0.02 | 1 | nA | | (Notes 5, 6, 8) | ICOM(OFF) | $V_{NC} = 4.5V$ | C, E | -20 | | 20 | IIA | | COM On Leakage Current | loomon | V+ = 5.5V; V <sub>COM</sub> = 1V, 4.5V | +25°C | -2 | 0.02 | 2 | nA | | (Notes 5, 6, 8) | ICOM(ON) | V+ = 3.3V, VCOM = 1V, 4.3V | C, E | -40 | | 40 | | | LOGIC INPUT | · | | | | | | | | IN Input Logic Threshold High | V <sub>INH</sub> | | C, E | | 1.5 | 2.4 | V | | IN Input Logic Threshold Low | VINL | | C, E | 0.8 | 1.5 | | V | | IN Input Current Logic High or Low | I <sub>INH</sub> , I <sub>INL</sub> | V <sub>IN</sub> = 0.8V or 2.4V | C, E | -1 | 0.03 | 1 | μА | | SWITCH DYNAMIC CHARACTE | RISTICS | | | | | | | | Turn On Time (Note 2) | tou | V <sub>COM</sub> = 3V, V <sub>+</sub> = 5V, | +25°C | | 65 | 100 | 200 | | Turn-On Time (Note 3) | ton | Figure 2 | C, E | | | 120 | ns | | Turn-Off Time (Note 3) | to== | $V_{COM} = 3V, V_{+} = 5V,$ | +25°C | | 43 | 90 | no | | Turri-On Time (Note 3) | tOFF | Figure 2 | C, E | | | 110 | - ns | | Charge Injection (Note 3) | Q | $C_L = 1.0$ nF, $V_{NC} = 2.5$ V, $R_S = 0\Omega$ , Figure 3 | +25°C | | 1.5 | 10 | рС | | Off-Isolation (Note 7) | V <sub>ISO</sub> | $R_L = 50\Omega$ , $V_{COM} = 1V_{RMS}$ , $f = 10MHz$ , Figure 4 | +25°C | | -75 | | dB | | POWER SUPPLY | ' | | · | | | | • | | Power-Supply Range | V+ | V- = 0V | C, E | 2.7 | | 12.0 | V | | V+ Supply Current | l+ | V. F. F.V. V | +25°C | -1 | 0.05 | 1 | | | v + Supply Cullell | '+ | $V + = 5.5V$ , $V_{IN} = 0V$ or $V +$ | C, E | -10 | | 10 | μA | # **ELECTRICAL CHARACTERISTICS—Single +3V Supply** $(V+=+2.7V \text{ to } +3.6V, V-=0V, V_{INL}=0.4V, V_{INH}=2.4V, V_{GND}=0V, T_A=T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $T_A=+25^{\circ}C.)$ | PARAMETER | SYMBOL | CONDITIONS | TA | MIN | TYP<br>(Note 2) | MAX | UNITS | |------------------------------------|-------------------------------------|----------------------------------------------------------------------|-------|-----|-----------------|-----|-------| | ANALOG SWITCH | | | 1 | | | | | | Analog Signal Range | V <sub>COM</sub> , V <sub>NC</sub> | (Note 3) | +25°C | 0 | | V+ | V | | Cignal Dath On Dagistanas | D | $V+ = 2.7V, V_{COM} = 1.5V,$ | +25°C | | 175 | 400 | | | Signal-Path On-Resistance | R <sub>ON</sub> | I <sub>COM</sub> = 0.1mA | C, E | | | 500 | Ω | | LOGIC INPUT | • | | • | | | | • | | IN Input Logic Threshold High | VINH | (Note 3) | C, E | | 1.0 | 2.4 | V | | IN Input Logic Threshold Low | V <sub>INL</sub> | (Note 3) | C, E | 0.4 | 1.0 | | V | | IN Input Current Logic High or Low | I <sub>INH</sub> , I <sub>INL</sub> | V <sub>IN</sub> = 0.4V or 2.4V (Note 3) | C, E | -1 | | 1 | μΑ | | SWITCH DYNAMIC CHARACTER | ISTICS | | ' | | | | • | | Turn On Times | ton | $V_{COM} = 1.5V, V_{+} = 2.7V,$ | +25°C | | 150 | 300 | 200 | | Turn-On Time | ton | Figure 2 (Note 3) | C, E | | | 400 | ns | | Turn-Off Time | toff | V <sub>COM</sub> = 1.5V, V <sub>+</sub> = 2.7V,<br>Figure 2 (Note 3) | +25°C | | 70 | 150 | 200 | | Turn-Oil Time | | | C, E | | | 200 | ns | | POWER SUPPLY | • | | • | | | | • | | V. Supply Current | 1. | V. 2 CV VIII OV 27 V. | +25°C | -1 | 0.05 | 1 | | | V+ Supply Current | l+ | $V+ = 3.6V$ , $V_{IN} = 0V$ or $V+$ | C, E | -10 | | 10 | μA | - Note 2: The algebraic convention is used in this data sheet; the most negative value is shown in the minimum column. - Note 3: Guaranteed by design. - **Note 4:** Resistance flatness is defined as the difference between the maximum and the minimum value of on-resistance as measured over the specified analog signal range. - Note 5: Leakage parameters are 100% tested at the maximum rated hot temperature and guaranteed by correlation at +25°C. - Note 6: Guaranteed by design, not subject to production testing in SOT package. - **Note 7:** Off isolation = $20log_{10}$ ( $V_{COM} / V_{NC}$ ), $V_{COM}$ = output, $V_{NC}$ = input to off switch. - Note 8: Leakage testing for single-supply operation is guaranteed by testing with dual supplies. # **Typical Operating Characteristics** $(V+=+5V,\,V-=-5V,\,GND=0V,\,T_A=+25^{\circ}C,\,packages\,are\,surface\,mount,\,unless\,otherwise\,noted.)$ # Typical Operating Characteristics (continued) (V+ = +5V, V- = -5V, GND = 0V, T<sub>A</sub> = +25°C, packages are surface mount, unless otherwise noted.) # **Pin Description** | | PIN | NAME | FUNCTIONS | |---------|-------------|------|-----------------------------------------------------------------------------------------------------------------------| | SOT23-6 | DIP/SO/µMAX | NAME | FUNCTION* | | _ | 1, 6 | N.C. | Not Internally Connected | | 1 | 2 | NC | Analog Switch Normally Closed** Terminal | | 2 | 8 | V+ | Positive Supply-Voltage Input (analog and digital). The voltage difference between V+ and V- should never exceed 12V. | | 3 | 5 | V- | -5V Supply Input. Connect to GND for single-supply operation. | | 4 | 4 | IN | Logic-Level Control Input. Logic-level voltages should never exceed V+ or V | | 5 | 3 | GND | RF and Logic Ground. Connect to ground plane. | | 6 | 7 | СОМ | Analog Switch Common** Terminal. Analog signal voltages should never exceed V+ or V | - \* All pins except N.C. have ESD diodes to V- and V+. - \*\* NC and COM pins are identical and interchangeable. Either may be considered as an input or output; signals pass equally well in either direction. # **Theory of Operation** # **Logic-Level Translators** The MAX4529 is constructed as a high-frequency "T" switch, as shown in Figure 1. The logic-level input, IN, is translated by amplifier A1 into a V+ to V- logic signal that drives inverter A2. Amplifier A2 drives the gates of N-channel MOSFETs N1 and N2 from V+ to V-, turning them fully on or off. The same signal drives inverter A3 (which drives the P-channel MOSFETs P1 and P2) from V+ to V-, turning them fully on or off, and drives the N-channel MOSFET N3 off and on. The logic-level threshold is determined by V+ and GND. The voltage on GND is usually at ground potential, but it may be set to any voltage between (V+ - 2V) and V-. When the voltage between V+ and GND is less than 2V, the level translators become very slow and unreliable. Normally, GND should be connected to the ground plane. # **Switch On Condition** When the switch is on, MOSFETs N1, N2, P1, and P2 are on and MOSFET N3 is off. The signal path is COM to NC, and because both N-channel and P-channel MOSFETs act as pure resistances, it is symmetrical (i.e., signals may pass in either direction). The off MOSFET, N3, has no DC conduction, but has a small amount of capacitance to GND. The four on MOSFETs also have capacitance to ground that, together with the series resistance, forms a lowpass filter. All of these capaci- Figure 1. T-Switch Construction tances are distributed evenly along the series resistance, so they act as a transmission line rather than a simple R-C filter. This helps to explain the exceptional 300MHz bandwidth when the switches are on. Typical attenuation in $50\Omega$ systems is -2dB and is reasonably flat up to 100MHz. Higher-impedance circuits show even lower attenuation (and vice versa), but slightly lower bandwidth due to the increased effect of the internal and external capacitance and the switch's internal resistance. The MAX4529 is a optimized for ±5V operation. Using lower supply voltages or a single supply increases switching time, on-resistance (and therefore on-state attenuation), and nonlinearity. # **Switch Off Condition** When the switch is off, MOSFETs N1, N2, P1, and P2 are off and MOSFET N3 is on. The signal path is through the off-capacitances of the series MOSFETs, but it is shunted to ground by N3. This forms a high-pass filter whose exact characteristics depend on the source and load impedances. In $50\Omega$ systems, and below 10MHz, the attenuation can exceed 80dB. This value decreases with increasing frequency and increasing circuit impedances. External capacitance and board layout have a major role in determining overall performance. # Applications Information Power-Supply Considerations # Overview The MAX4529's construction is typical of most CMOS analog switches. It has three supply pins: V+, V-, and GND. V+ and V- are used to drive the internal CMOS switches and set the limits of the analog voltage on any switch. Reverse ESD protection diodes are internally connected between each analog signal pin and both V+ and V-. If the voltage on any pin exceeds V+ or V-, one of these diodes will conduct. During normal operation these reverse-biased ESD diodes leak, forming the only current drawn from V-. Virtually all the analog leakage current is through the ESD diodes. Although the ESD diodes on a given signal pin are identical, and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or V- and the analog signal. This means their leakages vary as the signal varies. The *difference* in the two diode leakages from the signal path to the V+ and V- pins constitutes the analog signal-path leakage current. All analog leakage current flows to the supply terminals, not to the other switch terminal. This explains how both sides of a given switch can show leakage currents of either the same or opposite polarity. When the switch is on, there is no connection between the analog signal paths and GND. The analog signal paths consist of an N-channel and P-channel MOSFET with their sources and drains paralleled and their gates driven out of phase with V+ and V- by the logic-level translators. V+ and GND power the internal logic and logic-level translators, and set the input logic thresholds. The logic-level translators convert the logic levels to switched V+ and V- signals to drive the gates of the analog switches. This drive signal is the only connection between the logic supplies and the analog supplies. All pins have ESD protection to V+ and to V-. Increasing V- has no effect on the logic-level thresholds, but it does increase the drive to the P-channel switches, reducing their on-resistance. V- also sets the negative limit of the analog signal voltage. The logic-level thresholds are CMOS and TTL compatible when V+ is +5V. As V+ is raised, the threshold increases slightly; when V+ reaches +12V, the level threshold is about 3.1V, which is above the TTL output high-level minimum of 2.8V, but still compatible with CMOS outputs. # Bipolar-Supply Operation The MAX4529 operates with bipolar supplies between ±2.7V and ±6V. The V+ and V- supplies need not be symmetrical, but their sum cannot exceed the absolute maximum rating of 13.0V. Do not connect the MAX4529 V+ pin to +3V and connect the logic-level input pins to TTL logic-level signals. TTL logic-level outputs can exceed the absolute maximum ratings, causing damage to the part and/or external circuits. # **CAUTION:** The absolute maximum V+ to V- differential voltage is 13.0V. Typical "±6-Volt" or "12-Volt" supplies with ±10% tolerances can be as high as 13.2V. This voltage can damage the MAX4529. Even ±5% tolerance supplies may have overshoot or noise spikes that exceed 13.0V. # Single-Supply Operation The MAX4529 operates from a single supply between +2.7V and +12V when V- is connected to GND. All of the bipolar precautions must be observed. Note, however, that these parts are optimized for ±5V operation, and most AC and DC characteristics are degraded significantly when departing from ±5V. As the overall supply voltage (V+ to V-) is lowered, switching speed, on-resistance, off isolation, and distortion are degraded (see *Typical Operating Characteristics*). Single-supply operation also limits signal levels and interferes with grounded signals. When V- = 0V, AC signals are limited to -0.3V. Voltages below -0.3V can be clipped by the internal ESD-protection diodes, and the parts can be damaged if excessive current flows. NIXIN # Single-Supply Operation Above 5V The MAX4529 is designed for operation from single +5V or dual ±5V supplies. As V+ is increased above 5V, the logic-level threshold voltage increases and the supply current increases. In addition, if the logic levels are not driven rail-to-rail, the analog signal pins, COM and NC, can conduct a significant DC current (up to 1mA) to the supply pins. This current can add an unwanted DC bias to the signal. Therefore, when operating V+ above 5V, always drive the IN pin rail-to-rail. ### Power Off When power to the MAX4529 is off (i.e., V+=0V and V=0V), the Absolute Maximum Ratings still apply. This means that neither logic-level inputs on IN nor signals on COM or NC can exceed $\pm 0.3V$ . Voltages beyond $\pm 0.3V$ cause the internal ESD-protection diodes to conduct, and the parts can be damaged if excessive current flows. # Grounding # DC Ground Considerations Satisfactory high-frequency operation requires that careful consideration be given to grounding. For most applications, a ground plane is strongly recommended, and GND should be connected to it with solid copper. In systems that have separate digital and analog (signal) grounds, connect these switch GND pins to analog ground. Preserving a good signal ground is much more important than preserving a digital ground. Ground current is only a few nanoamps. The logic-level input, IN, has voltage thresholds determined by V+ and GND. (V- does not influence the logic-level threshold.) With +5V and 0V applied to V+ and GND, the threshold is about 1.6V, ensuring compatibility with TTL- and CMOS-logic drivers. The GND pin can be connected to separate voltage potentials if the logic-level input is not a normal logic signal. (The GND voltage cannot exceed (V+ - 2V) or V-.) Elevating GND reduces off isolation. Note, however, that IN can be driven more negative than GND, as far as V-. GND does not have to be removed from 0V when IN is driven from bipolar sources, but the voltage on IN should never exceed V-. GND should be separated from 0V only if the logic-level threshold has to be changed. If the GND pin is not connected to 0V, it should be bypassed to the ground plane with a surface-mount 10nF capacitor to maintain good RF grounding. DC current in the IN and GND pins is less than 1nA, but increases with switching frequency. # AC Ground and Bypassing A ground plane is mandatory for satisfactory high-frequency operation. (Prototyping using hand wiring or wire-wrap boards is strongly discouraged.) Connect any 0V GND pins to the ground plane with solid copper. (The GND pin extends the high-frequency ground through the package wire-frame, into the silicon itself, thus improving isolation.) The ground plane should be solid metal underneath the device, without interruptions. There should be no traces under the device itself. For DIP packages, this applies to both sides of a two-sided board. Failure to observe this will have a minimal effect on the "on" characteristics of the switch at high frequencies, but it will degrade the off isolation and crosstalk. V+ and V- pins should be bypassed to the ground plane with surface-mount 10nF capacitors. For DIP packages, they should be mounted as close as possible to the pins on the same side of the board as the device. Do not use feedthroughs or vias for bypass capacitors. For surface-mount packages, the pins are so close to each other that the bypass capacitors should be mounted on the opposite side of the board from the device. In this case, use short feedthroughs or vias, directly under the V+ and V- pins. Any GND pin not connected to 0V should be similarly bypassed. If V-is 0V, connect it directly to the ground plane with solid copper. Keep all leads short. # **Signal Routing** Keep all signal leads as short as possible. Separate all signal leads from each other and other traces with the ground plane on both sides of the board. Where possible, use coaxial cable instead of printed circuit board traces. # **Board Layout** IC sockets degrade high-frequency performance and should not be used if signal bandwidth exceeds 5MHz. Surface-mount parts, having shorter internal lead frames, provide the best high-frequency performance. Keep all bypass capacitors close to the device, and separate all signal leads with ground planes. Such grounds tend to be wedge-shaped as they get closer to the device. Use vias to connect the ground planes on each side of the board, and place the vias in the apex of the wedge-shaped grounds that separate signal leads. Logic-level signal lead placement is not critical. # **Test Circuits/Timing Diagrams** Figure 2. Switching Time Figure 3. Charge Injection # Test Circuits/Timing Diagrams (continued) Figure 4. On Loss and Off Isolation # OV OR V+ IN V+ NC MAX4529 COM GND -5V TMHz CAPACITANCE ANALYZER Figure 5. NC and COM Capacitance # **Chip Topography** TRANSISTOR COUNT: 78 SUBSTRATE INTERNALLY CONNECTED TO V+ N.C. = NO CONNECTION # Package Information Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.