### **General Description** The MAX8731 is an SMBus™ programmable multichemistry battery charger. The MAX8731 uses a minimal command set to easily program the charge voltage, charge current, and adapter current limit. The MAX8731 charges one to four Li+ series cells and delivers up to 8A charge current. The MAX8731 drives n-channel MOSFETs for improved efficiency and reduced cost. Low-offset current-sense amplifiers provide high accuracy with $10m\Omega$ sense resistors. The MAX8731 current-sense amplifiers provide high accuracy (3% at 3.5A) and also provide fast cycle-bycycle current-mode control to protect against battery short circuit and system load transients. The charger employs dual remote-sense, which reduces charge time by measuring the feedback voltage directly at the battery, improving accuracy of initial transition into constant-voltage mode. The MAX8731 provides 0.5% battery voltage accuracy directly at the battery terminal. The MAX8731 provides a digital output that indicates the presence of the AC adapter, as well as an analog output that indicates the adapter current within 4% accuracy. The MAX8731 is available in a small 5mm x 5mm. 28-pin, thin (0.8mm) QFN package. An evaluation kit is available to reduce design time. The MAX8731 is available in lead-free packages. SMBus is a trademark of Intel Corp. ### **Applications** **Notebook Computers** **Tablet PCs** **Medical Devices** Portable Equipment with Rechargeable Batteries ### Pin Configuration #### **Features** - ♦ 0.5% Battery Voltage Accuracy - **♦** 3% Input Current-Limit Accuracy - **♦** 3% Charge-Current Accuracy - ♦ SMBus 2-Wire Serial Interface - **♦ Cycle-by-Cycle Current Limit Battery Short-Circuit Protection Fast Response for Pulse Charging Fast System-Load-Transient Response** - ♦ Dual-Remote-Sense Inputs - **♦** Monitor Outputs for **Adapter Current (4% Accuracy) AC Adapter Detection** - ♦ 11-Bit Battery Voltage Setting - ♦ 6-Bit Charge-Current/Input-Current Setting - ♦ 8A (max) Battery Charger Current - ♦ 11A (max) Input Current - ♦ +8V to +26V Input Voltage Range - ♦ Charges Li+, NiMH, and NiCd Battery Chemistries ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|----------------|-------------------------| | MAX8731ETI+ | -40°C to +85°C | 28 Thin QFN (5mm x 5mm) | <sup>+</sup>Indicates lead-free packaging. ### Typical Operating Circuit Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS** | DCIN, CSSN, CSIN, FBSA, FBSI | B to GND0.3V to +28V | |-------------------------------|-----------------------------| | CSSP to CSSN, CSIP to CSIN, F | GND to GND0.3V to +0.3V | | BST to GND | 0.3V to +32V | | BST to LX | 0.3V to +6V | | DHI to LX | 0.3V to $+(V_{BST} + 0.3)V$ | | DLO to PGND | 0.3V to +(LDO + 0.3)V | | LX to GND | 6V to +28V | | CCI, CCS, CCV, DAC, REF, | | | IINP to GND | 0.3V to $(V_{VCC} + 0.3)V$ | | V <sub>DD</sub> , SCL, SDA, BATSEL, ACIN, ACOK, V <sub>CC</sub><br>LDO to PGND | | |--------------------------------------------------------------------------------|----------------| | 28-Pin Thin QFN | | | (derate 20.8mW/°C above +70°C) | 1666.7 mW | | Operating Temperature Range | | | Junction Temperature | +150°C | | Storage Temperature Range | 60°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DCIN} = V_{LX} = V_{CSSP} = V_{CSSN} = 19V, V_{BST} - V_{LX} = 4.5V, V_{FBSA} = V_{FBSB} = V_{CSIP} = V_{CSIN} = 16.8V, BATSEL = GND = PGND = 0, C_{LDO} = 1\mu F, V_{CC} = LDO, C_{REF} = 1\mu F, C_{DAC} = 0.1\mu F, V_{DD} = 3.3V, ACIN = 2.5V; pins CCI, CCV, and CCS are compensated per Figure 1;$ **T\_A = 0°C to +85°C** $, unless otherwise noted. Typical values are at T_A = +25°C.)$ | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|-------| | CHARGE-VOLTAGE REGULATION | ON CONTRACTOR OF THE CONTRACTO | | | | | | | Charging Naltage () Ov. 41 AO | 16.716 | 16.8 | 16.884 | V | | | ChargingVoltage() = 0x41A0 | -0.5 | | +0.5 | % | | | Charging/(altage/) 0v2120 | 12.491 | 12.592 | 12.693 | V | | Battery Full-Charge Voltage and | ChargingVoltage() = 0x3130 | -0.8 | | +0.8 | % | | Accuracy | Charging/(altage() 0,2000 | 8.333 | 8.4 | 8.467 | V | | | ChargingVoltage() = 0x20D0 | -0.8 | | +0.8 | % | | | Charging/(altage() 0v1060 | 4.15 | 4.192 | 4.234 | V | | | ChargingVoltage() = 0x1060 | -1.0 | | +1.0 | % | | Battery Undervoltage-Lockout<br>Trip Point for Trickle Charge | | | 2.5 | | V | | CHARGE-CURRENT REGULATION | ON | | | | | | CSIP to CSIN Full-Scale Current-<br>Sense Voltage | | 78.22 | 80.64 | 83.06 | mV | | | RS2 (Figure 1) = $10m\Omega$ ; | 7.822 | 8.064 | 8.306 | Α | | | ChargingCurrent() = 0x1f80 | -3 | | +3 | % | | | RS2 (Figure 1) = $10m\Omega$ ; | 3.809 | 3.968 | 4.126 | А | | Charge Current and Accuracy | ChargingCurrent() = 0x0f80 | -4 | | +4 | % | | | RS2 (Figure 1) = $10m\Omega$ ;<br>ChargingCurrent() = $0x0080$ (128mA) | 64 | | 400 | mA | | Charge-Current Gain Error | Based on ChargeCurrent() = 128mA and 8.064A | -2 | | +2 | % | | FBSA/FBSB/CSIP/CSIN Input Voltage Range | | 0 | | 19 | V | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DCIN} = V_{LX} = V_{CSSP} = V_{CSSN} = 19V, V_{BST} - V_{LX} = 4.5V, V_{FBSA} = V_{FBSB} = V_{CSIP} = V_{CSIN} = 16.8V, BATSEL = GND = PGND = 0, C_{LDO} = 1\mu F, V_{CC} = LDO, C_{REF} = 1\mu F, C_{DAC} = 0.1\mu F, V_{DD} = 3.3V, ACIN = 2.5V; pins CCI, CCV, and CCS are compensated per Figure 1;$ **TA = 0°C to +85°C**, unless otherwise noted. Typical values are at TA = +25°C.) | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------|-------|------|----------------|------| | Battery Quiescent Current | Adapter present, not charging, I <sub>CSIP</sub> + I <sub>CSIN</sub> + I <sub>LX</sub> + I <sub>FBS</sub> , V <sub>FBS</sub> = V <sub>LX</sub> = V <sub>CSIN</sub> = V <sub>CSIP</sub> = 19V | | | 2 | 5 | μA | | | Battery Quiescent Current | | | x + IFBSA + IFBSB + ICSSP<br>CSIP = 19V, VDCIN = 0V | | | +1 | μА | | | | V <sub>Adapter</sub> = 26V, V <sub>Ba</sub><br>charging | attery = 16.8V, not | | 200 | 500 | μΑ | | Adapter Ouissant Current | IDCIN + | V <sub>Adapter</sub> = 19V, | Charging | | 0.4 | 1 | mA | | Adapter Quiescent Current | ICSSP +<br>ICSSN | V <sub>Battery</sub> = 16.8V | Not charging | | 200 | 500 | μΑ | | | 103311 | V <sub>Adapter</sub> = 8V, | Charging | | 0.4 | 1 | mA | | | | V <sub>Battery</sub> = 4V | Not charging | | 200 | 500 | μΑ | | INPUT-CURRENT REGULATION | | | · | | | | | | CSSP to CSSN Full-Scale<br>Current-Sense Voltage | VFBS_ = 1 | 9V | | 106.7 | 110 | 113.3 | mV | | Input Current Accuracy | RS1 (Figure<br>3584mA | RS1 (Figure 1) = $10m\Omega$ , InputCurrent() = $11004mA$ or $3584mA$ | | -3 | | +3 | % | | | RS1 (Figure | $= 1) = 10 \text{m}\Omega$ , InputCu | rrent() = 2048mA | -5 | | +5 | % | | POR Input Current | RS1 (Figure | e 1) = 10mΩ | | | 256 | | mA | | Input Current-Limit Gain Error | D | 1004 | A 44004 A | -2 | | +2 | % | | Input Current-Limit Offset | Based on I | nputCurrent() = 1024 | mA and 11004mA | -1 | | +1 | mV | | CSSP/CSSN Input Voltage Range | | | | 8 | | 26 | V | | IINP Transconductance | VCSSP - CS | <sub>SN</sub> = 110mV | | 2.85 | 3.0 | 3.15 | mA/V | | IINP Offset | Based on \ | CSSP - CSSN = 110m | V and 20mV | -1.5 | | +1.5 | mV | | | VCSSP - CS | <sub>SN</sub> = 110mV | | -5 | | +5 | | | IINP Accuracy | VCSSP - CSSN = 55mV or 35mV | | | -4 | | +4 | % | | | VCSSP - CSSN = 20mV | | -10 | | +10 | | | | IINP Output Voltage Range | | | | 0 | | 3.5 | V | | SUPPLY AND LINEAR REGULAT | OR | | | | | | | | DCIN, Input Voltage Range | | | | 8.0 | | 26.0 | V | | DCIN Undervoltage-Lockout | DCIN fallin | g | | 7 | 7.4 | | V | | Trip Point | DCIN rising | | | 7.5 | 7.85 | 1 <sup>v</sup> | | | Power-Fail Threshold | VCSSP - VC | SIN falling | | 9 | 15 | 21 | m\/ | | rower-raii miesnoid | VCSSP - VC | SIN rising | | 160 | 210 | 271 | mV | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DCIN} = V_{LX} = V_{CSSP} = V_{CSSN} = 19V, V_{BST} - V_{LX} = 4.5V, V_{FBSA} = V_{FBSB} = V_{CSIP} = V_{CSIN} = 16.8V, BATSEL = GND = PGND = 0, C_{LDO} = 1\mu F, V_{CC} = LDO, C_{REF} = 1\mu F, C_{DAC} = 0.1\mu F, V_{DD} = 3.3V, ACIN = 2.5V; pins CCI, CCV, and CCS are compensated per Figure 1;$ **TA = 0°C to +85°C**, unless otherwise noted. Typical values are at TA = +25°C.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------|-----------------------------------------------------------------------------|-------|-------|-------|-------| | LDO Output Voltage | 8.0V < V <sub>DCIN</sub> < 28V, no load | 5.25 | 5.4 | 5.55 | V | | LDO Load Regulation | 0 < I <sub>LDO</sub> < 30mA | | 34 | 100 | mV | | LDO Undervoltage-Lockout Threshold | V <sub>DCIN</sub> = 8.0V, V <sub>LDO</sub> falling | 3.20 | 4 | 5.15 | V | | V <sub>DD</sub> Range | | 2.7 | | 5.5 | V | | V <sub>DD</sub> UVLO Rising | | | 2.5 | 2.7 | V | | V <sub>DD</sub> UVLO Hysteresis | | | 100 | | mV | | V <sub>DD</sub> Quiescent Current | DCIN < 6V, V <sub>DD</sub> = 5.5V, SCL = SDA = 5.5V | | 16 | 27 | μΑ | | REFERENCE | | | | | | | REF Output Voltage | 0 < I <sub>REF</sub> < 500μA | 4.071 | 4.096 | 4.120 | V | | REF Undervoltage-Lockout Trip Point | REF falling | | 3.1 | 3.9 | V | | ACOK | | | | | | | ACOK Sink Current | V <sub>ACOK</sub> = 0.4V, ACIN = 1.5V | 1 | | | mA | | ACOK Leakage Current | V <sub>ACOK</sub> = 5.5V, ACIN = 2.5V | | | 1 | μΑ | | ACIN | | | | | | | ACIN Threshold | | 2.007 | 2.048 | 2.089 | V | | ACIN Threshold Hysteresis | | 10 | 20 | 30 | mV | | ACIN Input Bias Current | | -1 | | +1 | μΑ | | REMOTE-SENSE INPUTS | | | | | | | FBS_Range | V <sub>CSIN</sub> - V <sub>FBS</sub> | 0 | | 200 | mV | | FBS_ Gain | ΔV <sub>CSIN</sub> / Δ(V <sub>CSIN</sub> - V <sub>FBS</sub> _) | 0.95 | 1.00 | 1.05 | V/V | | CSIN-FBS_ Clamp Voltage | | 225 | 250 | 275 | mV | | FBS_ Bias Current | Charger switching, FBS_ selected | | | 14 | μΑ | | FBS_ Bias Current | Charger not switching or FBS_ not selected | -2 | | +2 | μΑ | | SWITCHING REGULATOR | | | | | | | Off-Time | $V_{CSIN} = 16.0V$ , $V_{CSSP} = 19V$ | 360 | 400 | 440 | no | | On-Time | V <sub>CSIN</sub> = 16.0V, V <sub>CSSP</sub> = 17V | 260 | 300 | 360 | ns | | BST Supply Current | DHI high | | 500 | 800 | μΑ | | LX Input Bias Current | V <sub>DCIN</sub> = 28V, V <sub>CSIN</sub> = V <sub>LX</sub> = 20V, DHI low | | | 2 | μΑ | | Maximum Discontinuous-Mode Peak<br>Current (I <sub>MIN</sub> ) | | | 0.5 | | А | | DHI On-Resistance Low | I <sub>DHI</sub> = -10mA | | 1 | 3 | Ω | | DHI On-Resistance High | I <sub>DHI</sub> = 10mA | | 3 | 5 | Ω | | DLO On-Resistance High | I <sub>DLO</sub> = 10mA | | 3 | 5 | Ω | | DLO On-Resistance Low | $I_{DLO} = -10$ mA | | 1 | 3 | Ω | · \_\_\_\_\_\_\_////// ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DCIN} = V_{LX} = V_{CSSP} = V_{CSSN} = 19V, V_{BST} - V_{LX} = 4.5V, V_{FBSA} = V_{FBSB} = V_{CSIP} = V_{CSIN} = 16.8V, BATSEL = GND = PGND = 0, C_{LDO} = 1\mu F, V_{CC} = LDO, C_{REF} = 1\mu F, C_{DAC} = 0.1\mu F, V_{DD} = 3.3V, ACIN = 2.5V; pins CCI, CCV, and CCS are compensated per Figure 1;$ **TA**=**0**°**C**to +8**5**°**C**, unless otherwise noted. Typical values are at TA = +25°C.) | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------|--------|-------|--------|-------| | ERROR AMPLIFIERS | | | | | | | | GMV Amplifier Transconductance | ChargingVol | tage() = 16.8V, V <sub>FBS</sub> _ = 16.8V | 0.0625 | 0.125 | 0.2500 | mA/V | | GMI Amplifier Transconductance | ChargingCu | urrent() = 3968mA, V <sub>CSIP</sub> - V <sub>CSIN</sub> = 39.68mV | 0.5 | 1 | 2.0 | mA/V | | GMS Amplifier Transconductance | InputCurren | t() = 3968mA, V <sub>CSSP</sub> - V <sub>CSSN</sub> = 79.36mV | 0.5 | 1 | 2.0 | mA/V | | CCI/CCS/CCV Clamp Voltage | 0.25V < V <sub>C</sub> ( | CI/S/V < 2.0V | 120 | 250 | 600 | mV | | LOGIC LEVELS | | | | | | | | SDA/SCL Input Low Voltage | $V_{DD} = 2.7V$ | to 5.5V | | | 0.8 | V | | SDA/SCL Input High Voltage | $V_{DD} = 2.7V$ | to 5.5V | 2.1 | | | V | | SDA/SCL Input Bias Current | $V_{DD} = 2.7V$ | to 5.5V | -1 | | +1 | μΑ | | BATSEL Input Low Voltage | | | | | 0.8 | V | | BATSEL Input High Voltage | | | 2.1 | | | V | | BATSEL Input Bias Current | | | -1 | | +1 | μΑ | | SDA, Output Sink Current | V(SDA) = 0.4 | 4V | 6 | | | mA | | SMBus TIMING SPECIFICATION | S (V <sub>DD</sub> = 2.7V | to 5.5V) (see Figures 4 and 5) | | | | | | PARAMETERS | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | SMBus Frequency | fsmb | | 10 | | 100 | kHz | | Bus Free Time | tBUF | | 4.7 | | | μs | | Start Condition Hold Time from SCL | tHD:STA | | 4 | | | μs | | Start Condition Setup Time from SCL | tsu:sta | | 4.7 | | | μs | | Stop Condition Setup Time from SCL | tsu:sto | | 4 | | | μs | | SDA Hold Time from SCL | thd:dat | | 300 | | | ns | | SDA Setup Time from SCL | tsu:dat | | 250 | | | ns | | SCL Low Timeout | ttimeout | (Note 1) | 25 | | 35 | ms | | SCL Low Period | T <sub>LOW</sub> | | 4.7 | | | μs | | SCL High Period | THIGH | | 4 | | | μs | | Maximum Charging Period<br>Without a ChargeVoltage() or<br>ChargeCurrent() Command | | | 140 | 175 | 210 | S | ### **ELECTRICAL CHARACTERISTICS** $(V_{DCIN} = V_{LX} = V_{CSSP} = V_{CSSN} = 19V, V_{BST} - V_{LX} = 4.5V, V_{FBSA} = V_{FBSB} = V_{CSIP} = V_{CSIN} = 16.8V, BATSEL = GND = PGND = 0, C_{LDO} = 1 \mu F, V_{CC} = LDO, C_{REF} = 1 \mu F, C_{DAC} = 0.1 \mu F, V_{DD} = 3.3V, ACIN = 2.5V; pins CCI, CCV, and CCS are compensated per Figure 1;$ **TA = -40°C to +85°C**, unless otherwise noted.) (Note 2) | PARAMETER | | CONDITIO | NS | MIN | TYP | MAX | UNITS | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------|--------|-----|--------|-------| | CHARGE-VOLTAGE REGULATION | ON | | | | | | | | | Charging | Coltago() Ov41AO | | 16.632 | | 16.968 | V | | | Chargingv | oltage() = 0x41A0 | | -1 | | +1 | % | | | Charging | oltage() = 0x3130 | | 12.466 | | 12.717 | V | | Battery Full-Charge Voltage and | Chargingv | ollage() = 0x3 130 | | -1 | | +1 | % | | Accuracy | Charging | oltage() = 0x20D0 | | 8.316 | | 8.484 | V | | | Chargingv | ollage() = 0x2000 | | -1 | | +1 | % | | | Charging | oltage() = 0x1060 | | 4.129 | | 4.255 | V | | | Chargingv | onage() = 0x 1000 | | -1.5 | | +1.5 | % | | CHARGE-CURRENT REGULATION | ON | | | | | | | | CSIP to CSIN Full-Scale Current-<br>Sense Voltage | | | | 78.22 | | 83.05 | mV | | | RS2 (Figur | e 1) = 10mΩ; | | 7.822 | | 8.305 | А | | | ChargingCurrent()= 0x1f80 | | | -3 | | +3 | % | | Charge Current and Assures | RS2 (Figur | RS2 (Figure 1) = $10m\Omega$ ; | | | | 4.126 | А | | Charge Current and Accuracy | ChargingC | ChargingCurrent() = 0x0f80 | | | | +4 | % | | | | RS2 (Figure 1) =10mΩ;<br>ChargingCurrent() = 0x0080 | | 30 | | 400 | mA | | Charge-Current Gain Error | Based on | ChargeCurrent() = 128 | mA and 8.064A | -2 | | +2 | % | | FBSA/FBSB/CSIP/CSIN Input<br>Voltage Range | | | | 0 | | 19 | V | | | | resent, not charging, I <sub>C</sub><br>_x = V <sub>CSIN</sub> = V <sub>CSIP</sub> = 1 | SIP + ICSIN + ILX + IFBS,<br>9V | | | 5 | | | Battery Quiescent Current | Adapter absent, I <sub>CSIP</sub> + I <sub>CSIN</sub> + I <sub>LX</sub> + I <sub>FBSA</sub> + I <sub>FBSB</sub> + I <sub>CSSP</sub> + I <sub>CSSN</sub> , V <sub>FBS</sub> = V <sub>LX</sub> = V <sub>CSIN</sub> = V <sub>CSIP</sub> = 19V, V <sub>DCIN</sub> = 0V | | | | 1 | μА | | | | | V <sub>Adapter</sub> = 26V, V <sub>Batte</sub> | ery = 16.8V, not charging | | | 500 | μΑ | | | IDCIN + | V <sub>Adapter</sub> = 19V, | Charging | | | 1 | mA | | Adapter Quiescent Current | ICSSP + | V <sub>Battery</sub> = 16.8V | Not charging | | | 500 | μΑ | | | locati | V <sub>Adapter</sub> = 8V, | Charging | | | 1 | mA | | | | V <sub>Battery</sub> = 4V | Not charging | | | 500 | μΑ | \_\_ /N/XI/N ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DCIN} = V_{LX} = V_{CSSP} = V_{CSSN} = 19V, \ V_{BST} - V_{LX} = 4.5V, \ V_{FBSA} = V_{FBSB} = V_{CSIP} = V_{CSIN} = 16.8V, \ BATSEL = GND = PGND = 0, \ C_{LDO} = 1\mu F, \ V_{CC} = LDO, \ C_{REF} = 1\mu F, \ C_{DAC} = 0.1\mu F, \ V_{DD} = 3.3V, \ ACIN = 2.5V; \ pins CCI, \ CCV, \ and \ CCS \ are compensated per Figure 1; \ \textbf{TA} = -40^{\circ}\textbf{C} \ to +85^{\circ}\textbf{C}, \ unless \ otherwise \ noted.) \ (Note 2)$ | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|--------------------------------------------------------------------------|-------|-----|-------|-------| | INPUT-CURRENT REGULATION | | • | | | | | CSSP to CSSN Full-Scale<br>Current-Sense Voltage | VFBS_ = 19V | 103.3 | - | 116.6 | mV | | Input Current Accuracy | RS1 (Figure 1) = $10m\Omega$ ;<br>InputCurrent() = $11004mA$ or $3584mA$ | -6 | | +6 | % | | Input Current Accuracy | RS1 (Figure 1) = 10mΩ;<br>InputCurrent() = 2048mA | -5 | | +5 | 70 | | Input Current-Limit Gain Error | Based on InputCurrent() = 1024mA and 11004mA | -5 | | +5 | % | | Input Current-Limit Offset | Based on InputCurrent() = 1024mA and 11004mA | -1 | | +1 | mV | | CSSP/CSSN Input Voltage Range | | 8 | | 26 | V | | IINP Transconductance | V <sub>CSSP</sub> - <sub>CSSN</sub> = 110mV | 2.7 | | 3.3 | mA/V | | IINP Offset | Based on V <sub>CSSP</sub> - <sub>CSSN</sub> = 110mV and 20mV | -1.5 | | +1.5 | mV | | | VCSSP - CSSN = 110mV | -5 | | +5 | | | IINP Accuracy | VCSSP - CSSN = 55mV or 35mV | -4 | | +4 | % | | | VCSSP - CSSN = 20mV | -10 | | +10 | | | IINP Output Voltage Range | | 0 | | 3.5 | V | | SUPPLY AND LINEAR REGULAT | TOR | • | | | • | | DCIN, Input Voltage Range | | 8.0 | | 26.0 | V | | DCIN Undervoltage-Lockout | DCIN falling | 7 | | | \ / | | Trip Point | DCIN rising | | | 7.85 | V | | DOMED FAIL Three-bald | VCSSP - VCSIN falling | 9 | | 21 | \/ | | POWER_FAIL Threshold | VCSSP - VCSIN rising | 160 | | 271 | mV | | LDO Output Voltage | 8.0V < V <sub>DCIN</sub> < 28V, no load | 5.25 | | 5.55 | V | | LDO Load Regulation | 0 < I <sub>LDO</sub> < 30mA | | | 100 | mV | | LDO Undervoltage-Lockout<br>Threshold | V <sub>DCIN</sub> = 8.0V, V <sub>LDO</sub> falling | 3.20 | | 5.15 | V | | V <sub>DD</sub> Range | | 2.7 | | 5.5 | V | | V <sub>DD</sub> UVLO Rising | | | | 2.7 | V | | V <sub>DD</sub> Quiescent Current | DCIN < 6V, V <sub>DD</sub> = 5.5V, SCL = SDA = 5.5V | | | 27 | μΑ | | REFERENCE | | | | | | | REF Output Voltage | 0 < I <sub>REF</sub> < 500μA | 4.053 | 4 | 1.139 | V | | REF Undervoltage-Lockout<br>Trip Point | REF falling | | | 3.9 | V | | ACOK | 1 | 1 | | | I. | | ACOK Sink Current | V <sub>ACOK</sub> = 0.4V, ACIN = 1.5V | 1 | | | mA | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DCIN} = V_{LX} = V_{CSSP} = V_{CSSN} = 19V, V_{BST} - V_{LX} = 4.5V, V_{FBSA} = V_{FBSB} = V_{CSIP} = V_{CSIN} = 16.8V, BATSEL = GND = PGND = 0, C_{LDO} = 1\mu\text{F}, V_{CC} = LDO, C_{REF} = 1\mu\text{F}, C_{DAC} = 0.1\mu\text{F}, V_{DD} = 3.3V, ACIN = 2.5V; pins CCI, CCV, and CCS are compensated per Figure 1;$ **TA = -40°C to +85°C**, unless otherwise noted.) (Note 2) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|--------------------------------------------------------------------------|--------|-----|--------|-------| | ACIN | | | | | | | ACIN Threshold | | 2.007 | | 2.089 | V | | ACIN Threshold Hysteresis | | 10 | | 30 | mV | | REMOTE-SENSE INPUTS | | | | | | | FBS_ Range | V <sub>CSIN</sub> - V <sub>FBS</sub> | 0 | | 200 | mV | | FBS_ Gain | ΔV <sub>CSIN</sub> / Δ(V <sub>CSIN</sub> - V <sub>FBS</sub> _) | 0.9 | | 1.1 | V/V | | CSIN-FBS_ Clamp Voltage | | 220 | | 280 | mV | | FBS_ Bias Current | Charger switching, FBS_ selected | | | 14 | μΑ | | SWITCHING REGULATOR | | | | | | | Off Times | V <sub>CSIN</sub> = 16.0V, V <sub>CSSP</sub> = 19V | 360 | | 440 | | | Off-Time | V <sub>CSIN</sub> = 16.0V, V <sub>CSSP</sub> = 17V | 260 | | 350 | ns | | BST Supply Current | DHI high | | | 800 | μΑ | | DHI On-Resistance Low | I <sub>DHI</sub> = -10mA | | | 3 | Ω | | DHI On-Resistance High | I <sub>DHI</sub> = 10mA | | | 5 | Ω | | DLO On-Resistance High | I <sub>DLO</sub> = 10mA | | | 5 | Ω | | DLO On-Resistance Low | I <sub>DLO</sub> = -10mA | | | 3 | Ω | | ERROR AMPLIFIERS | | | | | | | GMV Amplifier Transconductance | ChargingVoltage() = 16.8V, V <sub>FBS</sub> _ = 16.8V | 0.0625 | | 0.2500 | mA/V | | GMI Amplifier Transconductance | ChargingCurrent() = 3968mA, VCSIP - VCSIN = 39.68mV | 0.5 | | 2.0 | mA/V | | GMS Amplifier Transconductance | InputCurrent() = 3968mA, V <sub>CSSP</sub> - V <sub>CSSN</sub> = 79.36mV | 0.5 | | 2.0 | mA/V | | CCI/CCS/CCV Clamp Voltage | 0.25V < V <sub>CCI/S/V</sub> < 2.0V | 150 | | 600 | mV | | LOGIC LEVELS | | | | | | | SDA/SCL Input Low Voltage | $V_{DD} = 2.7V \text{ to } 5.5V$ | | | 0.8 | V | | SDA/SCL Input High Voltage | $V_{DD} = 2.7V \text{ to } 5.5V$ | 2.3 | | | V | | BATSEL Input Low Voltage | | | | 0.8 | V | | BATSEL Input High Voltage | | 2.3 | | | V | | SDA, Output Sink Current | V(SDA) = 0.4V | 6 | | | mA | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DCIN} = V_{LX} = V_{CSSP} = V_{CSSN} = 19V, V_{BST} - V_{LX} = 4.5V, V_{FBSA} = V_{FBSB} = V_{CSIP} = V_{CSIN} = 16.8V, BATSEL = GND = PGND = 0, C_{LDO} = 1\mu F, V_{CC} = LDO, C_{REF} = 1\mu F, C_{DAC} = 0.1\mu F, V_{DD} = 3.3V, ACIN = 2.5V; pins CCI, CCV, and CCS are compensated per Figure 1;$ **TA = -40°C to +85°C**, unless otherwise noted.) (Note 2) | SMB TIMING SPECIFICATION (VDD = 2.7V to 5.5V) (see Figures 4 and 5) | | | | | | | |------------------------------------------------------------------------------------|------------------|------------|-----|-----|-----|-------| | PARAMETERS | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | SMBus Frequency | fsmb | | 10 | | 100 | kHz | | Bus Free Time | tBUF | | 4.7 | | | μs | | Start Condition Hold Time from SCL | thd:STA | | 4 | | | μs | | Start Condition Setup Time from SCL | tsu:sta | | 4.7 | | | μs | | Stop Condition Setup Time from SCL | tsu:sto | | 4 | | | μs | | SDA Hold Time from SCL | thd:dat | | 300 | | | ns | | SDA Setup Time from SCL | tsu:DAT | | 250 | | | ns | | SCL Low Timeout | ttimeout | (Note 1) | 25 | | 35 | ms | | SCL Low Period | T <sub>LOW</sub> | | 4.7 | | | μs | | SCL High Period | THIGH | | 4 | | | μs | | Maximum Charging Period<br>Without a ChargeVoltage() or<br>ChargeCurrent() Command | | | 140 | | 210 | S | **Note 1:** Devices participating in a transfer will timeout when any clock low exceeds the 25ms minimum timeout period. Devices that have detected a timeout condition must reset the communication no later than the 35ms maximum timeout period. Both a master and a slave must adhere to the maximum value specified as it incorporates the cumulative stretch limit for both a master (10ms) and a slave (25ms). Note 2: Specifications to -40°C are guaranteed by design, not production tested. ### Typical Operating Characteristics (Circuit of Figure 1, adapter = 19.5V, ChargeVoltage() = 16.8V, ChargeCurrent() = 3.854A, InputCurrent() = 3.584A, T<sub>A</sub> = +25°C, unless otherwise noted.) ### Typical Operating Characteristics (continued) (Circuit of Figure 1, adapter = 19.5V, ChargeVoltage() = 16.8V, ChargeCurrent() = 3.854A, InputCurrent() = 3.584A, T<sub>A</sub> = +25°C, unless otherwise noted.) ### Typical Operating Characteristics (continued) (Circuit of Figure 1, adapter = 19.5V, ChargeVoltage() = 16.8V, ChargeCurrent() = 3.854A, InputCurrent() = 3.584A, T<sub>A</sub> = +25°C, unless otherwise noted.) ## **Pin Description** | PIN | NAME | FUNCTION | |-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 12 | GND | Analog Ground. Connect directly to the paddle. | | 2 | ACIN | AC Adapter Detect Input. ACIN is the input to an uncommitted comparator. | | 3 | REF | 4.096V Voltage Reference. Bypass REF with a 1µF capacitor to GND. | | 4 | CCS | Input Current Regulation Loop-Compensation Point. Connect 0.01µF from CCS to GND. | | 5 | CCI | Output Current Regulation Loop-Compensation Point. Connect 0.01µF from CCI to GND. | | 6 | CCV | Voltage Regulation Loop-Compensation Point. Connect $10k\Omega$ in series with $0.01\mu F$ to GND. | | 7 | DAC | DAC Voltage Output. Bypass with 0.1µF from DAC to GND. | | 8 | IINP | Input Current Monitor Output. IINP sources the current proportional to the current sensed across CSSP and CSSN. The transconductance from (CSSP - CSSN) to IINP is 3mA/V. | | 9 | SDA | SMBus Data I/O. Open-drain output. Connect an external pullup resistor according to SMBus specifications. | | 10 | SCL | SMBus Clock Input. Connect an external pullup resistor according to SMBus specifications. | | 11 | $V_{DD}$ | Logic Circuitry Supply-Voltage Input. Bypass with a 0.1µF capacitor to GND. | | 13 | ACOK | AC Detect Output. This open-drain output is high impedance when ACIN is greater than REF/2. The ACOK output remains low when the MAX8731 is powered down. Connect a $10k\Omega$ pullup resistor from $V_{CC}$ to ACOK. | | 14 | BATSEL | Battery Voltage Select Input. Drive BATSEL high to select battery B, or drive BATSEL low to select battery A. Any change of BATSEL immediately stops charging. Charging begins again in approximately 10ms. | | 15 | FBSA | Remote Sense Input for the Output Voltage of Battery A. Connect a $100\Omega$ resistor from FBSA to the battery connector, and a 10nF capacitor from FBSA to PGND. | | 16 | FBSB | Remote Sense Input for the Output Voltage of Battery B. Connect a $100\Omega$ resistor from FBSB to the battery connector, and a 10nF capacitor from FBSB to PGND. | | 17 | CSIN | Charge Current-Sense Negative Input | | 18 | CSIP | Charge Current-Sense Positive Input. Connect a $10m\Omega$ current-sense resistor between CSIP and CSIN. | | 19 | PGND | Power Ground | | 20 | DLO | Low-Side Power MOSFET Driver Output. Connect to low-side n-channel MOSFET. DLO drives between LDO and PGND. | | 21 | LDO | Linear-Regulator Output. LDO is the output of the 5.4V linear regulator supplied from DCIN. LDO also directly supplies the DLO driver and the BST charge pump. Bypass with a 1µF ceramic capacitor from LDO to PGND. | | 22 | DCIN | Charger Bias Supply Input. Bypass DCIN with a 0.1µF capacitor to PGND. | | 23 | LX | High-Side Power MOSFET Driver Source Connection. Connect to the source of the high-side n-channel MOSFET. | | 24 | DHI | High-Side Power MOSFET Driver Output. Connect to the high-side n-channel MOSFET gate. | | 25 | BST | High-Side Power MOSFET Driver Power-Supply Connection. Connect a 0.1µF capacitor from BST to LX. | | 26 | Vcc | Device Power-Supply Input. Connect to LDO through an RC filter as shown in Figure 1. | | 27 | CSSN | Input Current-Sense Negative Input | | 28 | CSSP | Input Current-Sense Positive Input. Connect a $10m\Omega$ current-sense resistor between CSSP and CSSN. | | 29 | BP | Backside Paddle. Connect the backside paddle to analog ground. | Figure 1. Typical Dual-Battery Application Circuit ### **Detailed Description** The typical operating circuit is shown in Figure 1. The MAX8731 includes all the functions necessary to charge Li+, NiMH, and NiCd smart batteries. A highefficiency, synchronous-rectified, step-down DC-DC converter is used to implement a precision constant-current, constant-voltage charger. The DC-DC converter drives a high-side n-channel MOSFET and provides synchronous rectification with a low-side n-channel MOSFET. The charge current and input current-sense amplifiers have low input-offset error ( $\pm 64\mu V$ typ), allowing the use of small-valued sense resistors. The MAX8731 features a voltage-regulation loop (CCV) and two current-regulation loops (CCI and CCS). The loops operate independently of each other. The CCV voltage-regulation loop monitors either FBSA or FBSB to ensure that its voltage never exceeds the voltage set by the ChargeVoltage() command. The CCI battery current-regulation loop monitors current delivered to the selected battery to ensure that it never exceeds the current limit set by the ChargeCurrent() command. The charge current-regulation loop is in control as long as the selected battery voltage is below the charge voltage set point. When the selected battery voltage reaches its set point, the voltage-regulation loop takes control and maintains the battery voltage at the set point. A third loop (CCS) takes control and reduces the charge current when the adapter current exceeds the input current limit set by the InputCurrent() command. A functional diagram is shown in Figure 2. Figure 2. Functional Diagram #### **Setting Charge Voltage** To set the output voltage, use the SMBus to write a 16-bit ChargeVoltage() command using the data format listed in Table 1. The ChargeVoltage() command uses the Write-Word protocol (see Figure 3). The command code for ChargeVoltage() is 0x15 (0b00010101). The MAX8731 provides a 1.024V to 19.200V charge voltage range, with 16mV resolution. Set ChargeVoltage() below 1.024V to terminate charging. Upon reset, the ChargeVoltage() and ChargeCurrent() values are cleared and the charger remains off until both the ChargeVoltage() and the ChargeCurrent() command are sent. Both DHI and DLO remain low until the charger is restarted. Table 1. ChargeVoltage () (0x15) | BIT | BIT NAME | DESCRIPTION | |-----|-------------------------|---------------------------------------------------------------------------------------------------------------| | 0 | _ | Not used. Normally a 1mV weight. | | 1 | _ | Not used. Normally a 2mV weight. | | 2 | _ | Not used. Normally a 4mV weight. | | 3 | | Not used. Normally a 8mV weight. | | 4 | Charge voltage, DACV 0 | 0 = Adds 0mV of charger voltage compliance, 1024mV min.<br>1 = Adds 16mV of charger voltage compliance. | | 5 | Charge voltage, DACV 1 | 0 = Adds 0mV of charger voltage compliance, 1024mV min.<br>1 = Adds 32mV of charger voltage compliance. | | 6 | Charge voltage, DACV 2 | 0 = Adds 0mV of charger voltage compliance, 1024mV min.<br>1 = Adds 64mV of charger voltage compliance. | | 7 | Charge voltage, DACV 3 | 0 = Adds 0mV of charger voltage compliance, 1024mV min.<br>1 = Adds 128mV of charger voltage compliance. | | 8 | Charge voltage, DACV 4 | 0 = Adds 0mV of charger voltage compliance, 1024mV min.<br>1 = Adds 256mV of charger voltage compliance. | | 9 | Charge voltage, DACV 5 | 0 = Adds 0mV of charger voltage compliance, 1024mV min.<br>1 = Adds 512mV of charger voltage compliance. | | 10 | Charge voltage, DACV 6 | 0 = Adds 0mA of charger voltage compliance.<br>1 = Adds 1024mV of charger voltage compliance. | | 11 | Charge voltage, DACV 7 | 0 = Adds 0mV of charger voltage compliance.<br>1 = Adds 2048mV of charger voltage compliance. | | 12 | Charge voltage, DACV 8 | 0 = Adds 0mV of charger voltage compliance.<br>1 = Adds 4096mV of charger voltage compliance. | | 13 | Charge voltage, DACV 9 | 0 = Adds 0mV of charger voltage compliance.<br>1 = Adds 8192mV of charger voltage compliance. | | 14 | Charge voltage, DACV 10 | 0 = Adds 0mV of charger voltage compliance.<br>1 = Adds 16,384mV of charger voltage compliance, 19,200mV max. | | 15 | _ | Not used. Normally a 32,768mV weight. | #### **Setting Charge Current** To set the charge current, use the SMBus to write a 16-bit ChargeCurrent() command using the data format listed in Table 2. The ChargeCurrent() command uses the Write-Word protocol (see Figure 3). The command code for ChargeCurrent() is 0x14 (0b00010100). When RS2 =10m $\Omega$ , the MAX8731 provides a charge current range of 128mA to 8.064A, with 128mA resolution. Set ChargeCurrent() to 0 to terminate charging. Upon reset, the ChargeVoltage() and ChargeCurrent() values are cleared and the charger remains off until both the ChargeVoltage() and the ChargeCurrent() commands are sent. Both DHI and DLO remain low until the charger is restarted. The MAX8731 includes a foldback current limit when the battery voltage is low. If the battery voltage is less than 2.5V, the charge current is temporarily set to 128mA. The ChargeCurrent() register is preserved and becomes active again when the battery voltage is higher than 2.5V. This function effectively provides a foldback current limit, which protects the charger during short circuit and overload. #### **Setting Input Current Limit** System current normally fluctuates as portions of the system are powered up or put to sleep. By using the input-current-limit circuit, the output-current requirement of the AC wall adapter can be lowered, reducing system cost. The total input current, from a wall cube or other DC source, is the sum of the system supply current and the current required by the charger. When the input current exceeds the set input current limit, the MAX8731 decreases the charge current to provide priority to system load current. As the system supply rises, the available charge current drops linearly to zero. Thereafter, the total input current can increase without limit. The internal amplifier compares the differential voltage between CSSP and CSSN to a scaled voltage set by the InputCurrent() command (see Table 3). The total input current is the sum of the device supply current, the charger input current, and the system load current. The total input current can be estimated as follows: Table 2. ChargeCurrent() (0x14) (10m $\Omega$ Sense Resistor, RS2) | BIT | BIT NAME | DESCRIPTION | |-----|------------------------|-----------------------------------------------------------------------------------------------------------| | 0 | _ | Not used. Normally a 1mA weight. | | 1 | | Not used. Normally a 2mA weight. | | 2 | _ | Not used. Normally a 4mA weight. | | 3 | _ | Not used. Normally an 8mA weight. | | 4 | _ | Not used. Normally a 16mA weight. | | 5 | _ | Not used. Normally a 32mA weight. | | 6 | | Not used. Normally a 64mA weight. | | 7 | Charge Current, DACI 0 | 0 = Adds 0mA of charger current compliance.<br>1 = Adds 128mA of charger current compliance. | | 8 | Charge Current, DACI 1 | 0 = Adds 0mA of charger current compliance.<br>1 = Adds 256mA of charger current compliance. | | 9 | Charge Current, DACI 2 | 0 = Adds 0mA of charger current compliance.<br>1 = Adds 512mA of charger current compliance. | | 10 | Charge Current, DACI 3 | 0 = Adds 0mA of charger current compliance.<br>1 = Adds 1024mA of charger current compliance. | | 11 | Charge Current, DACI 4 | 0 = Adds 0mA of charger current compliance.<br>1 = Adds 2048mA of charger current compliance. | | 12 | Charge Current, DACI 5 | 0 = Adds 0mA of charger current compliance.<br>1 = Adds 4096mA of charger current compliance, 8064mA max. | | 13 | | Not used. Normally a 8192mA weight. | | 14 | _ | Not used. Normally a 16,386mA weight. | | 15 | _ | Not used. Normally a 32,772mA weight. | $$I_{INPUT} = I_{LOAD} + \left[ \frac{\left(I_{CHARGE} \times V_{BATTERY}\right)}{\left(V_{IN} \times \eta\right)} \right] + I_{BIAS}$$ where $\eta$ is the efficiency of the DC-DC converter (typically 85% to 95%). To set the input current limit, use the SMBus to write a 16-bit InputCurrent() command using the data format listed in Table 3. The InputCurrent() command uses the Write-Word protocol (see Figure 3). The command code for InputCurrent() is 0x3F (0b00111111). When RS1 = $10m\Omega$ , the MAX8731 provides an input-current-limit range of 256mA to 11.004A, with 256mA resolution. InputCurrent() settings from 1mA to 256mA result in a current limit of 256mA. Upon reset the input current limit is 256mA. #### **Charger Timeout** The MAX8731 includes a timer to terminate charging if the charger does not receive a ChargeVoltage() or ChargeCurrent() command within 175s. If a timeout occurs, both ChargeVoltage() and ChargeCurrent() commands must be resent to reenable charging. #### Remote Sense The MAX8731 features dual remote sense, which allows the rejection of board resistance and selector resistance when used in either single- or dual-battery systems. To fully utilize remote sensing, connect FBS\_ directly to the battery interface through an unshared battery sense trace in series with a $100\Omega$ resistor, and 10nF capacitor (see Figure 1). In single-battery systems, connect BATSEL directly to GND and use only FBSA. Remote sensing cancels the effect of impedance in series with the battery. This impedance normally causes the battery charger to prematurely enter constant-voltage mode with reducing charge current. The result is that the last 20% of charging takes longer than necessary. When in constant-voltage mode, the remaining charge time is proportional to the total resistance in series with the battery. Remote sensing reduces charge time according to the following equation: $$t_{CVRS} = t_{CV0} \times \frac{R_{Pack}}{R_{Pack} + R_{Board}}$$ Table 3. InputCurrent() (0x3F) (10m $\Omega$ Sense Resistor, RS1) | BIT | BIT NAME | DESCRIPTION | |-----|-----------------------|------------------------------------------------------------------------------------------------------------------| | 0 | _ | Not used. Normally a 2mA weight. | | 1 | _ | Not used. Normally a 4mA weight. | | 2 | _ | Not used. Normally an 8mA weight. | | 3 | _ | Not used. Normally a 16mA weight. | | 4 | _ | Not used. Normally a 32mA weight. | | 5 | _ | Not used. Normally a 64mA weight. | | 6 | _ | Not used. Normally a 128mA weight. | | 7 | Input Current, DACS 0 | <ul><li>0 = Adds 0mA of input current compliance.</li><li>1 = Adds 256mA of input current compliance.</li></ul> | | 8 | Input Current, DACS 1 | <ul><li>0 = Adds 0mA of input current compliance.</li><li>1 = Adds 512mA of input current compliance.</li></ul> | | 9 | Input Current, DACS 2 | <ul><li>0 = Adds 0mA of input current compliance.</li><li>1 = Adds 1024mA of input current compliance.</li></ul> | | 10 | Input Current, DACS 3 | <ul><li>0 = Adds 0mA of input current compliance.</li><li>1 = Adds 2048mA of input current compliance.</li></ul> | | 11 | Input Current, DACS 4 | <ul><li>0 = Adds 0mA of input current compliance.</li><li>1 = Adds 4096mA of input current compliance.</li></ul> | | 12 | Input Current, DACS 5 | 0 = Adds 0mA of input current compliance.<br>1 = Adds 8192mA of input current compliance, 11,004mA max. | | 13 | | Not used. Normally a 16,384mA weight. | | 14 | | Not used. Normally a 32,768mA weight. | | 15 | _ | Not used. Normally a 65,536mA weight. | where $R_{Pack}$ is the total resistance in the battery pack, $R_{Board}$ is the board resistance in series with the battery charge path, $t_{CV0}$ is the constant-voltage charge time without remote sense, and $t_{CVRS}$ is the constant-voltage charge time with remote sense. The MAX8731 includes a safety feature, which limits the charge voltage when FBS\_ or the selector is disconnected. The MAX8731 guarantees that CSIN does not regulate more than 200mV above the selected charging voltage. This also limits the extent to which remote sense can cancel charge-path impedance. #### **Input Current Measurement** Use IINP to monitor the system-input current sensed across CSSP and CSSN. The voltage at IINP is proportional to the input current by the equation: VIINP = INPUT x RS1 x GIINP x R8 where I<sub>INPUT</sub> is the DC current supplied by the AC adapter, G<sub>IINP</sub> is the transconductance of IINP (3mA/V typ), and R8 is the resistor connected between IINP and ground. Typically, IINP has a 0 to 3.5V output voltage range. Leave IINP open if not used. #### **LDO Regulator** An integrated low-dropout (LDO) linear regulator provides a 5.4V supply derived from DCIN, and delivers over 30mA of load current. The LDO powers the gate drivers of the n-channel MOSFETs. See the *MOSFET Drivers* section. LDO has a minimum current limit of 35mA. This allows the MAX8731 to work with 87nC of total gate charge (both high-side and low-side MOSFETs). Bypass LDO to PGND with a $1\mu F$ or greater ceramic capacitor. #### **AC Adapter Detection** The MAX8731 includes a hysteretic comparator that detects the presence of an AC power adapter. When ACIN is greater than 2.048V, the open-drain ACOK output becomes high impedance. Connect $10k\Omega$ pullup resistance between LDO and ACOK. Use a resistive voltage-divider from the adapter's output to the ACIN pin to set the appropriate detection threshold. Select the resistive voltage-divider not to exceed the 6V absolute maximum rating of ACIN. #### **VDD Supply** The V<sub>DD</sub> input provides power to the SMBus interface. Connect V<sub>DD</sub> to LDO, or apply an external supply to V<sub>DD</sub> to keep the SMBus interface active while the supply to DCIN is removed. When V<sub>DD</sub> is biased the internal registers are maintained. Bypass V<sub>DD</sub> to GND with a 0.1µF or greater ceramic capacitor. #### **Operating Conditions** The MAX8731 has the following operating states: - Adapter Present: When DCIN is greater than 7.5V, the adapter is considered to be present. In this condition, both the LDO and REF function properly and battery charging is allowed: - **a) Charging:** The total MAX8731 quiescent current when charging is 1mA (max) plus the current required to drive the MOSFETs. - **b) Not Charging:** To disable charging, set either ChargeCurrent() or ChargeVoltage() to zero. When the adapter is present and charging is disabled, the total adapter quiescent current is less than 1mA and the total battery quiescent current is less than 5µA. - Adapter Absent (Power Fail): When V<sub>CSSP</sub> is less than V<sub>CSIN</sub> + 10mV, the MAX8731 is in the power-fail state, since the DC-DC converter is in dropout. The charger does not attempt to charge in the power-fail state. Typically, this occurs when the adapter is absent. When the adapter is absent, the total MAX8731 quiescent battery current is less than 1μA (max). - Vpp Undervoltage (POR): When Vpd is less than 2.5V, the Vpd supply is in an undervoltage state and the internal registers are in their POR state. The SMBus interface does not respond to commands. When Vpd rises above 2.5V, the MAX8731 is in a power-on reset state. Charging does not occur until the ChargeVoltage() and ChargeCurrent() commands are sent. When Vpd is greater than 2.5V, SMBus registers are preserved. The MAX8731 allows charging under the following conditions: - 1) DCIN > 7.5V, LDO > 4V, REF > 3.1V - 2) VCSSP > VCSIN + 210mV (15mV falling threshold) - 3) $V_{DD} > 2.5V$ #### SMBus Interface The MAX8731 receives control inputs from the SMBus interface. The MAX8731 uses a simplified subset of the commands documented in System Management Bus Specification V1.1, which can be downloaded from www.smbus.org. The MAX8731 uses the SMBus Read-Word and Write-Word protocols (Figure 3) to communicate with the smart battery. The MAX8731 performs only as an SMBus slave device with address 0b0001001\_ (0x12) and does not initiate communication on the bus. In addition, the MAX8731 has two identification (ID) registers (0xFE): a 16-bit device ID register and a 16-bit manufacturer ID register (0xFF). The data (SDA) and clock (SCL) pins have Schmitt-trigger inputs that can accommodate slow edges. Choose pullup resistors (10k $\Omega$ ) for SDA and SCL to achieve rise times according to the SMBus specifications. Communication starts when the master signals a START condition, which is a high-to-low transition on SDA, while SCL is high. When the master has finished communicating, the master issues a STOP condition, which is a low-to-high transition on SDA, while SCL is high. The bus is then free for another transmission. Figures 4 and 5 show the timing diagram for signals on the SMBus interface. The address byte, command byte, and data bytes are transmitted between the START and STOP conditions. The SDA state changes only while SCL is low, except for the START and STOP conditions. Data is transmitted in 8-bit bytes and is sampled on the rising edge of SCL. Nine clock cycles are required to transfer each byte in or out of the MAX8731 because either the master or the slave acknowledges the receipt of the correct byte during the ninth clock cycle. The MAX8731 supports the charger commands as described in Table 4. | S | SLAV<br>ADDRE | | W | ACK | | MAND<br>Te | ACK | L | OW DAT<br>Byte | ΓA | ACK | | I DATA<br>Yte | ACK | Р | | | | | |---|-----------------------|-------|------|--------------------|-------------------------------------------------------------------------|--------------------------------------------|-----|-----|---------------------------------|-------|------|-----|---------------|-----|-----|-----|------------|------|---| | | 7 BITS | 3 | 1b | 1b | 8 B | ITS | 1b | | 8 BITS | | 1b | 8 | BITS | 1b | | | | | | | | MSB | LSB | 0 | 0 | MSB | LSB | 0 | M: | SB L | SB | 0 | MSB | LSB | 0 | | | | | | | b | PRESET<br>0b00010 | 001 | orma | at | ChargerMod<br>ChargeCurre<br>ChargeVolta<br>AlarmWarnin<br>InputCurrent | ent() = 0x14<br>ge() = 0x15<br>ng() = 0x16 | | D7 | | D0 | | D15 | D8 | | | | | | | | S | SLAV<br>Addre | | W | ACK | | MAND<br>TE | ACK | s | SLA<br>Addr | | R | ACK | LOW D | | ACK | | DATA<br>TE | NACK | Р | | | 7 BITS | 3 | 1b | 1b | 8 B | ITS | 1b | | 7 BI | TS | 1b | 1b | 8 BI | TS | 1b | 8 E | BITS | 1b | | | | MSB | LSB | 0 | 0 | MSB | LSB | 0 | | MSB | LSB | 1 | 0 | MSB | LSB | 0 | MSB | LSB | 1 | | | | Preset<br>0b00010 | | | | ChargerSpec<br>ChargerState | clnfo() = 0x11<br>us() = 0x13 | | | PRESE<br>0b000 | | | | D7 | D0 | | D15 | D8 | | | | S | CK = ACK<br>V = WRITE | NOWLE | DGI | E (LOGIO<br>C-LOW) | C-LOW) | T CONDITION | 1 | NAC | TOP COI<br>( = NOT /<br>EAD BIT | ACKNO | WLED | | GIC-HIGH) | | | | | | | Figure 3. SMBus Write-Word and Read-Word Protocols Figure 4. SMBus Write Timing Figure 5. SMBus Read Timing #### **Table 4. Battery-Charger Command Summary** | COMMAND | COMMAND NAME | READ/WRITE | DESCRIPTION | POR STATE | |---------|------------------|------------|-------------------------------|-----------| | 0x14 | ChargeCurrent() | Write Only | 6-Bit Charge-Current Setting | 0x0000 | | 0x15 | ChargeVoltage() | Write Only | 11-Bit Charge-Voltage Setting | 0x0000 | | 0x3F | InputCurrent() | Write Only | 6-Bit Charge-Current Setting | 0x0080 | | 0xFE | ManufacturerID() | Read Only | Manufacturer ID | 0x004D | | 0xFF | DeviceID() | Read Only | Device ID | 0x0008 | #### **Battery-Charger Commands** The MAX8731 supports four battery-charger commands that use either Write-Word or Read-Word protocols, as summarized in Table 4. ManufacturerID() and DeviceID() can be used to identify the MAX8731. On the MAX8731, the ManufacturerID() command always returns 0x004D and the DeviceID() command always returns 0x0008. #### **DC-DC Converter** The MAX8731 employs a synchronous step-down DC-DC converter with an n-channel high-side MOSFET switch and an n-channel low-side synchronous rectifier. The MAX8731 features a pseudo-fixed-frequency, current-mode control scheme with cycle-by-cycle current limit. The controller's constant off-time (tOFF) is calculated based on VCSSP, VCSIN, and a time constant with a minimum value of 300ns. The MAX8731 can also operate in discontinuous-conduction mode for improved light-load efficiency. The operation of the DC-DC controller is determined by the following four comparators as shown in the functional diagrams in Figures 2 and 6: Figure 6. DC-DC Converter Functional Diagram The **IMIN** comparator triggers a pulse in discontinuous mode when the accumulated error is too high. IMIN compares the control signal (LVC) against 100mV (typ). When LVC is less than 100mV, DHI and DLO are both forced low. Indirectly, IMIN sets the peak inductor current in discontinuous mode. The **CCMP** comparator is used for current-mode regulation in continuous-conduction mode. CCMP compares LVC against the inductor current. The high-side MOSFET on-time is terminated when the CSI voltage is higher than LVC. The **IMAX** comparator provides a secondary cycle-bycycle current limit. IMAX compares CSI to 2V (corresponding to 10A when RS2 = $10m\Omega$ ). The high-side MOSFET on-time is terminated when the current-sense signal exceeds 10A. A new cycle cannot start until the IMAX comparator's output goes low. The **ZCMP** comparator provides zero-crossing detection during discontinuous conduction. ZCMP compares the current-sense feedback signal to 750mA (RS2 = $10m\Omega$ ). When the inductor current is lower than the 750mA threshold, the comparator output is high and DLO is turned off. The **OVP** comparator is used to prevent overvoltage at the output due to battery removal. OVP compares FBS\_ against the set voltage (ChargeVoltage()). When FBS\_ is 100mV above the set value, the OVP comparator output goes high and the high-side MOSFET on-time is terminated. DHI and DLO remain off until the OVP condition is removed. #### CCV, CCI, CCS, and LVC Control Blocks The MAX8731 controls input current (CCS control loop), charge current (CCI control loop), or charge voltage (CCV control loop), depending on the operating condition. The three control loops—CCV, CCI, and CCS—are brought together internally at the lowest voltage-clamp (LVC) amplifier. The output of the LVC amplifier is the feedback control signal for the DC-DC controller. The minimum voltage at the CCV, CCI, or CCS appears at the output of the LVC amplifier and clamps the other control loops to within 0.3V above the control point. Clamping the other two control loops close to the lowest control loop ensures fast transition with minimal overshoot when switching between different control loops (see the *Compensation* section). #### **Continuous-Conduction Mode** With sufficient charge current, the MAX8731's inductor current never crosses zero, which is defined as continuous-conduction mode. The regulator switches at 400kHz (nominal) if VCSIN < 0.88 x VCSSP. The controller starts a new cycle by turning on the high-side MOSFET and turning off the low-side MOSFET. When the charge-current feedback signal (CSI) is greater than the control point (LVC), the CCMP comparator output goes high and the controller initiates the off-time by turning off the high-side MOSFET and turning on the low-side MOSFET. The operating frequency is governed by the off-time and is dependent upon VCSIN and VCSSP. The off-time is set by the following equation: $$t_{OFF} = 2.5 \mu s \times \frac{V_{CSSP} - V_{CSIN}}{V_{CSSP}}$$ The on-time can be determined using the following equation: $$t_{ON} = \frac{L \times I_{RIPPLE}}{V_{CSSN} - V_{BATT}}$$ where: $$I_{RIPPLE} = \frac{V_{BATT} \times t_{OFF}}{I}$$ The switching frequency can then be calculated: $$f_{SW} = \frac{1}{t_{ON} + t_{OFF}}$$ These equations describe the controller's pseudo-fixed-frequency performance over the most common operating conditions. At the end of the fixed off-time, the controller initiates a new cycle if the control point (LVC) is greater than 100mV and the peak charge current is less than the cycle-by-cycle current limit. Restated another way, IMIN must be high, IMAX must be low, and OVP must be low for the controller to initiate a new cycle. If the peak inductor current exceeds the IMAX comparator threshold or the output voltage exceeds the OVP threshold, then the on-time is terminated. The cycle-by-cycle current limit effectively protects against overcurrent and short-circuit faults. If during the off-time the inductor current goes to zero, the ZCMP comparator output pulls high, turning off the low-side MOSFET. Both the high- and low-side MOSFETs are turned off until another cycle is ready to begin. ZCOMP causes the MAX8731 to enter into discontinuous-conduction mode (see the *Discontinuous Conduction* section). There is a 0.3µs minimum off-time when the (VCSSP-VCSIN) differential becomes too small. If VCSIN $\geq$ 0.88 x VCSSP, then the threshold for the 0.3µs minimum off-time is reached. The switching frequency in this mode varies according to the equation: $$f = \frac{1}{\frac{L \times I_{RIPPLE}}{V_{CSSN} - V_{BATT}}} + 0.3\mu s$$ #### **Discontinuous Conduction** The MAX8731 can also operate in discontinuous-conduction mode to ensure that the inductor current is always positive. The MAX8731 enters discontinuous-conduction mode when the output of the LVC control point falls below 100mV. This corresponds to peak inductor current = 500mA: $$I_{CHG} = \frac{1}{2} \times \frac{100 \text{mV}}{20 \times \text{RS2}} = 250 \text{mA}$$ charge current for RS2 = $10m\Omega$ . In discontinuous mode, a new cycle is not started until the LVC voltage rises above 100mV. Discontinuousmode operation can occur during conditioning charge of overdischarged battery packs, when the charge current has been reduced sufficiently by the CCS control loop, or when the charger is in constant-voltage mode with a nearly full battery pack. #### **Compensation** The charge-voltage and charge-current regulation loops are independent and compensated separately at the CCV, CCI, and CCS. #### CCV Loop Compensation The simplified schematic in Figure 7 is sufficient to describe the operation of the MAX8731 when the voltage loop (CCV) is in control. The required compensation network is a pole-zero pair formed with C<sub>CV</sub> and R<sub>CV</sub>. The zero is necessary to compensate the pole formed by the output capacitor and the load. R<sub>ESR</sub> is the equivalent series resistance (ESR) of the charger output capacitor (C<sub>OUT</sub>). R<sub>L</sub> is the equivalent charger output load, where R<sub>L</sub> = $\Delta$ V<sub>BATT</sub> / $\Delta$ I<sub>CHG</sub>. The equivalent output impedance of the GMV amplifier, R<sub>OGMV</sub>, is greater than 10M $\Omega$ . The voltage amplifier transconduc- Figure 7. CCV Loop Diagram tance, GMV = $0.125\mu$ A/mV. The DC-DC converter transconductance is dependent upon the charge-current sense resistor RS2: $$GMOUT = \frac{1}{A_{CSI} \times RS2}$$ where $A_{CSI} = 20V/V$ , and $RS2 = 10m\Omega$ in the typical application circuits, so $GM_{OUT} = 5A/V$ . The loop-transfer function is given by: $$\begin{split} \mathsf{LTF} = & \mathsf{GM}_{\mathsf{OUT}} \times \mathsf{R}_{\mathsf{L}} \times \mathsf{GMV} \times \mathsf{R}_{\mathsf{OGMV}} \\ & \times \frac{(1 + \mathsf{sC}_{\mathsf{OUT}} \times \mathsf{R}_{\mathsf{ESR}})(1 + \mathsf{sC}_{\mathsf{CV}} \times \mathsf{R}_{\mathsf{CV}})}{(1 + \mathsf{sC}_{\mathsf{CV}} \times \mathsf{R}_{\mathsf{OGMV}})(1 + \mathsf{sC}_{\mathsf{OUT}} \times \mathsf{R}_{\mathsf{L}})} \end{split}$$ The poles and zeros of the voltage loop-transfer function are listed from lowest frequency to highest frequency in Table 5. Near crossover C<sub>CV</sub> is much lower impedance than R<sub>OGMV</sub>. Since C<sub>CV</sub> is in parallel with R<sub>OGMV</sub>, C<sub>CV</sub> dominates the parallel impedance near crossover. Additionally, R<sub>CV</sub> is much higher impedance than C<sub>CV</sub> and dominates the series combination of R<sub>CV</sub> and C<sub>CV</sub>, so near crossover: $$\frac{R_{OGMV} \times (1 + sC_{CV} \times R_{CV})}{(1 + sC_{CV} \times R_{OGMV})} \cong R_{CV}$$ ## Table 5. CCV Loop Poles and Zeros | NAME | EQUATION | DESCRIPTION | |----------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CCV Pole | $f_{P_{CV}} = \frac{1}{2\pi R_{OGMV} \times C_{CV}}$ | Lowest frequency pole created by C <sub>CV</sub> and GMV's finite output resistance. | | CCV Zero | $f_{Z\_CV} = \frac{1}{2\pi R_{CV} \times C_{CV}}$ | Voltage-loop compensation zero. If this zero is at the same frequency or lower than the output pole $f_{P\_OUT}$ , then the loop-transfer function approximates a single-pole response near the crossover frequency. Choose $C_{CV}$ to place this zero at least 1 decade below crossover to ensure adequate phase margin. | | Output<br>Pole | $f_{P\_OUT} = \frac{1}{2\pi R_L \times C_{OUT}}$ | Output pole formed with the effective load resistance R <sub>L</sub> and the output capacitance C <sub>OUT</sub> . R <sub>L</sub> influences the DC gain but does not affect the stability of the system or the crossover frequency. | | Output<br>Zero | $f_{P\_OUT} = \frac{1}{2\pi R_L \times C_{OUT}}$ | Output ESR Zero. This zero can keep the loop from crossing unity gain if fz_Out is less than the desired crossover frequency; therefore, choose a capacitor with an ESR zero greater than the crossover frequency. | COUT is also much lower impedance than R<sub>L</sub> near crossover so the parallel impedance is mostly capacitive and: $$\frac{R_L \cdot}{(1 + sC_{OUT} \times R_L)} \cong \frac{1}{sC_{OUT}}$$ If RESR is small enough, its associated output zero has a negligible effect near crossover and the loop-transfer function can be simplified as follows: $$LTF = GM_{OUT} \times \frac{R_{CV}}{sC_{OUT}}G_{MV}$$ Setting LTF = 1 to solve for the unity-gain frequency yields: $$f_{CO\_CV} = GM_{OUT} \times G_{MV} \times \frac{R_{CV}}{2\pi \times C_{OUT}}$$ For stability, choose a crossover frequency lower than 1/10 the switching frequency. For example, choose a crossover frequency of 50kHz and solve for Rvc using the component values listed in Figure 1 to yield Rcv = $10k\Omega$ : $$R_{CV} = \frac{2\pi \times C_{OUT} \times f_{CO\_CV}}{GMV \times GM_{OUT}} \cong 10k\Omega$$ $GMV = 0.125\mu A/mV$ 60 40 PHASE (DEGREES) MAGNITUDE (dB) 20 0 -20 - MAG -- PHASE -40 -135 10 100 1k 10k FREQUENCY (Hz) Figure 8. CCV Loop Response GMOUT = 5A/V $COUT = 2 \times 10 \mu F$ Fosc = 400kHz $R_L = 0.2\Omega$ Fco cv = 50kHz To ensure that the compensation zero adequately cancels the output pole, select $f_{Z_CV} \le f_{P_OUT}$ : $Ccv \ge 400pF$ (assuming 2 cells and 2A maximum charge current.) Figure 8 shows the Bode plot of the voltage-loop frequency response using the values calculated above. #### **CCI Loop Compensation** The simplified schematic in Figure 9 is sufficient to describe the operation of the MAX8731 when the battery current loop (CCI) is in control. Since the output capacitor's impedance has little effect on the response of the current loop, only a simple single pole is required to compensate this loop. ACSI is the internal gain of the current-sense amplifier. RS2 is the charge current-sense resistor ( $10m\Omega$ ). ROGMI is the equivalent output impedance of the GMI amplifier, which is greater than $10M\Omega$ . GMI is the charge-current amplifier transconductance = $1\mu$ A/mV. GMOUT is the DC-DC converter transconductance = 5A/V. Figure 9. CCI Loop Diagram The loop-transfer function is given by: $$LTF = GM_{OUT} \times A_{CSI} \times RS2 \times GMI \frac{R_{OGMI}}{1 + sR_{OGMI} \times C_{CI}}$$ This describes a single-pole system. Since: $$GM_{OUT} = \frac{1}{A_{CSI} \times RS2}$$ the loop-transfer function simplifies to: $$LTF = GMI \frac{R_{OGMI}}{1 + sR_{OGMI} \times C_{CI}}$$ The crossover frequency is given by: $$f_{CO\_CI} = \frac{GMI}{2\pi C_{CI}}$$ For stability, choose a crossover frequency lower than 1/10 the switching frequency: $C_{CI} > 10 \times GMI / (2\pi \, f_{OSC}) = 4nF$ , for a 400kHz switching frequency. Values for C<sub>Cl</sub> greater than 10 times the minimum value can slow down the current-loop response. Choosing C<sub>Cl</sub> = 10nF yields a crossover frequency of 15.9kHz. Figure 10 shows the Bode plot of the current-loop frequency response using the values calculated above. Figure 10. CCI Loop Response #### **CCS Loop Compensation** The simplified schematic in Figure 11 is sufficient to describe the operation of the MAX8731 when the input current-limit loop (CCS) is in control. Since the output capacitor's impedance has little effect on the response of the input current-limit loop, only a single pole is required to compensate this loop. ACSS is the internal gain of the current-sense resistor; RS1 = $10m\Omega$ in the typical application circuits. ROGMS is the equivalent output impedance of the GMS amplifier, which is greater than $10M\Omega$ . GMS is the charge-current amplifier transconductance = $1\mu$ A/mV. GMIN is the DC-DC converter's input-referred transconductance = $(1/D) \times GMOUT = (1/D) \times 5A/V$ . The loop-transfer function is given by: $$LTF = GM_{IN} \times A_{CSS} \times RSI \times GMS \frac{R_{OGMS}}{1 + SR_{OGMS} \times C_{CS}}$$ Since: $$GM_{IN} = \frac{1}{A_{CSS} \times RS2}$$ the loop-transfer function simplifies to: $$LTF = GMS \frac{R_{OGMS}}{1 + SR_{OGMS} \times C_{CS}}$$ Figure 11. CCS Loop Diagram The crossover frequency is given by: $$f_{CO\_CS} = \frac{GMS}{2\pi C_{CS}}$$ For stability, choose a crossover frequency lower than 1/10 the switching frequency: $$C_{CS} = 5 \times GMS/(2\pi f_{OSC})$$ Choosing a crossover frequency of 30kHz and using the component values listed in Figure 1 yields C<sub>CS</sub> > 5.4nF. Values for CCS greater than 10 times the minimum value may slow down the current-loop response excessively. Figure 12 shows the Bode plot of the input current-limit-loop frequency response using the values calculated above. #### **MOSFET Drivers** The DHI and DLO outputs are optimized for driving moderate-sized power MOSFETs. The MOSFET drive capability is the same for both the low-side and high-sides switches. This is consistent with the variable duty factor that occurs in the notebook computer environment where the battery voltage changes over a wide range. There must be a low-resistance, low-inductance path from the DLO driver to the MOSFET gate to prevent shoot-through. Otherwise, the sense circuitry in the MAX8731 interprets the MOSFET gate as "off" while there is still charge left on the gate. Use very short, wide traces measuring 10 to 20 squares or less (1.25mm to 2.5mm wide if the MOSFET is 25mm from Figure 12. CCS Loop Response the device). Unlike the DLO output, the DHI output uses a 50ns (typ) delay time to prevent the low-side MOSFET from turning on until DHI is fully off. The same considerations should be used for routing the DHI signal to the high-side MOSFET. The high-side driver (DHI) swings from LX to 5V above LX (BST) and has a typical impedance of $3\Omega$ sourcing and $1\Omega$ sinking. The low-side driver (DLO) swings from DLOV to ground and has a typical impedance of $1\Omega$ sinking and $3\Omega$ sourcing. This helps prevent DLO from being pulled up when the high-side switch turns on, due to capacitive coupling from the drain to the gate of the low-side MOSFET. This places some restrictions on the MOSFETs that can be used. Using a low-side MOSFET with smaller gate-to-drain capacitance can prevent these problems. ### **Design Procedure** #### **MOSFET Selection** Choose the n-channel MOSFETs according to the maximum required charge current. The MOSFETs must be able to dissipate the resistive losses plus the switching losses at both VDCIN(MIN) and VDCIN(MAX). For the high-side MOSFET, the worst-case resistive power losses occur at the maximum battery voltage and minimum supply voltage: $$PD_{CONDUCTION}(HighSide) = \frac{V_{FBS}}{V_{CSSP}} \times I_{CHG}^{2} \times RDS(ON)$$ Generally a low-gate charge high-side MOSFET is preferred to minimize switching losses. However, the RDS(ON) required to stay within package power-dissipation limits often limits how small the MOSFET can be. The optimum occurs when the switching (AC) losses equal the conduction (RDS(ON)) losses. Calculating the power dissipation in N1 due to switching losses is difficult since it must allow for difficult quantifying factors that influence the turn-on and turn-off times. These factors include the internal gate resistance, gate charge, threshold voltage, source inductance, and PC board layout characteristics. The following switching-loss calculation provides a rough estimate and is no substitute for breadboard evaluation, preferably including a verification using a thermocouple mounted on N1: $$PD_{SWITCHING}(High \, Side) = \frac{1}{2} \times t_{Trans} \times V_{DCIN} \times I_{CHG} \times f_{SW}$$ where t<sub>TRANS</sub> is the driver's transition time and can be calculated as follows: $$t_{TRANS} = \left(\frac{1}{I_{GSrc}} + \frac{1}{I_{GSnk}}\right) \times \frac{2Q_G}{I_{GATE}}$$ , and $f_{SW} \approx 400 \text{kHz}$ IGATE is the peak gate-drive current. The following is the power dissipated due to the highside n-channel MOSFET's output capacitance (CRSS): $$PD_{COSS}(HighSide) \approx \frac{V_{DCIN}^2 \times C_{RSS} \times f_{SW}}{2}$$ The total high-side MOSFET power dissipation is: PD<sub>TOTAL</sub> (HighSide) ≈ PD<sub>CONDUCTION</sub> (HighSide) + PD<sub>SWITCHING</sub> (HighSide) + PD<sub>COSS</sub> (HighSide) Switching losses in the high-side MOSFET can become an insidious heat problem when maximum AC adapter voltages are applied. If the high-side MOSFET chosen for adequate RDS(ON) at low-battery voltages becomes hot when biased from VIN(MAX), consider choosing another MOSFET with lower parasitic capacitance. For the low-side MOSFET (N2), the worst-case power dissipation always occurs at maximum input voltage: $$PD_{CONDUCTION}(Low Side) = \left(1 - \frac{V_{FBS}}{V_{CSSP}}\right) \times I_{CHG}^2 \times RDS(ON)$$ The following additional loss occurs in the low-side MOSFET due to the reverse-recovery charge of the MOSFET's body diode and the body diode conduction losses: $PD_{ORR}(Low Side) = Q_{RR2} \times V_{DCIN} \times f_{SW} + (0.05 \times I_{PEAK} \times 0.4V)$ The total power low-side MOSFET dissipation is: $PD_{TOTAL}$ (Low Side) $\approx PD_{CONDUCTION}$ (Low Side) + $PD_{QRR}$ (High Side) These calculations provide an estimate and are not a substitute for breadboard evaluation, preferably including a verification using a thermocouple mounted on the MOSFET. #### **Inductor Selection** The charge current, ripple, and operating frequency (off-time) determine the inductor characteristics. For optimum efficiency, choose the inductance according to the following equation: $$L = \frac{V_{BATT} \times t_{OFF}}{0.3 \times l_{CHG}}$$ This sets the ripple current to 1/3 the charge current and results in a good balance between inductor size and efficiency. Higher inductor values decrease the ripple current. Smaller inductor values save cost but require higher saturation current capabilities and degrade efficiency. Inductor L1 must have a saturation current rating of at least the maximum charge current plus 1/2 the ripple current ( $\Delta$ IL): $$ISAT = ICHG + (1/2) \Delta IL$$ The ripple current is determined by: $$\Delta IL = V_{BATT} \times t_{OFF} / L$$ where: or during dropout: $tOFF = 0.3\mu s$ for $V_{BATT} > 0.88 V_{DCIN}$ #### **Input Capacitor Selection** The input capacitor must meet the ripple current requirement (I<sub>RMS</sub>) imposed by the switching currents. Nontantalum chemistries (ceramic, aluminum, or OSCON) are preferred due to their resilience to power-up surge currents: $$IRMS = ICHG \left( \frac{\sqrt{V_{BATT}(V_{DCIN} - V_{BATT})}}{V_{DCIN}} \right)$$ The input capacitors should be sized so that the temperature rise due to ripple current in continuous conduction does not exceed approximately 10°C. The maximum ripple current occurs at 50% duty factor or $V_{DCIN}=2$ x $V_{BATT}$ , which equates to 0.5 x ICHG. If the application of interest does not achieve the maximum value, size the input capacitors according to the worst-case conditions. #### **Output Capacitor Selection** The output capacitor absorbs the inductor ripple current and must tolerate the surge current delivered from the battery when it is initially plugged into the charger. As such, both capacitance and ESR are important parameters in specifying the output capacitor as a filter and to ensure stability of the DC-DC converter (see the *Compensation* section). Beyond the stability requirements, it is often sufficient to make sure that the output capacitor's ESR is much lower than the battery's ESR. Either tantalum or ceramic capacitors can be used on the output. Ceramic devices are preferable because of their good voltage ratings and resilience to surge currents. ## \_Applications Information #### Smart-Battery System Background Information Smart-battery systems have evolved since the conception of the smart-battery system (SBS) specifications. Originally, such systems consisted of a smart battery and smart-battery charger that were compatible with the SBS specifications and communicated directly with one another using SMBus protocols. Modern systems still employ the original commands and protocols, but often use a keyboard controller or similar digital intelligence to mediate the communication between the battery and the charger (Figure 13). This arrangement permits considerable freedom in the implementation of charging algorithms at the expense of standardization. Algorithms can vary from the simple detection of the battery with a fixed set of instructions for charging the battery to highly complex programs that can accommodate multiple battery Figure 13. Typical Smart-Battery System configurations and chemistries. Microcontroller programs can perform frequent tests on the battery's state of charge and dynamically change the voltage and current applied to enhance safety. Multiple batteries can also be utilized with a selector that is programmable over the SMBus. #### **Setting Input Current Limit** The input current limit should be set based on the current capability of the AC adapter and the tolerance of the input current limit. The upper limit of the input current threshold should never exceed the adapter's minimum available output current. For example, if the adapter's output current rating is 5A $\pm 10\%$ , the input current limit should be selected so that its upper limit is less than 5A $\times$ 0.9 = 4.5A. Since the input current-limit accuracy of the MAX8731 is $\pm 3\%$ , the typical value of the input current limit should be set at 4.5A / 1.03 $\approx$ 4.36A. The lower limit for input current must also be considered. For chargers at the low end of the spec, the input current limit for this example could be 4.36A $\times$ 0.95, or approximately 4.14A. #### Layout and Bypassing Bypass DCIN with a $1\mu F$ ceramic to ground (Figure 1). D1 protects the MAX8731 when the DC power source input is reversed. Bypass V<sub>DD</sub>, DCIN, LDO, VCC, DAC, and REF as shown in Figure 1. Good PC board layout is required to achieve specified noise immunity, efficiency, and stable performance. The PC board layout artist must be given explicit instructions—preferably, a sketch showing the placement of the power-switching components and high-current routing. Refer to the PC board layout in the MAX8731 evaluation kit for examples. A ground plane is essential for optimum performance. In most applications, the circuit will be located on a multilayer board, and full use of the four or more copper layers is recommended. Use the top layer for high-current connections, the bottom layer for quiet connections, and the inner layers for uninterrupted ground planes. Use the following step-by-step guide: - 1) Place the high-power connections first, with their grounds adjacent: - a) Minimize the current-sense resistor trace lengths, and ensure accurate current sensing with Kelvin connections. - b) Minimize ground trace lengths in the high-current paths. - c) Minimize other trace lengths in the high-current paths. - Use > 5mm wide traces in the high-current paths. - d) Connect C1 and C2 to high-side MOSFET (10mm max length). Place the input capacitor between the input current-sense resistor and drain of the high-side MOSFET. - e) Minimize the LX node (MOSFETs, rectifier cathode, inductor (15mm max length)). Keep LX on one side of the PC board to reduce EMI radiation. - f) Since the return path of DHI is LX, route DHI near LX. Optimally, LX and DHI should overlap. The same principle is applied to DLO and PGND. - g) Ideally, surface-mount power components are flush against one another with their ground terminals almost touching. These high-current grounds are then connected to each other with a wide, filled zone of top-layer copper, so they do not go through vias. The resulting top-layer subground plane is connected to the normal inner-layer ground plane at the paddle. Other high-current paths should also be minimized, but focusing primarily on short ground and current-sense connections eliminates approximately 90% of all PC board layout problems. Place the IC and signal components. Keep the main switching node (LX node) away from sensitive analog components (current-sense traces and REF capacitor). Important: The IC must be no further than 10mm from the current-sense resistors. Quiet connections to REF, CCS, DAC, CCV, CCI, ACIN, and VCC should be returned to a separate ground (GND) island. The analog ground is separately worked from power ground in Figure 1. There is very little current flowing in these traces, so the ground island need not be very large. When placed on an inner layer, a sizable ground island can help simplify the layout because the low-current connections can be made through vias. The ground pad on the backside of the package should also be connected to this quiet ground island. - 3) Keep the gate-drive traces (DHI and DLO) as short as possible (L < 20mm), and route them away from the current-sense lines and REF. These traces should also be relatively wide (W > 1.25mm). - 4) Place ceramic bypass capacitors close to the IC. The bulk capacitors can be placed further away. Place the current-sense input filter capacitors under the part, connected directly to the GND pin. - 5) Use a single-point star ground placed directly below the part at the PGND pin. Connect the power ground (ground plane) and the quiet ground island at this location. **Chip Information** TRANSISTOR COUNT: 10,234 PROCESS: BiCMOS ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.) | | COMMON DIMENSIONS | | | | | | | | | | | | | | | | |--------|-------------------|--------|------|-----------|--------|----------------|-----------|-------|------|-----------|-------|------|-----------|------|------|--| | PKG. | 1 | 6L 5x | 5 | 2 | :0L 5> | DL 5x5 28L 5x5 | | | | 3 | 2L 5> | ι5 | 40L 5x5 | | | | | SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | | | A3 | 0. | 20 RE | F. | 0. | 20 RE | F. | 0. | 20 RE | F. | 0. | 20 RE | F. | 0.20 REF. | | | | | b | 0.25 | 0.30 | 0.35 | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | | | D | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | | | Е | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | | | е | 0 | .80 BS | SC. | 0.65 BSC. | | | 0.50 BSC. | | | 0.50 BSC. | | | 0.40 BSC. | | | | | k | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | 0.35 | 0.45 | | | L | 0.30 | 0.40 | 0.50 | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.40 | 0.50 | 0.60 | | | L1 | - | - | - | - | - | - | - | - | - | - | - | - | 0.30 | 0.40 | 0.50 | | | N | | 16 | | 20 | | | 28 | | 32 | | | 40 | | | | | | ND | | 4 | | | 5 | | | 7 | | 8 | | | 10 | | | | | NE | | 4 | | | 5 | | | 7 | | 8 | | | 10 | | | | | JEDEC | ١ | WHHE | 3 | _ | WHH | ο | \<br>\ | VHHC | )-1 | V | VHHD | -2 | | | | | | INO | IEO. | |-----|------| - 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. - 3. N IS THE TOTAL NUMBER OF TERMINALS. 4 THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. ⚠ DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP. M ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. 9. DRAWING CONFORMS TO JEDEC MO220, EXCEPT EXPOSED PAD DIMENSION FOR T2855-3 AND T2855-6. /10 WARPAGE SHALL NOT EXCEED 0.10 mm. 11. MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONLY. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. LEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION "e", ±0.05. -DRAWING NOT TO SCALE- | EXPOSED PAD VARIATIONS | | | | | | | | | | | |------------------------|------|------|------|--------------|------|------|------------|---------|--|--| | PKG. | | D2 | | | E2 | | exceptions | DOWN | | | | CODES | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | ±0.15 | ALLOWED | | | | T1655-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | YES | | | | T1655-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | | | T1655N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | | | T2055-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | YES | | | | T2055-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | | | T2055-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | 0.40 | YES | | | | T2855-3 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | YES | | | | T2855-4 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | YES | | | | T2855-5 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | NO | | | | T2855-6 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | NO | | | | T2855-7 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | ** | YES | | | | T2855-8 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | 0.40 | YES | | | | T2855N-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | ** | NO | | | | T3255-3 | 3.00 | 3.10 | 3.20 | <b>3</b> .00 | 3.10 | 3.20 | ** | YES | | | | T3255-4 | 3.00 | 3.10 | 3.20 | <b>3</b> .00 | 3.10 | 3.20 | ** | NO | | | | T3255-5 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | YES | | | | T3255N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | ** | NO | | | | T4055-1 | 3.20 | 3.30 | 3.40 | 3.20 | 3.30 | 3.40 | ** | YES | | | \*\* SEE COMMON DIMENSIONS TABLE DALLAS / I / IX I / I TITLE: PACKAGE OUTLINE, 16, 20, 28, 32, 40L THIN QFN, 5x5x0.8mm 21-0140 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.