# **Features** - High performance, low power Atmel<sup>®</sup> AVR<sup>®</sup> 8-bit Microcontroller - Advanced RISC architecture - 131 powerful instructions most single clock cycle execution - 32 x 8 general purpose working registers - Fully static operation - Up to eight MIPS throughput at 8MHz - . High endurance non-volatile memory segments - 16K/32Kbytes of in-system self-programmable flash (Atmel ATmega16HVB/32HVB) - 512/1Kbytes EEPROM - 1K/2Kbytes internal SRAM - Write/erase cycles 10,000 flash/100,000 EEPROM - Data retention: 20 years at 85°C/100 years at 25°C (1) - Optional boot code section with independent lock bits In-system programming by on-chip boot program True read-while-write operation - Programming lock for software security - · Battery management features - Two, three or four cells in series - High-current protection (charge and discharge) - Over-current protection (charge and discharge) - Short-circuit protection (discharge) - High-voltage outputs to drive N-channel charge/discharge FETs - Optional deep under voltage recovery mode allowing 0-volt charging without external precharge FET - Optional high-voltage open drain output allowing 0-volt charging with external precharge FET - Integrated cell balancing FETs - Peripheral features - Two configurable 8-bit or 16-bit timers with separate prescaler, optional input capture (IC), compare mode and CTC - SPI serial peripheral interface - 12-bit voltage ADC, six external and one internal ADC input - High resolution coulomb counter ADC for current measurements - TWI serial interface supporting SMBus implementation - Programmable watchdog timer - · Special microcontroller features - debugWIRE on-chip debug system - In-system programmable via SPI ports - Power-on reset - On-chip voltage regulator with short-circuit monitoring interface - External and Internal interrupt sources - Sleep modes: idle, ADC noise reduction, power-save, and power-off - Additional secure authentication features available only under NDA - Packages - 44-pin TSSOP - Operating voltage: 4V -18V - Maximum withstand voltage (high-voltage pins): 35V - Temperature range: -40°C to 85°C - Speed grade: 1MHz 8MHz Note: 1. See "Data retention" on page 8 for details. 8-bit **AVR**® Microcontroller with 16K/32Kbytes In-System Programmable Flash ATmega16HVB ATmega32HVB Summary 8042ES-AVR-09/2013 # 1. Pin configurations # 1.1 TSSOP Figure 1-1. TSSOP - pinout the Atmel ATmega16HVB/32HVB. # 1.2 Pin descriptions ### 1.2.1 VFET High voltage supply pin. This pin is used as supply for the internal voltage regulator, described in "Voltage regulator" on page 129. #### 1.2.2 VCLMP10 Internal 10V clamping of VFET voltage for external decoupling. ### 1.2.3 VCC Digital supply voltage. Normally connected to VREG. #### 1.2.4 VREG Output from the internal voltage regulator. Used for external decoupling to ensure stable regulator operation. For details, see "Voltage regulator" on page 129. #### 1.2.5 VREF Internal voltage reference for external decoupling. For details, see "Voltage reference and temperature sensor" on page 122. #### 1.2.6 VREFGND Ground for decoupling of internal voltage reference. For details, see "Voltage reference and temperature sensor" on page 122. Do not connect to GND or SGND on PCB. #### 1.2.7 GND Ground. # 1.2.8 Port A (PA3..PA0) Port A serves as a low-voltage 4-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port A also serves the functions of various special features of the Atmel ATmega16HVB/32HVB as listed in "Alternate functions of Port A" on page 74. # 1.2.9 Port B (PB7..PB0) Port B is a low-voltage 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port B also serves the functions of various special features of the ATmega16HVB/32HVB as listed in "Alternate functions of Port B" on page 75. ### 1.2.10 Port C (PC5) Port C (PC5) is a high voltage Open Drain output port. # 1.2.11 Port C (PC4..PC0) Port C is a 5-bit high voltage Open Drain bi-directional I/O port. #### 1.2.12 OC/OD High voltage output to drive Charge/Discharge FET. For details, see "FET driver" on page 145. #### 1.2.13 PI/NI Filtered positive/negative input from external current sense resistor, used to by the Coulomb Counter ADC to measure charge/discharge currents flowing in the battery pack. For details, see "Coulomb counter – Dedicated fuel gauging Sigma-Delta ADC" on page 108. #### 1.2.14 PPI/NNI Unfiltered positive/negative input from external current sense resistor, used by the battery protection circuit, for over-current and short-circuit detection. For details, see "Battery protection" on page 132. ### 1.2.15 NV/PV1/PV2/PV3/PV4 NV, PV1, PV2, PV3, and PV4 are the inputs for battery cells one, two, three and four, used by the Voltage ADC to measure each cell voltage. For details, see "Voltage ADC – 7-channel general purpose 12-bit Sigma-Delta ADC" on page 116. ### 1.2.16 PVT Defines the source voltage level for the Charge FET driver. For details, see "FET driver" on page 145. #### 1.2.17 BATT Input for detecting when a charger is connected. Defines the source voltage level for the Discharge FET driver. For details, see "FET driver" on page 145. #### 1.2.18 RESET/dw Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 32-3 on page 227. Shorter pulses are not guaranteed to generate a reset. This pin is also used as debugWIRE communication pin. # 2. Overview The Atmel ATmega16HVB/32HVB is a monitoring and protection circuit for 3- and 4-cell Li-ion applications with focus on highest safety including safe authentication, low cost and high utilization of the cell energy. The device contains secure authentication features as well as autonomous battery protection during charging and discharging. The External Protection Input can be used to implement other battery protection mechanisms using external components, for example, protection against chargers with too high charge voltage can be easily implemented with a few low cost passive components. The feature set makes the ATmega16HVB/32HVB a key component in any system focusing on high security, battery protection, high system utilization and low cost. Figure 2-1. Block diagram. ATmega16HVB/32HVB provides the necessary redundancy on-chip to make sure that the battery is protected in critical failure modes. The chip is specifically designed to provide safety for the battery cells in case of pin shorting, loss of power (either caused by battery pack short or VCC short), illegal charger connection or software runaway. This makes ATmega16HVB/32HVB the ideal one-chip solution for applications with focus on high safety. The ATmega16HVB/32HVB features an integrated voltage regulator that operates at a wide range of input voltages, 4 - 18 volts. This voltage is regulated to a constant supply voltage of nominally 3.3 volts for the integrated logic and analog functions. The regulator capabilities, combined with an extremely low power consumption in the power saving modes, greatly enhances the cell energy utilization compared to existing solutions. The chip utilizes the Atmel patented Deep Under-voltage Recovery (DUVR) mode that supports pre-charging of deeply discharged battery cells without using a separate Pre-charge FET. DUVR mode cannot be used in 2-cell applications. Optionally, Pre-charge FETs are supported for integration into many existing battery charging schemes. The battery protection monitors the charge and discharge current to detect illegal conditions and protect the battery from these when required. A 12-bit Voltage ADC allows software to monitor each cell voltage individually with high accuracy. The ADC also provides one internal input channel to measure on-chip temperature and two input channels intended for external thermistors. An 18-bit ADC optimized for Coulomb Counting accumulates charge and discharge currents and reports accumulated current with high resolution and accuracy. It can also be used to provide instantaneous current measurements with 13-bit resolution. Integrated Cell Balancing FETs allow cell balancing algorithms to be implemented in software. The MCU provides the following features: 16K/32Kbytes of In-System Programmable Flash with Read-While-Write capabilities, 512/1Kbytes EEPROM, 1K/2Kbytes SRAM. 32 general purpose working registers, 12 general purpose I/O lines, five general purpose high voltage open drain I/O lines, one general purpose super high voltage open drain output, debugWIRE for on-chip debugging and SPI for In-system Programming, a SM-Bus compliant TWI module, two flexible Timer/Counters with Input Capture and compare modes. Internal and external interrupts, a 12-bit Sigma Delta ADC for voltage and temperature measurements, a high resolution Sigma Delta ADC for Coulomb Counting and instantaneous current measurements, integrated cell balancing FETs, Additional Secure Authentication Features, an autonomous Battery Protection module, a programmable Watchdog Timer with internal Oscillator, and software selectable power saving modes. The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. The device is manufactured using the Atmel high voltage high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System, through an SPI serial interface, by a conventional non-volatile memory programmer or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to down-load the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable-Flash and highly accurate analog front-end in a monolithic chip. The Atmel ATmega16HVB/32HVB is a powerful microcontroller that provides a highly flexible and cost effective solution. It is part of the AVR Battery Management family that provides secure authentication, highly accurate monitoring and autonomous protection for Lithium-ion battery cells. The ATmega16HVB/32HVB AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, and Onchip Debugger. # ATmega16HVB/32HVB # 2.1 Comparison between the Atmel ATmega16HVB and the Atmel ATmega32HVB The ATmega16HVB and the ATmega32HVB differ only in memory size for flash, EEPROM and internal SRAM. Table 2-1 summarizes the different configuration for the two devices. Table 2-1. Configuration summary. | Device | Flash | EEPROM | SRAM | |-------------|-------|--------|------| | ATmega16HVB | 16K | 512 | 1K | | ATmega32HVB | 32K | 1K | 2K | # 3. Disclaimer All parameters contained in this datasheet are preliminary and based on characterization of the Atmel ATmega16/32HVB. # 4. Resources A comprehensive set of development tools, application notes and datasheets are available for download on <a href="http://www.atmel.com/avr">http://www.atmel.com/avr</a>. # 5. About code examples This documentation contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C compiler documentation for more details. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR". # 6. Data retention Reliability Qualification results show that the projected data retention failure rate is much less than one PPM over 20 years at 85°C or 100 years at 25°C. # 7. Register summary | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |------------------|----------------------|-------|---------|---------|---------|---------------------|----------|---------|---------|------------| | (0xFF) | Reserved | | - Dit 0 | - Dit 3 | - DIC 4 | Dit 3 | Dit 2 | - DIC 1 | -<br>- | rage | | (0xFF) | BPPLR | | | _ | _ | _ | _ | BPPLE | BPPL | 137 | | (0xFD) | BPCR | _ | _ | EPID | SCD | DOCD | COCD | DHCD | CHCD | 138 | | (0xFC) | BPHCTR | _ | _ | El ID | 002 | | PT[5:0] | BIIOD | CHOD | 140 | | (0xFB) | BPOCTR | _ | _ | | | | PT[5:0] | | | 139 | | (0xFA) | BPSCTR | _ | | I | | SCPT[6:0] | [, | | | 139 | | (0xF9) | BPCHCD | | ! | | CHC | DL[7:0] | | | | 142 | | (0xF8) | BPDHCD | | | | | DL[7:0] | | | | 142 | | (0xF7) | BPCOCD | | | | COC | DL[7:0] | | | | 142 | | (0xF6) | BPDOCD | | | | DOC | DL[7:0] | | | | 141 | | (0xF5) | BPSCD | | | | SCI | DL[7:0] | | | | 141 | | (0xF4) | Reserved | - | _ | - | - | - | _ | - | _ | | | (0xF3) | BPIFR | - | - | - | SCIF | DOCIF | COCIF | DHCIF | CHCIF | 144 | | (0xF2) | BPIMSK | - | - | - | SCIE | DOCIE | COCIE | DHCIE | CHCIE | 143 | | (0xF1) | CBCR | - | - | - | - | CBE4 | CBE3 | CBE2 | CBE1 | 152 | | (0xF0) | FCSR | - | - | - | - | DUVRD | CPS | DFE | CFE | 149 | | (0xEF) | Reserved | - | - | - | - | - | - | - | - | | | (0xEE) | Reserved | = | - | - | - | - | _ | - | - | | | (0xED) | Reserved | _ | _ | - | - | - | _ | _ | - | | | (0xEC) | Reserved | | _ | - | - | - | _ | | _ | | | (0xEB) | Reserved | - | _ | - | - | | - | - | _ | | | (0xEA) | CADRDC | | | | | RDC[7:0] | | | | 115 | | (0xE9) | CADRCC | | | | CADR | RCC[7:0] | | | 0.5 | 114 | | (0xE8) | CADCSRC | - | - | - | - | - | - | - | CADVSE | 114 | | (0xE7) | CADCSRB | - | CADACIE | CADRCIE | CADICIE | _ | CADACIF | CADRCIF | CADICIF | 112 | | (0xE6) | CADCSRA | CADEN | CADPOL | CADUB | | AS[1:0] | CADS | SI[1:0] | CADSE | 111 | | (0xE5) | CADICH | | | | | IC[15:8] | | | | 114 | | (0xE4) | CADICL | | | | | IC[7:0] | | | | 114 | | (0xE3) | CADAC3 | | | | | C[31:24] | | | | 114 | | (0xE2) | CADAC2 | | | | | C[23:16] | | | | 114 | | (0xE1)<br>(0xE0) | CADAC1<br>CADAC0 | | | | | AC[15:8]<br>AC[7:0] | | | | 114<br>114 | | (0xE0)<br>(0xDF) | Reserved | - | | | _ CAD | AC[7.0] | | - | | 114 | | (0xDF) | Reserved | | _ | | _ | | _ | | _ | | | (0xDD) | Reserved | | _ | _ | _ | _ | _ | _ | _ | | | (0xDC) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xDB) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xDA) | Reserved | _ | _ | _ | _ | - | _ | - | _ | | | (0xD9) | Reserved | - | - | - | - | - | - | - | _ | | | (0xD8) | Reserved | - | - | - | _ | _ | - | - | _ | | | (0xD7) | Reserved | - | - | - | - | - | - | - | - | | | (0xD6) | Reserved | - | _ | - | - | - | - | _ | _ | | | (0xD5) | Reserved | - | - | - | - | - | - | - | - | | | (0xD4) | CHGDCSR | - | _ | - | BATTPVL | CHGDISC1 | CHGDISC1 | CHGDIF | CHGDIE | 128 | | (0xD3) | Reserved | - | _ | - | _ | _ | _ | _ | _ | | | (0xD2) | BGCSR | - | _ | BGD | BGSCDE | - | _ | BGSCDIF | BGSCDIE | 125 | | (0xD1) | BGCRR | | | T | BGC | CR[7:0] | | | | 124 | | (0xD0) | BGCCR | - | - | | | | C[5:0] | | | 9 | | (0xCF) | Reserved | _ | _ | - | _ | - | _ | - | _ | | | (0xCE) | Reserved | | _ | - | - | - | _ | | _ | | | (0xCD) | Reserved | - | - | - | - | - | - | - | _ | | | (0xCC) | Reserved | _ | _ | - | - | - | _ | - | - | | | (0xCB) | Reserved | _ | _ | _ | _ | - | _ | _ | - | | | (0xCA) | Reserved | _ | _ | - | _ | - | _ | _ | - | | | (0xC9) | Reserved<br>ROCR | POCS | _ | _ | POCD. | - | _ | POCWIE | POCWIE | 101 | | (0xC8) | 1 | ROCS | | | ROCD | | | ROCWIF | ROCWIE | 131 | | (0xC7)<br>(0xC6) | Reserved<br>Reserved | - | _ | _ | _ | - | _ | - | - | | | (0xC5) | Reserved | _ | _ | _ | _ | - | _ | _ | _ | | | (0xC4) | Reserved | _ | _ | _ | _ | _ | _ | | _ | | | (0xC4)<br>(0xC3) | Reserved | | _ | _ | _ | _ | _ | | _ | | | (0xC3)<br>(0xC2) | Reserved | _ | _ | _ | _ | _ | _ | | _ | | | 100021 | Neserveu | _ | _ | | _ | _ | _ | _ | _ | | | (0xC1) | Reserved | _ | | | | | | | | | | Address | Nama | Di4 7 | Dit 6 | Dit 5 | Dit 4 | Dis 2 | Dit 2 | Dit 1 | Dit 0 | Paga | |------------------|----------------------|-------------|--------------|----------|----------------------|---------------------|----------|-------------|----------------|------------| | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | | (0xBF) | Reserved | -<br>TMD0/F | -<br>TA/DO/F | _ | - | _ | - | -<br>TMDDT0 | -<br>TIMPOID | 101 | | (0xBE) | TWBCSR | TWBCIF | TWBCIE | _ | TIM/ANATO-01 | _ | TWBDT1 | TWBDT0 | TWBCIP | 184 | | (0xBD) | TWAMR | TIANAIT | T)A/E A | TIMOTA | TWAM[6:0] | TIMBAGO | TIMEN | | -<br>T)4//F | 184 | | (0xBC) | TWCR | TWINT | TWEA | TWSTA | | TWWC | TWEN | - | TWIE | 181 | | (0xBB) | TWDR | | | | | erface Data Regis | lei | | TWOOF | 183 | | (0xBA)<br>(0xB9) | TWAR<br>TWSR | | | TWS[7:3] | TWA[6:0] | | | TWPS1 | TWGCE<br>TWPS0 | 183<br>182 | | (0xB9) | TWBR | | | | wire Sorial Interf | ace Bit Rate Regi | - etor | TWF31 | 100-30 | 181 | | (0xB8) | Reserved | _ | | _ | – wire Seriai interi | – | -<br>- | _ | _ | 101 | | (0xB7) | Reserved | | _ | | | | | _ | _ | | | (0xB5) | Reserved | | _ | _ | _ | _ | | _ | _ | | | (0xB4) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xB3) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xB2) | Reserved | _ | _ | _ | _ | - | _ | _ | _ | | | (0xB1) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xB0) | Reserved | - | - | _ | - | - | - | - | _ | | | (0xAF) | Reserved | - | - | - | - | - | - | - | _ | | | (0xAE) | Reserved | - | _ | - | _ | - | - | _ | _ | | | (0xAD) | Reserved | - | - | - | - | - | - | - | - | | | (0xAC) | Reserved | - | - | - | - | - | - | - | _ | | | (0xAB) | Reserved | - | - | - | - | - | - | - | - | | | (0xAA) | Reserved | - | - | - | - | - | - | _ | _ | | | (0xA9) | Reserved | - | - | - | - | - | - | _ | _ | | | (8Ax0) | Reserved | - | - | - | - | - | - | - | - | <u> </u> | | (0xA7) | Reserved | _ | - | _ | - | _ | - | _ | - | | | (0xA6) | Reserved | - | - | - | - | - | - | - | - | | | (0xA5) | Reserved | - | - | - | - | - | - | - | - | | | (0xA4) | Reserved | - | - | - | - | - | - | - | - | | | (0xA3) | Reserved | - | - | - | - | - | - | _ | - | | | (0xA2) | Reserved | - | - | - | - | - | _ | - | - | | | (0xA1) | Reserved | - | - | - | - | - | - | _ | - | | | (0xA0) | Reserved | _ | - | - | - | - | _ | - | - | | | (0x9F) | Reserved | | - | - | - | _ | | _ | - | | | (0x9E) | Reserved | _ | - | - | - | - | - | - | - | | | (0x9D) | Reserved | - | - | _ | - | - | _ | - | - | | | (0x9C) | Reserved | = | - | _ | - | - | _ | - | - | | | (0x9B) | Reserved | _ | _ | _ | - | _ | _ | - | - | | | (0x9A)<br>(0x99) | Reserved | - | _ | _ | _ | _ | _ | - | - | | | (0x98) | Reserved<br>Reserved | _ | _ | _ | _ | | | _ | _ | | | (0x97) | Reserved | | _ | _ | _ | _ | | _ | _ | | | (0x96) | Reserved | | _ | _ | _ | _ | | _ | _ | | | (0x95) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0x94) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0x93) | Reserved | _ | _ | _ | _ | - | _ | _ | _ | | | (0x92) | Reserved | _ | - | _ | _ | - | - | - | _ | | | (0x91) | Reserved | - | - | _ | - | - | - | - | _ | | | (0x90) | Reserved | - | - | _ | - | - | - | - | _ | | | (0x8F) | Reserved | - | - | - | - | - | - | - | - | | | (0x8E) | Reserved | - | - | _ | - | - | - | _ | _ | | | (0x8D) | Reserved | - | - | - | - | - | - | - | - | | | (0x8C) | Reserved | - | - | - | - | - | - | - | - | | | (0x8B) | Reserved | - | - | - | - | - | - | - | _ | | | (0x8A) | Reserved | 1 | - | - | - | - | - | - | _ | | | (0x89) | OCR1B | | | Time | r/Counter1 - Out | put Compare Rec | jister B | | | 95 | | (0x88) | OCR1A | | | Time | r/Counter1 – Out | put Compare Reg | jister A | | | 95 | | (0x87) | Reserved | - | - | - | - | - | - | - | _ | · | | (0x86) | Reserved | - | - | _ | - | - | - | _ | _ | | | (0x85) | TCNT1H | | | | | 1 (8 Bit) High Byte | | | | 95 | | (0x84) | TCNT1L | | | | Timer/Counter | 1 (8 Bit) Low Byte | | | | 95 | | (0x83) | Reserved | - | - | - | - | - | - | _ | - | | | (0x82) | Reserved | - | = | - | - | - | = | - | - | | | (0x81) | TCCR1B | _ | = | - | - | - | CS12 | CS11 | CS10 | 81 | | (0x80) | TCCR1A | TCW1 | ICEN1 | ICNC1 | ICES1 | ICS1 | - | - | WGM10 | 94 | | (0x7F) | Reserved | _ | - | - | - | - | - | - | _ | | | (0x7E) | DIDR0 | - | - | = | - | - | - | PA1DID | PA0DID | 121 | # ■ ATmega16HVB/32HVB | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |----------------------------|----------------------|------------|------------|------------|-------------------|--------------------------------------|-------------|-------------------|--------------|----------| | (0x7D) | Reserved | - Dit 7 | - Dit 0 | Dit 3 | Dit 4 | Bit 3 | Dit 2 | Dit 1 | - | 1 age | | (0x7C) | VADMUX | | | | | _ | VADN | MUX[3:0] | | 119 | | (0x7B) | Reserved | _ | _ | _ | _ | _ | _ | - | _ | | | (0x7A) | VADCSR | _ | _ | _ | - | VADEN | VADSC | VADCCIF | VADCCIE | 119 | | (0x79) | VADCH | - | - | - | - | | VADC Data R | egister High byte | ' | 120 | | (0x78) | VADCL | | - | | VADC Data R | egister Low byte | | | | 120 | | (0x77) | Reserved | _ | _ | - | - | - | - | - | _ | | | (0x76) | Reserved | _ | _ | - | _ | - | - | - | - | | | (0x75) | Reserved | _ | _ | - | - | - | - | - | - | | | (0x74) | Reserved | _ | _ | - | _ | - | _ | - | - | | | (0x73) | Reserved | - | - | - | _ | - | _ | _ | - | | | (0x72)<br>(0x71) | Reserved<br>Reserved | _ | _ | _ | - | _ | - | _ | _ | | | (0x71)<br>(0x70) | Reserved | | _ | | | _ | | _ | _ | | | (0x6F) | TIMSK1 | _ | _ | _ | _ | ICIE1 | OCIE1B | OCIE1A | TOIE1 | 96 | | (0x6E) | TIMSK0 | _ | _ | _ | _ | ICIE0 | OCIE0B | OCIE0A | TOIE0 | 96 | | (0x6D) | Reserved | _ | _ | - | - | - | - | _ | - | | | (0x6C) | PCMSK1 | | | • | PCIN | IT[15:8] | | • | • | 60 | | (0x6B) | PCMSK0 | = | - | - | - | | PCII | NT[3:0] | | 61 | | (0x6A) | Reserved | - | _ | - | - | - | - | - | - | | | (0x69) | EICRA | ISC31 | ISC30 | ISC21 | ISC20 | ISC11 | ISC10 | ISC01 | ISC00 | 58 | | (0x68) | PCICR | - | - | - | - | - | - | PCIE1 | PCIE0 | 60 | | (0x67) | Reserved | = | - | - | | | = | - | - | | | (0x66) | FOSCCAL | | | | Fast Oscillator C | alibration Registe | | | | 32 | | (0x65)<br>(0x64) | Reserved<br>PRR0 | - | PRTWI | PRVRM | - | PRSPI | PRTIM1 | PRTIM0 | PRVADC | 40 | | (0x64)<br>(0x63) | Reserved | _ | – FRIWI | - FRVRIVI | _ | | - FRIIVII | - FRIIVIO | - FRVADC | 40 | | (0x62) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0x61) | CLKPR | CLKPCE | _ | _ | _ | _ | _ | CLKPS1 | CLKPS0 | 32 | | (0x60) | WDTCSR | WDIF | WDIE | WDP3 | WDCE | WDE | WDP2 | WDP1 | WDP0 | 49 | | 0x3F (0x5F) | SREG | I | Т | Н | S | V | N | Z | С | 10 | | 0x3E (0x5E) | SPH | SP15 | SP14 | SP13 | SP12 | SP11 | SP10 | SP9 | SP8 | 13 | | 0x3D (0x5D) | SPL | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | 13 | | 0x3C (0x5C) | Reserved | _ | - | - | - | - | - | - | - | | | 0x3B (0x5B) | Reserved | _ | _ | - | - | - | - | - | - | | | 0x3A (0x5A) | Reserved | _ | _ | _ | - | - | _ | - | - | | | 0x39 (0x59) | Reserved | _ | _ | - | - | - | _ | - | - | | | 0x38 (0x58)<br>0x37 (0x57) | Reserved<br>SPMCSR | -<br>SPMIE | -<br>RWWSB | -<br>SIGRD | -<br>CTPB | -<br>RFLB | PGWRT | PGERS | -<br>SPMEN | 202 | | 0x36 (0x56) | Reserved | SPINIE - | RWWSB | - SIGRD | - CIPB | - KFLD | PGWRI | - PGERS | SPIVIEIN – | 202 | | 0x35 (0x55) | MCUCR | _ | _ | CKOE | PUD | _ | _ | IVSEL | IVCE | 78/32 | | 0x34 (0x54) | MCUSR | _ | _ | _ | OCDRF | WDRF | BODRF | EXTRF | PORF | 49 | | 0x33 (0x53) | SMCR | _ | _ | _ | - | | SM[2:0] | l | SE | 39 | | 0x32 (0x52) | Reserved | - | - | - | - | - | - | - | - | | | 0x31 (0x51) | DWDR | | | | debugWIRE | Data Register | | | | 187 | | 0x30 (0x50) | Reserved | _ | _ | _ | - | - | _ | - | _ | | | 0x2F (0x4F) | Reserved | = | - | - | - | = | = | - | - | | | 0x2E (0x4E) | SPDR | | ı | | | a Register | | | | 107 | | 0x2D (0x4D) | SPSR | SPIF | WCOL | - | -<br>NOTE | - | - | - | SPI2X | 106 | | 0x2C (0x4C) | SPCR | SPIE | SPE | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0 | 105 | | 0x2B (0x4B) | GPIOR2 | | | | | se I/O Register 2 | | | | 24 | | 0x2A (0x4A)<br>0x29 (0x49) | GPIOR1<br>OCR0B | | | Ti~ | | se I/O Register 1<br>out Compare Reg | ister R | | | 95 | | 0x29 (0x49)<br>0x28 (0x48) | OCR0B<br>OCR0A | | | | | out Compare Reg | | | | 95<br>95 | | 0x27 (0x47) | TCNT0H | | | | | 0 (8 Bit) High Byte | | | | 95 | | 0x26 (0x46) | TCNT0L | | | | | 0 (8 Bit) Low Byte | | | | 95 | | 0x25 (0x45) | TCCR0B | = | - | - | - | - | CS02 | CS01 | CS00 | 81 | | 0x24 (0x44) | TCCR0A | TCW0 | ICEN0 | ICNC0 | ICES0 | ICS0 | - | - | WGM00 | 94 | | 0x23 (0x43) | GTCCR | TSM | - | - | - | = | = | - | PSRSYNC | | | 0x22 (0x42) | EEARH | - | _ | - | - | - | - | EEPRON | /I High byte | 20 | | 0x21 (0x41) | EEARL | | | | | s Register Low B | yte | | | 20 | | 0x20 (0x40) | EEDR | | Ī | • | | Data Register | i | i | , | 20 | | 0x1F (0x3F) | EECR | - | - | EEPM1 | EEPM0 | EERIE | EEMPE | EEPE | EERE | 21 | | 0x1E (0x3E) | GPIOR0 | | 1 | | General Purpo | se I/O Register 0 | INTO | I INT | INITO | 24 | | 0x1D (0x3D) | EIMSK | - | _ | _ | _ | INT3 | INT2 | INT1 | INTO | 59 | | 0x1C (0x3C) | EIFR | _ | - | - | - | INTF3 | INTF2 | INTF1 | INTF0 | 59 | | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |-------------|----------|--------|--------|--------|---------|--------|--------|--------|--------|------| | 0x1B (0x3B) | PCIFR | = | = | _ | _ | _ | _ | PCIF1 | PCIF0 | 60 | | 0x1A (0x3A) | Reserved | - | - | - | - | - | - | - | - | | | 0x19 (0x39) | Reserved | - | - | _ | _ | - | - | - | - | | | 0x18 (0x38) | Reserved | = | = | _ | _ | - | _ | - | - | | | 0x17 (0x37) | OSICSR | _ | _ | _ | OSISEL0 | - | _ | OSIST | OSIEN | 33 | | 0x16 (0x36) | TIFR1 | - | - | _ | _ | ICF1 | OCF1B | OCF1A | TOV1 | 96 | | 0x15 (0x35) | TIFR0 | - | - | _ | - | ICF0 | OCF0B | OCF0A | TOV0 | 96 | | 0x14 (0x34) | Reserved | _ | _ | _ | _ | _ | _ | _ | - | | | 0x13 (0x33) | Reserved | - | - | _ | - | - | - | _ | - | | | 0x12 (0x32) | Reserved | - | - | _ | _ | - | - | - | - | | | 0x11 (0x31) | Reserved | - | - | _ | _ | - | - | - | - | | | 0x10 (0x30) | Reserved | - | - | _ | _ | - | - | - | - | | | 0x0F (0x2F) | Reserved | - | - | _ | - | - | - | - | - | | | 0x0E (0x2E) | Reserved | _ | - | _ | _ | - | _ | - | _ | | | 0x0D (0x2D) | Reserved | - | - | _ | _ | - | - | - | - | | | 0x0C (0x2C) | Reserved | - | - | - | - | - | - | - | - | | | 0x0B (0x2B) | Reserved | - | - | _ | - | - | = | - | = | | | 0x0A (0x2A) | Reserved | - | - | - | = | - | = | - | = | | | 0x09 (0x29) | Reserved | - | - | - | - | - | - | - | - | | | 0x08 (0x28) | PORTC | - | - | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | 66 | | 0x07 (0x27) | Reserved | - | - | - | = | - | = | - | = | | | 0x06 (0x26) | PINC | - | - | - | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | 66 | | 0x05 (0x25) | PORTB | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | 78 | | 0x04 (0x24) | DDRB | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | 78 | | 0x03 (0x23) | PINB | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | 78 | | 0x02 (0x22) | PORTA | - | - | _ | - | PORTA3 | PORTA2 | PORTA1 | PORTA0 | 78 | | 0x01 (0x21) | DDRA | - | - | - | - | DDA3 | DDA2 | DDA1 | DDA0 | 78 | | 0x00 (0x20) | PINA | - | - | _ | - | PINA3 | PINA2 | PINA1 | PINA0 | 78 | Notes: - 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. - 2. I/O registers within the address range \$00 \$1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. - 3. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers 0x00 to 0x1F only. - 4. When using the I/O specific commands IN and OUT, the I/O addresses \$00 \$3F must be used. When addressing I/O registers as data space using LD and ST instructions, \$20 must be added to these addresses. The Atmel ATmega16HVB/32HVB is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from \$60 \$FF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. # 8. Instruction set summary | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |------------------|-------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------|--------------| | ARITHMETIC AND I | OGIC INSTRUCTIONS | · | · · · · · · · · · · · · · · · · · · · | | l | | ADD | Rd, Rr | Add two Registers | $Rd \leftarrow Rd + Rr$ | Z, C, N, V, H | 1 | | ADC | Rd, Rr | Add with Carry two Registers | $Rd \leftarrow Rd + Rr + C$ | Z, C, N, V, H | 1 | | ADIW | Rdl, K | Add Immediate to Word | Rdh:Rdl ← Rdh:Rdl + K | Z, C, N, V, S | 2 | | SUB | Rd, Rr | Subtract two Registers | Rd ← Rd - Rr | Z, C, N, V, H | 1 | | SUBI | Rd, K | Subtract Constant from Register | Rd ← Rd - K | Z, C, N, V, H | 1 | | SBC | Rd, Rr | Subtract with Carry two Registers | Rd ← Rd - Rr - C | Z, C, N, V, H | 1 | | SBCI | Rd, K | Subtract with Carry Constant from Reg. | Rd ← Rd - K - C | Z, C, N, V, H | 1 | | SBIW | Rdl,K | Subtract Immediate from Word | Rdh:Rdl ← Rdh:Rdl - K | Z, C, N, V, S | 2 | | AND | Rd, Rr | Logical AND Registers | Rd ← Rd • Rr | Z, N, V | 1 | | ANDI | Rd, K | Logical AND Registers and Constant | Rd ← Rd • K | Z, N, V | 1 | | OR | Rd, Rr | Logical OR Registers | Rd ← Rd v Rr | Z, N, V | 1 | | ORI | Rd, K | Logical OR Registers Logical OR Register and Constant | $Rd \leftarrow Rd \vee K$ | Z, N, V | 1 | | EOR | Rd, Rr | Exclusive OR Registers | $Rd \leftarrow Rd \oplus Rr$ | Z, N, V | 1 | | | † · · | | | | | | COM | Rd | One's Complement | Rd ← 0xFF – Rd | Z, C, N, V | 1 | | NEG | Rd | Two's Complement | Rd ← 0x00 – Rd | Z, C, N, V, H | 1 | | SBR | Rd, K | Set Bit(s) in Register | Rd ← Rd v K | Z, N, V | 1 | | CBR | Rd, K | Clear Bit(s) in Register | $Rd \leftarrow Rd \bullet (0xFF - K)$ | Z, N, V | 1 | | INC | Rd | Increment | Rd ← Rd + 1 | Z, N, V | 1 | | DEC | Rd | Decrement | Rd ← Rd − 1 | Z, N, V | 1 | | TST | Rd | Test for Zero or Minus | Rd ← Rd • Rd | Z, N, V | 1 | | CLR | Rd | Clear Register | $Rd \leftarrow Rd \oplus Rd$ | Z, N ,V | 1 | | SER | Rd | Set Register | $Rd \leftarrow 0xFF$ | None | 1 | | MUL | Rd, Rr | Multiply Unsigned | $R1:R0 \leftarrow Rd \times Rr$ | Z, C | 2 | | MULS | Rd, Rr | Multiply Signed | $R1:R0 \leftarrow Rd \times Rr$ | Z, C | 2 | | MULSU | Rd, Rr | Multiply Signed with Unsigned | $R1:R0 \leftarrow Rd \times Rr$ | Z, C | 2 | | FMUL | Rd, Rr | Fractional Multiply Unsigned | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z, C | 2 | | FMULS | Rd, Rr | Fractional Multiply Signed | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z, C | 2 | | FMULSU | Rd, Rr | Fractional Multiply Signed with Unsigned | $R1:R0 \leftarrow (Rd \times Rr) \ll 1$ | Z, C | 2 | | BRANCH INSTRUC | TIONS | | | | | | RJMP | k | Relative Jump | PC ← PC + k + 1 | None | 2 | | IJMP | | Indirect Jump to (Z) | PC ← Z | None | 2 | | JMP | k | Direct Jump | PC ← k | None | 3 | | RCALL | k | Relative Subroutine Call | PC ← PC + k + 1 | None | 3 | | ICALL | | Indirect Call to (Z) | PC ← Z | None | 3 | | CALL | k | Direct Subroutine Call | PC ← k | None | 4 | | RET | | Subroutine Return | PC ← STACK | None | 4 | | RETI | | Interrupt Return | PC ← STACK | 1 | 4 | | CPSE | Rd, Rr | Compare, Skip if Equal | if (Rd = Rr) PC ← PC + 2 or 3 | None | 1/2/3 | | CP | Rd, Rr | Compare | Rd – Rr | Z, N, V, C, H | 1 | | CPC | Rd, Rr | Compare with Carry | Rd – Rr – C | Z, N, V, C, H | 1 | | CPI | Rd, K | Compare Register with Immediate | Rd – K | Z, N, V, C, H | 1 | | SBRC | Rr, b | Skip if Bit in Register Cleared | if $(Rr(b) = 0) PC \leftarrow PC + 2 \text{ or } 3$ | None | 1/2/3 | | SBRS | Rr, b | Skip if Bit in Register is Set | if $(Rr(b) = 0) PC \leftarrow PC + 2 or 3$ | None | 1/2/3 | | SBIC | P, b | Skip if Bit in I/O Register Cleared | if $(P(b) = 0) PC \leftarrow PC + 2 \text{ or } 3$ | None | 1/2/3 | | SBIS | | | if $(P(b) = 1) PC \leftarrow PC + 2 \text{ or } 3$ | 1 | | | BRBS | P, b<br>s, k | Skip if Bit in I/O Register is Set Branch if Status Flag Set | if (SREG(s) = 1) then $PC \leftarrow PC + k + 1$ | None<br>None | 1/2/3<br>1/2 | | | | Ÿ | | | | | BRBC | s, k | Branch if Status Flag Cleared | if (SREG(s) = 0) then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BREQ | k | Branch if Equal | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRNE | k | Branch if Not Equal | if (Z = 0) then PC ← PC + k + 1 | None | 1/2 | | BRCS | k | Branch if Carry Set | if (C = 1) then PC ← PC + k + 1 | None | 1/2 | | BRCC | k | Branch if Carry Cleared | if (C = 0) then PC ← PC + k + 1 | None | 1/2 | | BRSH | k | Branch if Same or Higher | if (C = 0) then PC ← PC + k + 1 | None | 1/2 | | BRLO | k | Branch if Lower | if (C = 1) then PC ← PC + k + 1 | None | 1/2 | | BRMI | k | Branch if Minus | if (N = 1) then PC ← PC + k + 1 | None | 1/2 | | BRPL | k | Branch if Plus | if $(N = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRGE | k | Branch if Greater or Equal, Signed | if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRLT | k | Branch if Less Than Zero, Signed | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRHS | k | Branch if Half Carry Flag Set | if (H = 1) then PC ← PC + k + 1 | None | 1/2 | | | I | Branch if Half Carry Flag Cleared | if (H = 0) then PC ← PC + k + 1 | None | 1/2 | | BRHC | k | | | | | | | k<br>k | Branch if T Flag Set | if (T = 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRHC | | • • | if (T = 1) then PC $\leftarrow$ PC + k + 1<br>if (T = 0) then PC $\leftarrow$ PC + k + 1 | None<br>None | 1/2<br>1/2 | | BRHC<br>BRTS | k | Branch if T Flag Set | | | | # 8. Instruction set summary (Continued) | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |--------------------|----------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------|--------------|-------------| | BRIE | k | Branch if Interrupt Enabled | if ( I = 1) then PC ← PC + k + 1 | None | 1/2 | | BRID | k | Branch if Interrupt Disabled | if ( I = 0) then PC ← PC + k + 1 | None | 1/2 | | BIT AND BIT-TEST I | INSTRUCTIONS | | | | | | SBI | P, b | Set Bit in I/O Register | I/O(P,b) ← 1 | None | 2 | | CBI | P, b | Clear Bit in I/O Register | $I/O(P,b) \leftarrow 0$ | None | 2 | | LSL | Rd | Logical Shift Left | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ | Z, C, N, V | 1 | | LSR | Rd | Logical Shift Right | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ | Z, C, N, V | 1 | | ROL | Rd | Rotate Left Through Carry | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$ | Z, C, N, V | 1 | | ROR | Rd | Rotate Right Through Carry | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$ | Z, C, N, V | 1 | | ASR | Rd | Arithmetic Shift Right | $Rd(n) \leftarrow Rd(n+1), n=06$ | Z, C, N, V | 1 | | SWAP | Rd | Swap Nibbles | Rd(30)←Rd(74),Rd(74)←Rd(30) | None | 1 | | BSET | S | Flag Set Flag Clear | SREG(s) ← 1 | SREG(s) | 1 | | BCLR | S | 9 | $SREG(s) \leftarrow 0$ | SREG(s) | 1 | | BST<br>BLD | Rr, b<br>Rd, b | Bit Store from Register to T Bit load from T to Register | $T \leftarrow Rr(b)$ $Rd(b) \leftarrow T$ | None | 1 | | SEC | ixu, b | Set Carry | C ← 1 | C | 1 | | CLC | | Clear Carry | C ← 0 | C | 1 | | SEN | | Set Negative Flag | N ← 1 | N | 1 | | CLN | | Clear Negative Flag | N ← 0 | N | 1 | | SEZ | | Set Zero Flag | Z ← 1 | Z | 1 | | CLZ | | Clear Zero Flag | Z ← 0 | Z | 1 | | SEI | | Global Interrupt Enable | I ← 1 | 1 | 1 | | CLI | | Global Interrupt Disable | 1←0 | 1 | 1 | | SES | | Set Signed Test Flag | S ← 1 | S | 1 | | CLS | | Clear Signed Test Flag | S ← 0 | S | 1 | | SEV | | Set Twos Complement Overflow. | V ← 1 | V | 1 | | CLV | | Clear Twos Complement Overflow | V ← 0 | V | 1 | | SET | | Set T in SREG | T ← 1 | T | 1 | | CLT | | Clear T in SREG | T ← 0 | Т | 1 | | SEH | | Set Half Carry Flag in SREG | H ← 1 | Н | 1 | | CLH | | Clear Half Carry Flag in SREG | H ← 0 | Н | 1 | | DATA TRANSFER II | | T., | T., . | T., | <del></del> | | MOV | Rd, Rr | Move Between Registers | Rd ← Rr | None | 1 | | MOVW | Rd, Rr | Copy Register Word | Rd+1:Rd ← Rr+1:Rr | None | 1 1 | | LDI<br>LD | Rd, K<br>Rd, X | Load Immediate Load Indirect | $Rd \leftarrow K$ $Rd \leftarrow (X)$ | None<br>None | 2 | | LD | Rd, X+ | Load Indirect Load Indirect and Post-Inc. | $Rd \leftarrow (X), X \leftarrow X + 1$ | None | 2 | | LD | Rd, - X | Load Indirect and Pre-Dec. | $X \leftarrow (X), X \leftarrow X + 1$<br>$X \leftarrow X - 1, Rd \leftarrow (X)$ | None | 2 | | LD | Rd, Y | Load Indirect Load Indirect | $Rd \leftarrow (Y)$ | None | 2 | | LD | Rd, Y+ | Load Indirect and Post-Inc. | $Rd \leftarrow (Y), Y \leftarrow Y + 1$ | None | 2 | | LD | Rd, - Y | Load Indirect and Pre-Dec. | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$ | None | 2 | | LDD | Rd, Y+q | Load Indirect with Displacement | $Rd \leftarrow (Y + q)$ | None | 2 | | LD | Rd, Z | Load Indirect | $Rd \leftarrow (Z)$ | None | 2 | | LD | Rd, Z+ | Load Indirect and Post-Inc. | $Rd \leftarrow (Z), Z \leftarrow Z+1$ | None | 2 | | LD | Rd, -Z | Load Indirect and Pre-Dec. | $Z \leftarrow Z - 1$ , Rd $\leftarrow$ (Z) | None | 2 | | LDD | Rd, Z+q | Load Indirect with Displacement | $Rd \leftarrow (Z + q)$ | None | 2 | | LDS | Rd, k | Load Direct from SRAM | Rd ← (k) | None | 2 | | ST | X, Rr | Store Indirect | (X) ← Rr | None | 2 | | ST | X+, Rr | Store Indirect and Post-Inc. | $(X) \leftarrow Rr, X \leftarrow X + 1$ | None | 2 | | ST | - X, Rr | Store Indirect and Pre-Dec. | $X \leftarrow X - 1, (X) \leftarrow Rr$ | None | 2 | | ST | Y, Rr | Store Indirect | (Y) ← Rr | None | 2 | | ST | Y+, Rr | Store Indirect and Post-Inc. | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ | None | 2 | | ST | - Y, Rr | Store Indirect and Pre-Dec. | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ | None | 2 | | STD | Y+q, Rr | Store Indirect with Displacement | (Y + q) ← Rr | None | 2 | | ST | Z, Rr | Store Indirect | (Z) ← Rr | None | 2 | | ST | Z+, Rr | Store Indirect and Post-Inc. | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$ | None | 2 | | ST | -Z, Rr | Store Indirect and Pre-Dec. | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$ | None | 2 | | STD | Z+q, Rr | Store Indirect with Displacement | $(Z+q) \leftarrow Rr$ | None | 2 | | STS | k, Rr | Store Direct to SRAM | (k) ← Rr | None | 2 | | LPM<br>LPM | Rd, Z | Load Program Memory | $R0 \leftarrow (Z)$ | None | 3 | | LPM | Rd, Z+ | Load Program Memory Load Program Memory and Post-Inc | $Rd \leftarrow (Z)$ | None<br>None | 3 | | SPM | NU, Z+ | Store Program Memory Store Program Memory | $Rd \leftarrow (Z), Z \leftarrow Z+1$ $(Z) \leftarrow R1:R0$ | None | - 3 | | IN | Rd, P | In Port | (2) ← R1:R0<br>Rd ← P | None | 1 | | | rvu, i | m i oit | Nu ←1 | IAOHE | <u> </u> | # ■ ATmega16HVB/32HVB # 8. Instruction set summary (Continued) | Mnemonics | Operands | Description | Operation | Flags | #Clocks | | | | | |-----------------|--------------------------|-------------------------|------------------------------------------|-------|---------|--|--|--|--| | OUT | P, Rr | Out Port | P ← Rr | None | 1 | | | | | | PUSH | Rr | Push Register on Stack | STACK ← Rr | None | 2 | | | | | | POP | Rd | Pop Register from Stack | Rd ← STACK | None | 2 | | | | | | MCU CONTROL INS | MCU CONTROL INSTRUCTIONS | | | | | | | | | | NOP | | No Operation | | None | 1 | | | | | | SLEEP | | Sleep | (see specific descr. for Sleep function) | None | 1 | | | | | | WDR | | Watchdog Reset | (see specific descr. for WDR/timer) | None | 1 | | | | | | BREAK | | Break | For On-chip Debug Only | None | N/A | | | | | # 9. Ordering information # 9.1 The Atmel ATmega16HVB | Speed (MHz) | Power supply | Ordering code | Package | Operation range | |-------------|--------------|-----------------|---------|-----------------| | 1MHz - 8MHz | 4V - 18V | ATMEGA16HVB-8X3 | 44X1 | -40°C to 85°C | | | Package type | |------|------------------------------------------------------------------------------| | 44X1 | 44-lead, 4.4mm body width, plastic thin shrink small outline package (TSSOP) | # 9.2 The Atmel ATmega32HVB | Speed (MHz) | Power supply | Ordering code | Package | Operation range | |-------------|--------------|-----------------|---------|-----------------| | 1MHz - 8MHz | 4V - 18V | ATMEGA32HVB-8X3 | 44X1 | -40°C to 85°C | | | | Package type | |---|------|------------------------------------------------------------------------------| | Ī | 44X1 | 44-lead, 4.4mm body width, plastic thin shrink small outline package (TSSOP) | # 10. Packaging information # 10.1 44X1 **Top View** # COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|----------|-------|-------|------| | Α | _ | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | b | 0.17 | _ | 0.27 | | | С | 0.09 | - | 0.20 | | | D | 10.90 | 11.00 | 11.10 | | | E1 | 4.30 | 4.40 | 4.50 | | | Е | 6.20 | 6.40 | 6.60 | | | е | 0.50 TYP | | | | | L | 0.50 | 0.60 | 0.70 | | | Ø | 0° | _ | 8° | | Note: These drawings are for general information only. Refer to JEDEC Drawing MO-153BE. 5/16/07 2325 Orchard Parkway San Jose, CA 95131 **TITLE 44X1**, 44-lead, 4.4mm Body Width, Plastic Thin Shrink Small Outline Package (TSSOP) DRAWING NO. 44X1 REV. A ## 11. Errata # 11.1 The Atmel ATmega16HVB # 11.1.1 Rev. E ### TWI bus can get stuck if TWI STOP condition bit is set in slave mode If the TWSTO bit in TWCR is set while the TWI starts to receive data in slave mode, it can result in pulling the SCL pin low and then the TWI bus will get stuck. To release the SCL pin and get out of this situation the TWI module needs to be disabled and then re-enabled. #### Problem fix/workaround While in slave mode the TWSTO bit should be written only to recover from an error condition and then cleared before a data transfer starts. #### 11.1.2 Rev. D Not sampled. #### 11.1.3 Rev. C ## TWI bus can get stuck if TWI STOP condition bit is set in slave mode If the TWSTO bit in TWCR is set while the TWI starts to receive data in slave mode, it can result in pulling the SCL pin low and then the TWI bus will get stuck. To release the SCL pin and get out of this situation the TWI module needs to be disabled and then re-enabled. #### Problem fix/workaround While in slave mode the TWSTO bit should be written only to recover from an error condition and then cleared before a data transfer starts. #### 11.1.4 Rev. B #### Stack pointer initial value The stack pointer in ATmega16HVB is incorrectly initialized to 0x08ff instead of 0x04ff. # Problem fix/workaround Initialize the stack pointer in software before the stack is used. Most C-compilers does initialize the stack pointer without manual intervention. Assembly Code Example: Idi r16,high(RAMEND); Main program start out SPH,r16; Set Stack Pointer to top of RAM Idi r16,low(RAMEND) out SPL,r16 C Code Example (if required): SP = RAMEND; #### TWI bus can get stuck if TWI STOP condition bit is set in slave mode If the TWSTO bit in TWCR is set while the TWI starts to receive data in slave mode, it can result in pulling the SCL pin low and then the TWI bus will get stuck. To release the SCL pin and get out of this situation the TWI module needs to be disabled and then re-enabled. #### Problem fix/workaround While in slave mode the TWSTO bit should be written only to recover from an error condition and then cleared before a data transfer starts. #### 11.1.5 Rev. A Not sampled. # 11.2 The Atmel ATmega32HVB ### 11.2.1 Rev. E ## TWI bus can get stuck if TWI STOP condition bit is set in slave mode If the TWSTO bit in TWCR is set while the TWI starts to receive data in slave mode, it can result in pulling the SCL pin low and then the TWI bus will get stuck. To release the SCL pin and get out of this situation the TWI module needs to be disabled and then re-enabled. #### Problem fix/workaround While in slave mode the TWSTO bit should be written only to recover from an error condition and then cleared before a data transfer starts. #### 11.2.2 Rev. D Not sampled. #### 11.2.3 Rev. C # TWI bus can get stuck if TWI STOP condition bit is set in slave mode If the TWSTO bit in TWCR is set while the TWI starts to receive data in slave mode, it can result in pulling the SCL pin low and then the TWI bus will get stuck. To release the SCL pin and get out of this situation the TWI module needs to be disabled and then re-enabled. #### Problem fix/workaround While in slave mode the TWSTO bit should be written only to recover from an error condition and then cleared before a data transfer starts. # 11.2.4 Rev. B ## TWI bus can get stuck if TWI STOP condition bit is set in slave mode If the TWSTO bit in TWCR is set while the TWI starts to receive data in slave mode, it can result in pulling the SCL pin low and then the TWI bus will get stuck. To release the SCL pin and get out of this situation the TWI module needs to be disabled and then re-enabled. #### Problem fix/workaround While in slave mode the TWSTO bit should be written only to recover from an error condition and then cleared before a data transfer starts. ### 11.2.5 Rev. A Not sampled. # 12. Revision history Please note that the referring page numbers in this section are referring to this document. The referring revision in this section are referring to the document revision. ## 12.1 Rev. 8042E-09/2013 Updated "Errata" on page 19: ATmega16HVB: Added errata sections for "Rev. C", "Rev. D" and "Rev. E". ATmega32HVB: Added errata sections for "Rev. B", "Rev. C", "Rev. D" and "Rev. E". # 12.2 Rev. 8042D-10/2011 - Operating voltage has been changed from 4V 25V to 4V 18V - The methods for determing the actual clock period of the ULP Oscillator i Section 9.2.3 on page 27 have been changed - 3. In "Bit 1:0 CLKPS[1:0]: Clock Prescaler select Bit[1:0]" on page 33 new text has been inserted in and the text "If CKDIBV8 is programmed" has been corrected to "If CKDIV8 is programmed" - 4. Note 2 in "Bit 0 OSIEN: Oscillator sampling interface enable" on page 34 has been deleted - 5. Figure 11-1 on page 43 has been corrected - 6. New Note 2 has been added below Table 11-2 on page 51 - 7. The last sentence in Section 21.5 on page 123 has been corrected - 8. The text in Section 25.3.1 on page 146 below Figure 25-2 has been corrected several places - 9. V<sub>CC</sub> in Figure 28-1 on page 186 has been corrected - 10. Bit no 4 in Table 30-3 on page 205 has been corrected - 11. Note 1 below Table 30-3 on page 205 has been corrected - 12. The text in point 4 and 5 in Section 30.6.1 on page 208 has been corrected - 13. The V<sub>FET</sub> value in Figure 30-3 on page 212 has been corrected - 14. The table in Section 32.1 on page 225 hase been updated with several new values - 15. I<sub>LOAD</sub> in Table 32-2 on page 226 has been added - 16. Note 1 below Table 32-2 on page 226 has been added - 17. The maximum value for V<sub>BOT</sub> in Table 32-3 on page 227 has been added - 18. In Table 32-4 on page 227 the maximum value for $V_{RSCL}$ has been corrected and the maximum value for $V_{REG}$ pin has been added - 19. In Table 32-7 on page 229 the typical and maximum values for INL has been corrected - In Table 32-8 on page 229 the typical value for frequency prediction error (slow RC oscillator) has been corrected - 21. In Table 32-10 on page 230 the text below "Parameter" has been corrected - 22. In Table 32-12 on page 231 Note 5 has been added - 23. In Table 32-18 on page 236 the maximum value for t<sub>WIRH CF</sub> has been corrected - 24. The former figure "Active supply current vs. V<sub>VFET</sub>, WDT, V<sub>REF</sub>, CBP, OC/OD and CC-ADC enabled" on page 238 has been removed - 25. In Table 33-1 on page 243 the text "CC-OD" has benn changed to "OC-OD" and below "Typical current consumption" the value "55μΑ" has been changed to "85μΑ" - 26. New text is added below the two notes for Table 33-1 on page 243 - New Figure 33-11 on page 245 "Power-save supply current vs. V<sub>VFET</sub>, WDT, V<sub>REF</sub>, CBP, OC/OD, and CC-ADC enabled" is added - 28. The plot in Figure 33-13 on page 246 has been updated - 29. The plot in Figure 33-14 on page 246 has been updated - 30. New Figure 33-15 on page 247 has been added - 31. New Figure 33-21 on page 250 has been added - 32. Heading in Figure 33-27 on page 253 has been corrected - 33. The power supply voltage in the table in Section 9.1 on page 16 has been corrected - 34. The power supply voltage in the table in Section 9.2 on page 17 has been corrected - 35. The Section 11. on page 19 has been corrected by adding an errata for "all revisions" - 36. The text "...clock period of the Slow RC Oscillator..." in point 2 in Section 9.2.3 on page 27 has been corrected to "...clock period of the ULP RC Oscillator..." - 37. Note 1 below Table 19-1 on page 112 has been corrected - 38. Note 1 below Table 19-2 on page 112 has been corrected - 39. Figure 31-1 on page 220 has been updated - 40. Figure 31-2 on page 221 has been updated - 41. Figure 31-3 on page 222 has been updated - 42. Table 31-1 on page 223 has been updated according to the changes in Figure 31-1 on page 220, Figure 31-2 on page 221, and Figure 31-3 on page 222 ### 12.3 Rev. 8042C-06/2011 - 1. The columns "Minimum" and "Maximum" in Table 24-5 on page 142 are deleted - 2. A new row ("Device lot ID and position") in Table 29-3 on page 196 is added - 3. A new note ("Note 16") in Table 29-3 on page 196 is added - 4. In "Absolute maximum ratings\*" on page 225 the following values have been changed: "Voltage on OC and OD with respect to ground", "Voltage on PC5, BATT, PVT, VFET, PV4, PV3, and PV2 with respect to ground", and "Maximum operating voltage on VFET" - 5. In Table 32-1 on page 225 the values for "Typical" and "Maximum" in the row "VFET = 16V, WDT, CC-ADC, OC, OD, and battery protection enabled, DUVR mode disabled" are added - 6. "Frequency drift" for "Slow RC oscillator" in Table 32-8 on page 229 is deleted - 7. A new note ("Note 4") in Table 32-8 on page 229 is added - 8. Table 32-10 on page 230 is updated and corrected # ATmega16HVB/32HVB - 9. The text " $C_{EQ} = 4.7$ nF, VFET = 16V" is added to "Condition" for $t_f$ , OC and $t_f$ , OD in Table 32-2 on page 226 - 10. New Figure 33-1 on page 238 is added - 11. Corrected formula in Table 32-15 on page 232 - Corrected and added some short-cuts in addition to general update and some minor corrections in text # 12.4 Rev. 8042B-06/2010 - 1. Removed direction arrow in Figure 17-1 on page 82. - 2. Updated "Configuring PA1 and PA0 for V-ADC operation" on page 117. - 3. Updated "Operating circuit" on page 220, with correct naming convention for thermistors RT32 and RT33. # 12.5 Rev. 8042A-08/2009 1. Initial revision **Atmel Corporation** 1600 Technology Drive San Jose, CA 95110 USA **Tel:** (+1) (408) 441-0311 **Fax:** (+1) (408) 487-2600 www.atmel.com **Atmel Asia Limited** Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Roa Kwun Tong, Kowloon HONG KONG **Tel:** (+852) 2245-6100 **Fax:** (+852) 2722-1369 **Atmel Munich GmbH** Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY **Tel:** (+49) 89-31970-0 **Fax:** (+49) 89-3194621 Atmel Japan G.K. 16F Shin-Osaki Kangyo Bldg 1-6-4 Osaki, Shinagawa-ku Tokyo 141-0032 JAPAN **Tel:** (+81) (3) 6417-0300 **Fax:** (+81) (3) 6417-0370 © 2013 Atmel Corporation. All rights reserved. / Rev.: 8042ES-AVR-09/2013 Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, AVR® and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others. Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.