### SY89112U



# 2.5/3.3V Low-Jitter, Low-Skew 1:12 LVPECL Fanout Buffer with 2:1 Input MUX and Internal Termination

### **General Description**

The SY89112U is a low-jitter, low-skew, high-speed LVPECL 1:12 differential fanout buffer optimized for precision telecom and enterprise server distribution applications. The input includes a 2:1 MUX for clock switchover application. Unlike other multiplexers, this input includes a unique isolation design to minimize channel-to-channel crosstalk. The SY89112U distributes clock frequencies from DC to >2GHz guaranteed over temperature and voltage. The SY89112U incorporates a synchronous output enable (EN) so that the outputs will only be enabled/disabled when they are already in the LOW state. This reduces the chance of generating "runt" clock pulses.

The SY89112U differential input includes Micrel's unique, patent-pending 3-pin input termination architecture that directly interfaces to any differential signal (AC- or DC-coupled) as small as 100mV ( $200\text{mV}_{pp}$ ) without any level shifting or termination resistor networks in the signal path. For AC-coupled input interface, an on-board output reference voltage (VREF-AC) is provided to bias the center-tap (VT) pin. The outputs are 800mV, 100K-compatible LVPECL with fast rise/fall times guaranteed to be less than 220ps.

The SY89112U operates from a 2.5V ±5% or 3.3V ±10% supply and is guaranteed over the full industrial temperature range of –40°C to +85°C. The SY89112U is part of Micrel's high-speed, Precision Edge® product line.

Datasheets and support documentation are available on Micrel's web site at: www.micrel.com.

#### **Features**

- Selects between 1 of 2 inputs, and provides 12 precision, low skew LVPECL output copies
- Guaranteed AC performance over temperature and voltage:
  - DC to >2GHz throughput
  - <550ps propagation delay CLK-to-Q</p>
  - <220ps rise/fall time</p>
  - <25ps output-to-output skew</p>
- Ultra-low jitter design:
  - 50fs<sub>RMS</sub> phase jitter (typ.)
  - <0.7ps<sub>RMS</sub> crosstalk induced jitter
- Unique, patent-pending input termination and VT pin accepts DC-coupled and AC-coupled differential inputs
- Unique, patent-pending 2:1 input MUX provides superior isolation to minimize channel-to-channel crosstalk
- 800mV, 100K LVPECL output swing
- Power supply 2.5V +5% or 3.3V +10%
- Industrial temperature range -40°C to +85°C
- Available in 44-pin (7mm x 7mm) QFN package

# **Applications**

- Multi-processor server
- SONET/SDH clock/data distribution
- Fibre Channel distribution
- · Gigabit Ethernet clock distribution

United States Patent No. RE44,134

Precision Edge is a registered trademark of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# **Functional Block Diagram**



# **Ordering Information**

| Part Number <sup>(1)</sup>  | Package Type | Operating Range | Package Marking                             | Lead Finish         |
|-----------------------------|--------------|-----------------|---------------------------------------------|---------------------|
| SY89112UMI                  | QFN-44       | Industrial      | SY89112U                                    | Sn-Pb               |
| SY89112UMITR <sup>(2)</sup> | QFN-44       | Industrial      | SY89112U                                    | Sn-Pb               |
| SY89112UMY                  | QFN-44       | Industrial      | SY89112U with<br>Pb-Free bar-line indicator | Matte-Sn<br>Pb-Free |
| SY89112UMYTR <sup>(2)</sup> | QFN-44       | Industrial      | SY89112U with<br>Pb-Free bar-line indicator | Matte-Sn<br>Pb-Free |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at T<sub>A</sub> = 25°C, DC Electricals only.
- 2. Tape and Reel.

# **Pin Configuration**



# **Pin Description**

| Pin Number                                                                                                           | Pin Name                                                                                                                             | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2, 5<br>7, 10                                                                                                        | CLK0, /CLK0<br>CLK1, /CLK1                                                                                                           | Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC- or DC-coupled differential signals as small as $100\text{mV}$ . Each pin of a pair internally terminates to a VT pin through $50\Omega$ . Note that these inputs will default to an indeterminate state if left open. Please refer to the "Input Interface Applications" section for more details.                                             |
| 3, 8                                                                                                                 | VT0, VT1                                                                                                                             | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VT pins provide a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details.                                                                                                                                                                                                  |
| 4, 9                                                                                                                 | VREF-AC0<br>VREF-AC1                                                                                                                 | Reference Voltage: These outputs bias to $V_{CC}$ –1.2V. They are used when AC coupling the inputs (CLK, /CLK). For AC-coupled applications, connect $V_{REF-AC}$ to the VT pin and bypass with a 0.01 $\mu$ F low ESR capacitor to $V_{CC}$ . See "Input Interface Applications" section for more details. Maximum sink/source current is ±1.5mA. Due to the limited drive capability, each VREF-AC pin is only intended to drive its respective VT pin. |
| 44                                                                                                                   | CLK_SEL                                                                                                                              | This single-ended TTL/CMOS-compatible input selects the inputs to the multiplexer. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to a logic HIGH state if left open.                                                                                                                                                                                                                                    |
| 12                                                                                                                   | EN                                                                                                                                   | This single-ended TTL/CMOS-compatible input functions as a synchronous output enable. The synchronous enable ensures that enable/disable will only occur when the outputs are in a logic LOW state. Note that this input is internally connected to a $25 \mathrm{k}\Omega$ pull-up resistor and will default to logic HIGH state (enabled) if left open.                                                                                                 |
| 13,22,23,28,<br>33,34,43                                                                                             | VCC                                                                                                                                  | Positive power supply. Bypass with $0.1 \mu F//0.01 \mu F$ low ESR capacitors and place as close to each VCC pin as possible.                                                                                                                                                                                                                                                                                                                             |
| 42, 41<br>40, 39<br>38, 37<br>36, 35<br>32, 31<br>30, 29<br>27, 26<br>25, 24<br>21, 20<br>19, 18<br>17, 16<br>15, 14 | Q0, /Q0<br>Q1, /Q1<br>Q2, /Q2<br>Q3, /Q3<br>Q4, /Q4<br>Q5, /Q5<br>Q6, /Q6<br>Q7, /Q7<br>Q8, /Q8<br>Q9, /Q9<br>Q10, /Q10<br>Q11, /Q11 | Differential 100K LVPECL Outputs: These LVPECL outputs are the precision, low skew copies of the inputs. Please refer to the truth table below for details. Unused output pairs may be left open. Terminate with $50\Omega$ to $V_{CC}$ –2V. See "LVPECL Output Interface Applications" section for more details.                                                                                                                                         |
| 1, 6, 11                                                                                                             | GND,<br>Exposed Pad                                                                                                                  | Ground. GND pins and exposed pad must both be connected to the most negative potential of chip the ground.                                                                                                                                                                                                                                                                                                                                                |

# **Truth Table**

| EN | CLK_SEL | Q                | /Q               |
|----|---------|------------------|------------------|
| Н  | L       | CLK0             | /CLK0            |
| Н  | Н       | CLK1             | /CLK1            |
| L  | X       | L <sup>(3)</sup> | H <sup>(3)</sup> |

#### Notes:

3. Transition occurs on next negative transition of the non-inverted input.

# Absolute Maximum Ratings<sup>(4)</sup>

| Supply Voltage (V <sub>CC</sub> )         |                 |
|-------------------------------------------|-----------------|
| Input Voltage (V <sub>IN</sub> )          | –0.5V to VCC    |
| LVPECL Output Current (I <sub>OUT</sub> ) |                 |
| Continuous                                | 50mA            |
| Surge                                     | 100mA           |
| Termination Current                       |                 |
| Source or sink current on VT              | ±100mA          |
| Input Current                             |                 |
| Source or sink current on CLK, /CLK       | ±50mA           |
| V <sub>REF-AC</sub> Current               |                 |
| Source or sink current                    | ±2mA            |
| Lead Temperature (soldering, 20sec)       | +260°C          |
| Storage Temperature (TS)                  | –65°C to +150°C |
|                                           |                 |

# Operating Ratings<sup>(5)</sup>

| Supply Voltage (V <sub>CC</sub> )                                                  | +2.375V to +2.625V |
|------------------------------------------------------------------------------------|--------------------|
|                                                                                    | +3.0V to +3.6V     |
| Ambient Temperature (T <sub>A</sub> )                                              | 40°C to +85°C      |
| Ambient Temperature (T <sub>A</sub> )<br>Package Thermal Resistance <sup>(6)</sup> |                    |
| QFN ( $\theta_{JA}$ )                                                              |                    |
| Still-Air                                                                          | 42°C/W             |
| QFN (ψ <sub>JB</sub> )                                                             |                    |
| Junction-to-Board                                                                  | 20°C/W             |

# DC Electrical Characteristics<sup>(7)</sup>

 $T_A = -40$ °C to +85°C, unless otherwise stated.

| Symbol               | Parameter                                 | Condition                     | Min.                  | Тур.                  | Max.                 | Units  |
|----------------------|-------------------------------------------|-------------------------------|-----------------------|-----------------------|----------------------|--------|
| Vcc                  | Power Supply                              |                               | 2.375<br>3.0          |                       | 2.625<br>3.6         | V<br>V |
| Icc                  | Power Supply Current                      | No load, max. V <sub>CC</sub> |                       | 95                    | 130                  | mA     |
| R <sub>IN</sub>      | Input Resistance (IN-to-VT)               |                               | 45                    | 50                    | 55                   | Ω      |
| R <sub>DIFF_IN</sub> | Differential Input Resistance (IN-to-/IN) |                               | 90                    | 100                   | 110                  | Ω      |
| V <sub>IH</sub>      | Input High Voltage (IN, /IN)              |                               | 1.2                   |                       | V <sub>CC</sub>      | V      |
| V <sub>IL</sub>      | Input Low Voltage (IN, /IN)               |                               | 0                     |                       | V <sub>IH</sub> –0.1 | V      |
| V <sub>IN</sub>      | Input Voltage Swing (IN, /IN)             | See Figure 1                  | 0.1                   |                       | 1.7                  | V      |
| $V_{DIFF\_IN}$       | Differential Input Voltage Swing  IN-/IN  | See Figure 2                  | 0.2                   |                       |                      | V      |
| $V_{T_{\_IN}}$       | IN-to-VT (IN, /IN)                        |                               |                       |                       | 1.28                 | V      |
| V <sub>REF-AC</sub>  | Output Reference Voltage                  |                               | V <sub>CC</sub> - 1.3 | V <sub>CC</sub> - 1.2 | V <sub>CC</sub> -1.1 | V      |

#### Notes:

- 4. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- 5. The datasheet limits are not guaranteed if the device is operated beyond the operating ratings
- Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. θ<sub>JA</sub> and Ψ<sub>JB</sub> values
  are determined for a 4-layer board in still-air, unless otherwise stated.
- 7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

# LVPECL Outputs DC Electrical Characteristics<sup>(7)</sup>

 $V_{CC}$  = +2.5V ±5% or +3.3V ±10%;  $T_A$  = -40°C to +85°C;  $R_L$  = 50 $\Omega$  to  $V_{CC}$  - 2V, unless otherwise stated.

| Symbol                | Parameter                                 | Condition     | Min.                    | Тур. | Max.                    | Units |
|-----------------------|-------------------------------------------|---------------|-------------------------|------|-------------------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage (Q, /Q)               |               | V <sub>CC</sub> – 1.145 |      | V <sub>CC</sub> - 0.895 | V     |
| V <sub>OL</sub>       | Output LOW Voltage (Q, /Q)                |               | V <sub>CC</sub> – 1.945 |      | V <sub>CC</sub> – 1.695 | V     |
| V <sub>OUT</sub>      | Output Voltage Swing (Q, /Q)              | See Figure 1a | 550                     | 800  |                         | mV    |
| $V_{DIFF\text{-}OUT}$ | Differential Output Voltage Swing (Q, /Q) | See Figure 1b | 1100                    | 1600 |                         | mV    |

# LVTTL/CMOS DC Electrical Characteristics<sup>(7)</sup>

 $V_{CC}$  = +2.5V ±5% or +3.3V ±10%;  $T_A$  = -40°C to +85°C, unless otherwise stated.

| Symbol          | Parameter          | Condition | Min. | Тур. | Max.     | Units |
|-----------------|--------------------|-----------|------|------|----------|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0  |      | $V_{CC}$ | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           |      |      | 0.8      | V     |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |      | 30       | μA    |
| I <sub>IL</sub> | Input LOW Current  |           | -300 |      |          | μΑ    |

# AC Electrical Characteristics<sup>(8)</sup>

 $V_{CC}$  = +2.5V ±5% or +3.3V ±10%;  $T_A$  = -40°C to + 85°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$  - 2V, unless otherwise stated.

| Symbol                         | Parameter                                              | Condition                                               | Min. | Тур. | Max. | Units               |
|--------------------------------|--------------------------------------------------------|---------------------------------------------------------|------|------|------|---------------------|
| f <sub>MAX</sub>               | Maximum Operating Frequency                            | V <sub>OUT</sub> ≥ 400mV                                | 2    | 3    |      | GHz                 |
| 4                              | Propagation Delay CLK to Q                             | V <sub>IN</sub> ≥ 100mV                                 | 300  | 400  | 550  | ps                  |
| t <sub>PD</sub>                | Propagation Delay CLK_SEL to Q                         |                                                         | 200  | 350  | 600  | ps                  |
| t <sub>PD</sub><br>Tempco      | Differential Propagation Delay Temperature Coefficient |                                                         |      | 150  |      | fs/°C               |
| ts                             | Set-up Time EN-to-CLK                                  | Note 9                                                  | 0    |      |      | ps                  |
| t <sub>H</sub>                 | Hold Time CLK-to-EN                                    | Note 9                                                  | 500  |      |      | ps                  |
| tourn                          | Output-to-Output Skew                                  | Note 10                                                 |      |      | 25   | ne                  |
| t <sub>SKEW</sub>              | Part-to-Part Skew                                      | Note 11                                                 |      |      | 200  | ps                  |
| t <sub>JITTER</sub>            | RMS Phase Jitter                                       | Output = 622MHz,<br>Integration Range:<br>12kHz – 20MHz |      | 50   |      | fs <sub>RMS</sub>   |
|                                | Adjacent Channel Crosstalk-induced Jitter              | Note 12                                                 | _    |      | 0.7  | ps <sub>(rms)</sub> |
| t <sub>r,</sub> t <sub>f</sub> | Output Rise/Fall Time (20% to 80%)                     | At full output swing.                                   | 70   | 140  | 220  | ps                  |

#### Notes:

- 8. High-frequency AC-parameters are guaranteed by design and characterization.
- Set-up and hold times apply to synchronous applications that intend to enable/disable before the next clock cycle. For asynchronous applications, set-up and hold do not apply.
- 10. Output-to-output skew is measured between two different outputs under identical input transitions.
- 11. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.
- 12. Crosstalk is measured at the output while applying two similar differential clock frequencies that are asynchronous with respect to each other at the inputs.

### **Additive Phase Noise Plot**

 $V_{CC}$  = +3.3V, GND = 0,  $R_L$  =  $50\Omega$  to  $V_{CC}\text{--}2V,\,T_A$  =  $25^{\circ}C$ 



# **Typical Characteristics**







### **Functional Characteristics**

 $V_{CC}$  = +3.3V, GND = 0,  $V_{IN}$  = 100mV,  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V,  $T_A$  = 25°C, unless otherwise stated.



# **Single-Ended and Differential Swings**



Figure 1. Single-Ended Voltage Swing

Figure 2. Differential Voltage Swing

# **Timing Diagrams**



Figure 3. t<sub>PD</sub> - Differential In-to-Differential Out



Figure 4. t<sub>PD</sub> - CLK\_SEL-to-Differential Out



Figure 5. t<sub>PD</sub> – Set-Up and Hold Time EN-to-Differential Out

### **Input and Output Stages**







Figure 7. Simplified LVPECL Output Stage

# **Input Interface Applications**



 $R_{p}$   $R_{p}$   $V_{CC}$   $V_{CLK}$   $V_{CLK}$   $V_{CLK}$   $V_{T}$   $V_{RF-AC}$   $V_{RF-AC}$   $V_{T}$   $V_{RF-AC}$   $V_{T}$   $V_{RF-AC}$   $V_{T}$   $V_{T}$ 



Figure 8. LVPECL Interface (DC-Coupled)



Figure 11. CML Interface (AC-Coupled)

Figure 9. LVPECL Interface (AC-Coupled)



Figure 12. LVDS Interface

Figure 10. CML Interface (DC-Coupled)

### **LVPECL Output Interface Applications**

LVPECL has high-input impedance, very-low output (open emitter) impedance, and small signal swing, which result in low EMI. LVPECL is ideal for driving  $50\Omega$  and  $100\Omega$  controlled impedance transmission lines. There are several techniques for terminating the LVPECL output:

Parallel Termination-Thevenin Equivalent, Parallel Termination (3-Resistor), and AC-Coupled Termination. Unused output pairs may be left floating. However, single-ended outputs must be terminated or balanced.



 $Z_{0} = 50\Omega$   $Z_{0} = 50\Omega$   $Z_{0} = 50\Omega$  +3.3V  $SD\Omega$   $SD\Omega$  SD

Figure 13. Parallel Thevenin-Equivalent Termination

Figure 14. Parallel Termination (3-Resistor)

# **Related Product and Support Documentation**

| Part Number   | Function                                                                                                  | Datasheet Link                                                    |
|---------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| SY89113U      | 2.5V/3.3V Low-Jitter, Low-Skew, 1:12 LVDS<br>Fanout Buffer with 2:1 Input MUX and Internal<br>Termination | http://www.micrel.com/ PDF/HBW/sy89113u.pdf                       |
| HBW Solutions | New Products and Applications                                                                             | http://www.micrel.com/index.php/en/products/clock-<br>timing.html |

# Package Information<sup>(13)</sup>





|    | DIMENSION<br>(mm) |           |      |  |  |  |
|----|-------------------|-----------|------|--|--|--|
|    | MIN.              | NOM.      | MAX. |  |  |  |
| Α  |                   | 0.85      | 0.90 |  |  |  |
| A1 | 0.00              | 0.01      | 0.05 |  |  |  |
| A2 | 1                 | 0.65      | 0.70 |  |  |  |
| A3 |                   | 0.20 REF. |      |  |  |  |
| D  |                   | 7.00 BSC  |      |  |  |  |
| D1 |                   | 6.75 BSC  |      |  |  |  |
| D2 | 3.15              | 3.30      | 3.45 |  |  |  |
| Ε  |                   | 7.00 BSC  |      |  |  |  |
| E1 |                   | 6.75 BSC  |      |  |  |  |
| E2 | 3.15              | 3.30      | 3.45 |  |  |  |
| θ  |                   |           | 12°  |  |  |  |
| Р  | 0.24              | 0.42      | 0.60 |  |  |  |
| е  | 0.50 BSC          |           |      |  |  |  |
| N  | 44                |           |      |  |  |  |
| L  | 0.50              | 0.60      | 0.75 |  |  |  |
| Ь  | 0.18              | 0.23      | 0.30 |  |  |  |



#### NOTE

- ALL DIMENSIONS ARE IN MILLIMETERS.
- N IS THE NUMBER OF TERMINALS.
  THE NUMBER OF TERMINALS PER SIDE IS N/4.
- THE NUMBER OF TERMINALS PER SIDE IS N/4.

  THE PIN#1 IDENTIFIER MUST BE EXISTED ON THE TOP SURFACE

  OF PACKAGE BY USING IDENTIFICATION MARK OR OTHER

  FEATURE OF PACKAGE BODY.

  PACKAGE WARPAGE MAX 0.05mm.
- APPLIED FOR EXPOSED PAD AND TERMINALS.

44-Pin QFN

#### Note:

13. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com.

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2014 Micrel, Incorporated.