### LM13600 # **Dual Operational Transconductance Amplifiers with Linearizing Diodes and Buffers** ### **General Description** The LM13600 series consists of two current controlled transconductance amplifiers each with differential inputs and a push-pull output. The two amplifiers share common supplies but otherwise operate independently. Linearizing diodes are provided at the inputs to reduce distortion and allow higher input levels. The result is a 10 dB signal-to-noise improvement referenced to 0.5 percent THD. Controlled impedance buffers which are especially designed to complement the dynamic range of the amplifiers are provided. ### **Features** - g<sub>m</sub> adjustable over 6 decades - Excellent g<sub>m</sub> linearity - Excellent matching between amplifiers - Linearizing diodes - Controlled impedance buffers - High output signal-to-noise ratio ### **Applications** - Current-controlled amplifiers - Current-controlled impedances - Current-controlled filters - Current-controlled oscillators - Multiplexers - Timers - Sample and hold circuits ### **Connection Diagram** ### **Dual-In-Line and Small Outline Packages** Top View Order Number LM13600M, LM13600N or LM13600AN See NS Package Number M16A or N16A © 1999 National Semiconductor Corporation DS007980 ### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Supply Voltage (Note 2) Buffer Output Current (Note 4) LM13600 36 $V_{DC}$ or $\pm 18 V$ LM13600A 44 $V_{DC}$ or $\pm 22 V$ 570 mW Power Dissipation (Note 3) $T_A = 25^{\circ}C$ Differential Input Voltage Diode Bias Current (ID) 2 mA Amplifier Bias Current (I<sub>ABC</sub>) 2 mA Output Short Circuit Duration Continuous Operating Temperature Range 0°C to +70°C DC Input Voltage $+V_S$ to $-V_S$ Storage Temperature Range -65°C to +150°C Soldering Information Dual-In-Line Package Soldering (10 seconds) 260°C Small Outline Package Vapor Phase (60 seconds) 215°C 220°C Infrared (15 seconds) See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices. ### **Electrical Characteristics** (Note 5) | Parameter | Conditions | LM13600 | | | LM13600A | | | Units | |-----------------------------------------|----------------------------------------------------------|---------|-------|-------|----------|-------|-------|-------| | | | Min | Тур | Max | Min | Тур | Max | | | Input Offset Voltage (V <sub>OS</sub> ) | | | 0.4 | 4 | | 0.4 | 1 | mV | | | Over Specified Temperature Range | | | | | | 2 | mV | | | I <sub>ABC</sub> = 5 μA | | 0.3 | 4 | | 0.3 | 1 | mV | | V <sub>OS</sub> Including Diodes | Diode Bias Current (I <sub>D</sub> ) = 500 μA | | 0.5 | 5 | | 0.5 | 2 | mV | | Input Offset Change | 5 μA ≤ I <sub>ABC</sub> ≤ 500 μA | | 0.1 | 3 | | 0.1 | 1 | mV | | Input Offset Current | | | 0.1 | 0.6 | | 0.1 | 0.6 | μΑ | | Input Bias Current | | | 0.4 | 5 | | 0.4 | 5 | μΑ | | | Over Specified Temperature Range | | 1 | 8 | | 1 | 7 | μΑ | | Forward | | | | | | | | | | Transconductance (g <sub>m</sub> ) | | 6700 | 9600 | 13000 | 7700 | 9600 | 12000 | μmho | | | Over Specified Temperature Range | 5400 | | | 4000 | | | μmho | | g <sub>m</sub> Tracking | | | 0.3 | | | 0.3 | | dB | | Peak Output Current | $R_L = 0$ , $I_{ABC} = 5 \mu A$ | | 5 | | 3 | 5 | 7 | μΑ | | | $R_L = 0, I_{ABC} = 500 \mu A$ | 350 | 500 | 650 | 350 | 500 | 650 | μΑ | | | R <sub>L</sub> = 0, Over Specified Temp | 300 | | | 300 | | | μΑ | | | Range | | | | | | | | | Peak Output Voltage | | | | | | | | | | Positive | $R_L = \infty$ , 5 $\mu$ A $\leq I_{ABC} \leq 500 \mu$ A | +12 | +14.2 | | +12 | +14.2 | | V V | | Negative | $R_L = \infty$ , 5 $\mu$ A $\leq I_{ABC} \leq 500 \mu$ A | -12 | -14.4 | | -12 | -14.4 | | ٧ | | Supply Current | I <sub>ABC</sub> = 500 μA, Both Channels | | 2.6 | | | 2.6 | | mA | | V <sub>OS</sub> Sensitivity | | | | | | | | | | Positive | $\Delta V_{OS}/\Delta V+$ | | 20 | 150 | | 20 | 150 | μ۷/۷ | | Negative | $\Delta V_{OS}/\Delta V_{-}$ | | 20 | 150 | | 20 | 150 | μV/V | | CMRR | | 80 | 110 | | 80 | 110 | | dB | | Common Mode Range | | ±12 | ±13.5 | | ±12 | ±13.5 | | ٧ | | Crosstalk | Referred to Input (Note 6) | | 100 | | | 100 | | dB | | | 20 Hz < f < 20 kHz | | | | | | | | | Differential Input Current | I <sub>ABC</sub> = 0, Input = ±4V | | 0.02 | 100 | | 0.02 | 10 | nA | | Leakage Current | I <sub>ABC</sub> = 0 (Refer to Test Circuit) | | 0.2 | 100 | | 0.2 | 5 | nA | | Input Resistance | | 10 | 26 | | 10 | 26 | | kΩ | | Open Loop Bandwidth | | | 2 | | | 2 | | MHz | | Slew Rate | Unity Gain Compensated | | 50 | | | 50 | | V/µs | | Buffer Input Current | (Note 6), Except I <sub>ABC</sub> = 0 μA | | 0.2 | 0.4 | | 0.2 | 0.4 | μΑ | | Peak Buffer Output Voltage | (Note 6) | 10 | | | 10 | | | V | 20 mA ### Electrical Characteristics (Note 5) (Continued) Note 1: "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Note 2: For selections to a supply voltage above ±22V, contact factory. Note 3: For operating at high temperatures, the device must be derated based on a 150°C maximum junction temperature and a thermal resistance of 175°C/W which applies for the device soldered in a printed circuit board, operating in still air. Note 4: Buffer output current should be limited so as to not exceed package dissipation. Note 5: These specifications apply for $V_S = \pm 15V$ , $T_A = 25$ °C, amplifier bias current ( $I_{ABC}$ ) = 500 $\mu$ A, pins 2 and 15 open unless otherwise specified. The inputs to the buffers are grounded and outputs are open. Note 6: These specifications apply for $V_S = \pm 15V$ , $I_{ABC} = 500 \ \mu A$ , $R_{OUT} = 5 \ k\Omega$ connected from the buffer output to $-V_S$ and the input of the buffer is connected to the transconductance amplifier output. ### **Schematic Diagram** ### One Operational Transconductance Amplifier ### **Typical Performance Characteristics** ### Input Offset Voltage ### Input Offset Current ### Input Bias Current ### **Typical Performance Characteristics** (Continued) ### **Peak Output Current** ### Peak Output Voltage and Common Mode Range Leakage Current ### Input Leakage ### Transconductance ### Input Resistance ### Amplifier Bias Voltage vs Amplifier Bias Current ### Input and Output Capacitance ### **Output Resistance** ### **Circuit Description** The differential transistor pair $\mathbf{Q}_4$ and $\mathbf{Q}_5$ form a transconductance stage in that the ratio of their collector currents is defined by the differential input voltage according to the transfer function: $$V_{\text{IN}} = \frac{kT}{q} \text{ In } \frac{I_5}{I_4} \tag{1}$$ where V $_{\rm IN}$ is the differential input voltage, kT/q is approximately 26 mV at 25°C and I $_{\rm 5}$ and I $_{\rm 4}$ are the collector currents of transistors Q $_{\rm 5}$ and Q $_{\rm 4}$ respectively. With the exception of Q $_{\rm 3}$ and Q $_{\rm 13}$ , all transistors and diodes are identical in size. Transistors Q $_{\rm 1}$ and Q $_{\rm 2}$ with Diode D $_{\rm 1}$ form a current mirror which forces the sum of currents I $_{\rm 4}$ and I $_{\rm 5}$ to equal I $_{\rm ABC}$ ; $$I_4 + I_5 = I_{ABC} \tag{2}$$ where $\mathbf{I}_{\mathsf{ABC}}$ is the amplifier bias current applied to the gain pin. For small differential input voltages the ratio of $\rm I_4$ and $\rm I_5$ approaches unity and the Taylor series of the In function can be approximated as: $$\begin{split} \frac{kT}{q} & \text{ in } \frac{l_5}{l_4} \approx \frac{kT}{q} \frac{l_5 - l_4}{l_4} \\ l_4 & \approx l_5 \approx \frac{l_{ABC}}{2} \end{split} \tag{3}$$ $$V_{IN} \left[ \frac{I_{ABC}q}{2kT} \right] = I_5 - I_4 \tag{4}$$ Collector currents $I_4$ and $I_5$ are not very useful by themselves and it is necessary to subtract one current from the other. The remaining transistors and diodes form three current mirrors that produce an output current equal to $I_5$ minus $I_4$ thus: $$V_{IN}\left[\frac{I_{ABC}q}{2kT}\right] = I_{OUT}$$ (5) The term in brackets is then the transconductance of the amplifier and is proportional to $I_{ABC}$ . ### **Linearizing Diodes** For differential voltages greater than a few millivolts, *Equation (3)* becomes less valid and the transconductance becomes increasingly nonlinear. *Figure 1* demonstrates how the internal diodes can linearize the transfer function of the amplifier. For convenience assume the diodes are biased with current sources and the input signal is in the form of current $I_{\rm S}$ . Since the sum of $I_{\rm 4}$ and $I_{\rm 5}$ is $I_{\rm ABC}$ and the difference is $I_{\rm OUT}$ , currents $I_{\rm 4}$ and $I_{\rm 5}$ can be written as follows: $$I_4 = \frac{I_{ABC}}{2} - \frac{I_{OUT}}{2}, I_5 = \frac{I_{ABC}}{2} + \frac{I_{OUT}}{2}$$ Since the diodes and the input transistors have identical geometries and are subject to similar voltages and temperatures, the following is true: $$\begin{split} \frac{kT}{q} & \ln \frac{\frac{I_D}{2} + I_S}{\frac{I_D}{2} - I_S} = \frac{kT}{q} \ln \frac{\frac{I_{ABC}}{2} + \frac{I_{out}}{2}}{\frac{I_{ABC}}{2} - \frac{I_{out}}{2}} \\ \therefore & I_{out} = I_S \left(\frac{2I_{ABC}}{I_D}\right) \quad \text{for } |I_S| < \frac{I_D}{2} \end{split}$$ FIGURE 1. Linearizing Diodes ### Linearizing Diodes (Continued) Notice that in deriving Equation 6 no approximations have been made and there are no temperature-dependent terms. The limitations are that the signal current not exceed $I_D/2$ and that the diodes be biased with currents. In practice, replacing the current sources with resistors will generate insignificant errors. ### **Controlled Impedance Buffers** The upper limit of transconductance is defined by the maximum value of $I_{ABC}$ (2 mA). The lowest value of $I_{ABC}$ for which the amplifier will function therefore determines the overall dynamic range. At very low values of $I_{ABC}$ , a buffer which has very low input bias current is desirable. An FET follower satisfies the low input current requirement, but is somewhat non-linear for large voltage swing. The controlled impedance buffer is a Darlington which modifies its input bias current to suit the need. For low values of $I_{ABC}$ , the buffer's input current is minimal. At higher levels of $I_{ABC}$ , transistor $Q_3$ biases up $Q_{12}$ with a current proportional to $I_{ABC}$ for fast slew rate. When $I_{ABC}$ is changed, the DC level of the Darlington output buffer will shift. In audio applications where $I_{ABC}$ is changed suddenly, this shift may produce an audible "pop". For these applications the LM13700 may produce superior results. ## Applications-Voltage Controlled Amplifiers Figure 2 shows how the linearizing diodes can be used in a voltage-controlled amplifier. To understand the input biasing, it is best to consider the 13 kΩ resistor as a current source and use a Thevenin equivalent circuit as shown in Figure 3. This circuit is similar to Figure 1 and operates the same. The potentiometer in Figure 2 is adjusted to minimize the effects of the control signal at the output. For optimum signal-to-noise performance, $I_{ABC}$ should be as large as possible as shown by the Output Voltage vs. Amplifier Bias Current graph. Larger amplitudes of input signal also improve the S/N ratio. The linearizing diodes help here by allowing larger input signals for the same output distortion as shown by the Distortion vs. Differential Input Voltage graph. S/N may be optimized by adjusting the magnitude of the input signal via $R_{\rm IN}$ (Figure 2) until the output distortion is below some desired level. The output voltage swing can then be set at any level by selecting $R_{\rm I}$ . Although the noise contribution of the linearizing diodes is negligible relative to the contribution of the amplifier's internal transistors, $I_D$ should be as large as possible. This minimizes the dynamic junction resistance of the diodes $(r_e)$ and maximizes their linearizing action when balanced against $R_{\rm IN}$ . A value of 1 mA is recommended for $I_D$ unless the specific application demands otherwise. FIGURE 2. Voltage Controlled Amplifier ### **Applications-Voltage Controlled Amplifiers (Continued)** DS007980-10 FIGURE 3. Equivalent VCA Input Circuit ### **Stereo Volume Control** The circuit of Figure 4 uses the excellent matching of the two LM13600 amplifiers to provide a Stereo Volume Control with a typical channel-to-channel gain tracking of 0.3 dB. $R_{\rm P}$ is provided to minimize the output offset voltage and may be replaced with two $510\Omega$ resistors in AC-coupled applications. For the component values given, amplifier gain is derived for Figure 2 as being: If $V_C$ is derived from a second signal source then the circuit becomes an amplitude modulator or two-quadrant multiplier as shown in *Figure 5*, where: $$I_{O} = \frac{-2I_{S}}{I_{D}} \left(I_{ABC}\right) = \frac{-2I_{S}}{I_{D}} \frac{V_{IN2}}{R_{C}} - \frac{2I_{S}}{I_{D}} \frac{(V^{-} + 1.4V)}{R_{C}}$$ $$\frac{V_O}{V_{IN}} = 940 \times I_{ABC}$$ FIGURE 4. Stereo Volume Control ### Stereo Volume Control (Continued) FIGURE 5. Amplitude Modulator The constant term in the above equation may be cancelled by feeding $I_S \times I_D R_C/2$ (V $^-+1.4V)$ into $I_O$ . The circuit of Figure 6 adds $R_M$ to provide this current, resulting in a four-quadrant multiplier where $R_C$ is trimmed such that $V_O=0$ V for $V_{IN2}=0$ V. $R_M$ also serves as the load resistor for $I_O$ . Noting that the gain of the LM13600 amplifier of Figure 3 may be controlled by varying the linearizing diode current $I_D$ as well as by varying $I_{ABC}$ , Figure 7 shows an AGC Amplifier using this approach. As $V_O$ reaches a high enough amplitude (3 $V_{BE}$ ) to turn on the Darlington transistors and the linearizing diodes, the increase in $I_D$ reduces the amplifier gain so as to hold $V_O$ at that level. ### **Voltage Controlled Resistors** An Operational Transconductance Amplifier (OTA) may be used to implement a Voltage Controlled Resistor as shown in Figure 8. A signal voltage applied at $R_X$ generates a $V_{\rm IN}$ to the LM13600 which is then multiplied by the $g_{\rm m}$ of the amplifier to produce an output current, thus: $$R_X = \frac{R + R_A}{g_m \, R_A}$$ where $g_m \approx 19.2 \ I_{ABC}$ at 25°C. Note that the attenuation of $V_O$ by R and $R_A$ is necessary to maintain $V_{IN}$ within the linear range of the LM13600 input. Figure 9 shows a similar VCR where the linearizing diodes are added, essentially improving the noise performance of the resistor. A floating VCR is shown in Figure 10, where each "end" of the "resistor" may be at any voltage within the output voltage range of the LM13600. FIGURE 6. Four-Quadrant Multiplier ### **Voltage Controlled Resistors** (Continued) FIGURE 7. AGC Amplifier FIGURE 8. Voltage Controlled Resistor, Single-Ended ### **Voltage Controlled Filters** OTA's are extremely useful for implementing voltage controlled filters, with the LM13600 having the advantage that the required buffers are included on the I.C. The VC Lo-Pass Filter of Figure 11 performs as a unity-gain buffer amplifier at frequencies below cut-off, with the cut-off frequency being the point at which $X_{\rm C}/g_{\rm m}$ equals the closed-loop gain of (R/R\_A). At frequencies above cut-off the circuit provides a single RC roll-off (6 dB per octave) of the input signal amplitude with a -3 dB point defined by the given equation, where $g_{\rm m}$ is again 19.2 x $I_{\rm ABC}$ at room temperature. Figure 12 shows a VC High-Pass Filter which operates in much the same manner, providing a single RC roll-off below the defined cut-off frequency. Additional amplifiers may be used to implement higher order filters as demonstrated by the two-pole Butterworth Lo-Pass Filter of *Figure 13* and the state variable filter of *Figure 14*. Due to the excellent $g_{\rm m}$ tracking of the two amplifiers and the varied bias of the buffer Darlingtons, these filters perform well over several decades of frequency. # **Voltage Controlled Filters** (Continued) R 100 K DS007980-16 FIGURE 9. Voltage Controlled Resistor with Linearizing Diodes ½LM13600 DS007980-17 FIGURE 10. Floating Voltage Controlled Resistor - IABC $f_0 = \frac{R_A g_m}{(R + R_A) 2\pi C}$ $R_A \ge 200\Omega$ DS007980-18 FIGURE 11. Voltage Controlled Low-Pass Filter ### **Voltage Controlled Filters** (Continued) $$\mathbf{f_0} = \frac{\mathbf{R_A} \mathbf{g_m}}{(\mathbf{R} + \mathbf{R_A}) 2\pi\mathbf{C}}$$ FIGURE 12. Voltage Controlled Hi-Pass Filter $f_0 = \frac{R_A g_m}{(R + R_A) 2\pi C}$ FIGURE 13. Voltage Controlled 2-Pole Butterworth Lo-Pass Filter ### Voltage Controlled Filters (Continued) FIGURE 14. Voltage Controlled State Variable Filter ### **Voltage Controlled Oscillators** The classic Triangular/Square Wave VCO of Figure 15 is one of a variety of Voltage Controlled Oscillators which may be built utilizing the LM13600. With the component values shown, this oscillator provides signals from 200 kHz to below 2 Hz as $\rm I_C$ is varied from 1 mA to 10 nA. The output amplitudes are set by $\rm I_A \times R_A$ . Note that the peak differential input voltage must be less than 5V to prevent zenering the inputs. A few modifications to this circuit produce the ramp/pulse VCO of Figure 16. When $V_{\rm O2}$ is high, $I_{\rm F}$ is added to $I_{\rm C}$ to increase amplifier A1's bias current and thus to increase the charging rate of capacitor C. When $V_{\rm O2}$ is low, $I_{\rm F}$ goes to zero and the capacitor discharge current is set by $I_{\rm C}$ . The VC Lo-Pass Filter of *Figure 11* may be used to produce a high-quality sinusoidal VCO. The circuit of *Figure 16* employs two LM13600 packages, with three of the amplifiers configured as lo-pass filters and the fourth as a limiter/inverter. The circuit oscillates at the frequency at which the loop phase-shift is 360° or 180° for the inverter and 60° per filter stage. This VCO operates from 5 Hz to 50 kHz with less than 1% THD. ### **Voltage Controlled Oscillators** (Continued) $$f_{OSC} = \frac{I_C}{4C|_AB_A}$$ FIGURE 15. Triangular/Square-Wave VCO $$\begin{aligned} & \mathsf{V}_{\mathsf{PK}} = \frac{(\mathsf{V} - \mathsf{V}_{\mathsf{C}})_{\mathsf{PK}_{\mathsf{PK}}}}{\mathsf{R}_{1} + \mathsf{R}_{2}} \\ & \mathsf{t}_{\mathsf{H}} \approx \frac{2\mathsf{V}_{\mathsf{PK}}\mathsf{C}}{\mathsf{l}_{\mathsf{F}}} \\ & \mathsf{t}_{\mathsf{L}} = \frac{2\mathsf{V}_{\mathsf{PK}}\mathsf{C}}{\mathsf{l}_{\mathsf{C}}} \\ & \mathsf{f}_{\mathsf{O}} \approx \frac{\mathsf{l}_{\mathsf{C}}}{2\mathsf{V}_{\mathsf{PK}}\mathsf{C}} \text{ for } \mathsf{l}_{\mathsf{C}} \ll \mathsf{l}_{\mathsf{I}} \end{aligned}$$ FIGURE 16. Ramp/Pulse VCO ### **Voltage Controlled Oscillators (Continued)** FIGURE 17. Sinusoidal VCO FIGURE 18. Single Amplifier VCO Figure 18 shows how to build a VCO using one amplifier when the other amplifier is needed for another function. ### Additional Applications Figure 19 presents an interesting one-shot which draws no power supply current until it is triggered. A positive-going trigger pulse of at least 2V amplitude turns on the amplifier through $R_{\rm B}$ and pulls the non-inverting input high. The amplifier regenerates and latches its output high until capacitor C charges to the voltage level on the non-inverting input. The output then switches low, turning off the amplifier and discharging the capacitor. The capacitor discharge rate is increased by shorting the diode bias pin to the inverting input so that an additional discharge current flows through $D_{\rm I}$ when the amplifier output switches low. A special feature of this timer is that the other amplifier, when biased from $V_O$ , can perform another function and draw zero stand-by power as well. The operation of the multiplexer of Figure 20 is very straightforward. When A1 is turned on it holds $\rm V_O$ equal to $\rm V_{IN1}$ and when A2 is supplied with bias current then it controls $\rm V_O$ . $\rm C_C$ and $\rm R_C$ serve to stabilize the unity-gain configuration of amplifiers A1 and A2. The maximum clock rate is limited to about 200 kHz by the LM13600 slew rate into 150 pF when the ( $\rm V_{IN1}\text{-}V_{IN2}$ ) differential is at its maximum allowable value of 5V. The Phase-Locked Loop of Figure 21 uses the four-quadrant multiplier of Figure 6 and the VCO of Figure 18 to produce a PLL with a $\pm 5\%$ hold-in range and an input sensitivity of about 300 mV. FIGURE 19. Zero Stand-By Power Timer FIGURE 20. Multiplexer FIGURE 21. Phase Lock Loop 16 The Schmitt Trigger of Figure 22 uses the amplifier output current into R to set the hysteresis of the comparator; thus $V_H = 2 \ x \ R \ x \ I_B$ . Varying $I_B$ will produce a Schmitt Trigger with variable hysteresis. Figure 23 shows a Tachometer or Frequency-to-Voltage converter. Whenever A1 is toggled by a positive-going input, an amount of charge equal to $(V_H \! - \! V_L)$ $C_t$ is sourced into $C_f$ and $R_t$ . This once-per-cycle charge is then balanced by the current of $V_{\mathcal{O}}/R_t$ . The maximum $f_{|N}$ is limited by the amount of time required to charge $C_t$ from $V_L$ to $V_H$ with a current of $I_B$ , where $V_L$ and $V_H$ represent the maximum low and maximum high output voltage swing of the LM13600. D1 is added to provide a discharge path for $C_t$ when A1 switches low. The Peak Detector of Figure 24 uses A2 to turn on A1 whenever $V_{\rm IN}$ becomes more positive than $V_{\rm O}$ . A1 then charges storage capacitor C to hold $V_{\rm O}$ equal to $V_{\rm IN}$ PK. One precaution to observe when using this circuit: the Darlington transistor used must be on the same side of the package as A2 since the A1 Darlington will be turned on and off with A1. Pulling the output of A2 low through D1 serves to turn off A1 so that $V_{\rm O}$ remains constant. FIGURE 22. Schmitt Trigger FIGURE 23. Tachometer FIGURE 24. Peak Detector and Hold Circuit The Sample-Hold circuit of Figure 25 also requires that the Darlington buffer used be from the other (A2) half of the package and that the corresponding amplifier be biased on continuously. The Ramp-and-Hold of Figure 26 sources IB into capacitor C whenever the input to A1 is brought high, giving a ramp-rate of about 1 V/ms for the component values The true-RMS converter of Figure 27 is essentially an automatic gain control amplifier which adjusts its gain such that the AC power at the output of amplifier A1 is constant. The output power of amplifier A1 is monitored by squaring amplifier A2 and the average compared to a reference voltage with amplifier A3. The output of A3 provides bias current to the diodes of A1 to attenuate the input signal. Because the output power of A1 is held constant, the RMS value is constant and the attentuation is directly proportional to the RMS value of the input voltage. The attenuation is also proportional to the diode bias current. Amplifier A4 adjusts the ratio of currents through the diodes to be equal and therefore the voltage at the output of A4 is proportional to the RMS value of the input voltage. The calibration potentiometer is set such that $\rm V_O$ reads directly in RMS volts. FIGURE 25. Sample-Hold Circuit FIGURE 26. Ramp and Hold FIGURE 27. True RMS Converter The circuit of Figure 28 is a voltage reference of variable temperature coefficient. The 100 $\rm k\Omega$ potentiometer adjusts the output voltage which has a positive TC above 1.2V, zero TC at about 1.2V and negative TC below 1.2V. This is accomplished by balancing the TC of the A2 transfer function against the complementary TC of D1. The log amplifier of Figure 29 responds to the ratio of currents through buffer transistors Q3 and Q4. Zero temperature dependence for $V_{\text{OUT}}$ is ensured because the TC of the A2 transfer function is equal and opposite to the TC of the logging transistors Q3 and Q4. The wide dynamic range of the LM13600 allows easy control of the output pulse width in the Pulse Width Modulator of Figure 30 For generating $I_{ABC}$ over a range of 4 to 6 decades of current, the system of Figure 31 provides a logarithmic current out for a linear voltage in. Since the closed-loop configuration ensures that the input to A2 is held equal to 0V, the output current of A1 is equal to $I_3=-V_C/R_C$ . The differential voltage between Q1 and Q2 is attenuated by the R1, R2 network so that A1 may be assumed to be operating within its linear range. From *Equation* (5), the input voltage to A1 is: $$V_{IN}\mathbf{1} = \frac{-2kTI_3}{qI_2} = \frac{2kTV_C}{qI_2R_C}$$ The voltage on the base of Q1 is then $$V_{B1} = \frac{(R_1 + R_2) \, V_{IN1}}{R_1}$$ The ratio of the Q1 and Q2 collector currents is defined by: $$V_B \mathbf{1} = \frac{kT}{q} \ln \frac{I_{C2}}{I_{C1}} \approx \frac{kT}{q} \ln \frac{I_{ABC}}{I_1}$$ Combining and solving for $I_{ABC}$ yields: $$I_{ABC} = I_1 \exp \left[ \frac{2(R_1 + R_2) V_C}{R_1 I_2 R_C} \right]$$ This logarithmic current can be used to bias the circuit of Figure 4 provide a temperature independent stereo attenuation characteristic. FIGURE 28. Delta VBE Reference $$V_{OUT} = \frac{(2 \ V_S - 1.2 V) \ (R_4) \ (R_{\underline{6}})}{(R_3 + R_4) \ (R_{\underline{5}})} \ ln \frac{V_{IN} \ R_2}{V_{REF} \ R_1}$$ FIGURE 29. Log Amplifier FIGURE 30. Pulse Width Modulator # Additional Applications (Continued) -VC 150 K 15 V RC 100 K 1 FIGURE 31. Logarithmic Current Source ### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.