# **4-Channel Low Capacitance ESD Protection Arrays**

## **Product Description**

The CM1225 diode array has been designed to provide ESD protection for electronic components or subsystems requiring minimal capacitive loading. This device is ideal for protecting systems with high data and clock rates or for circuits requiring low capacitive loading. Each ESD channel consists of a pair of diodes in series which steer the positive or negative ESD current pulse to the ground pins ( $V_N$ ). A Zener diode is embedded between the positive terminal of the diode pair to the ground. This eliminates the need for an external bypass capacitor to absorb positive ESD strikes to ground. The CM1225 protects against ESD pulses up to  $\pm 8~kV$  per the IEC 61000–4–2 standard.

The CM1225 is particularly well-suited for protecting systems using high-speed ports such as HDMI, DVI, display, MDDI, USB 2.0, Serial ATA, IEEE1394 (FireWire and i.LINK), corresponding ports in removable storage, digital camcorders, DVD-RW drives and other applications where extremely low loading capacitance with ESD protection are required in a small package footprint.

The CM1225 is available in a RoHS-compliant, uUDFN 10-pin package.

#### **Features**

- Four Channels of ESD Protection
- Provides ESD Protection to IEC61000-4-2 Level 4 ±8 kV Contact Discharge
- Low Channel Input Capacitance of 0.8 pF (Typically)
- Channel Input Capacitance Matching (I/O to I/O) of 0.02 pF (Typically) is Ideal for Differential Signals
- Minimal Capacitance Change for Temperature and Voltage
- Zener Diode Eliminates the Need for External By-pass Capacitors
- Each I/O Pin Can Withstand Over 1000 ESD Strikes\*
- These Devices are Pb-Free and are RoHS Compliant

### **Applications**

- DVI Ports, HDMI Ports in Notebooks, Set Top Boxes, Digital TVs, LCD Displays
- Display and MDDI Ports
- Serial ATA Ports in Desktop PCs and Hard Disk Drives
- PCI Express Ports
- USB2.0 Ports at 480 Mbps in desktop PCs, Notebooks and Peripherals
- IEEE1394 FireWire Ports at 400 Mbps / 800 Mbps
- General Purpose High-speed Data Line ESD Protection
- Protection of Interface Ports or IC Pins which are Exposed to High ESD Levels



## ON Semiconductor®

http://onsemi.com



uUDFN-10 DE SUFFIX CASE 517BB

#### **BLOCK DIAGRAM**



CM1225-04DE

#### MARKING DIAGRAM

1225 M=

1225 = Specific Device Code

M = Date Code ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device      | Package   | Shipping         |
|-------------|-----------|------------------|
| CM1225-04DE | uUDFN-10  | 3000/Tape & Reel |
|             | (Pb-Free) | ·                |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

\*Standard test condition is IEC61000-4-2 level 4 test circuit with each pin subjected to ±8kV contact discharge for 1000 pulses. Discharges are timed at 1 second intervals and all 1000 strikes are completed in one continuous test run. The part is then subjected to standard production test to verify that all of the tested parameters are within spec after the 1000 strikes.

**Table 1. PIN DESCRIPTIONS** 

| 4-Channel, 10-Lead uUDFN-10 Package |                |      |             |  |
|-------------------------------------|----------------|------|-------------|--|
| Pin                                 | Name           | Type | Description |  |
| 1                                   | CH1            | I/O  | ESD Channel |  |
| 2                                   | CH2            | I/O  | ESD Channel |  |
| 3                                   | V <sub>N</sub> | GND  | Ground      |  |
| 4                                   | СНЗ            | I/O  | ESD Channel |  |
| 5                                   | CH4            | I/O  | ESD Channel |  |
| 6                                   | NC             |      | No Connect  |  |
| 7                                   | NC             |      | No Connect  |  |
| 8                                   | V <sub>N</sub> | GND  | Ground      |  |
| 9                                   | NC             |      | No Connect  |  |
| 10                                  | NC             |      | No Connect  |  |

#### **PACKAGE / PINOUT DIAGRAMS**



#### **SPECIFICATIONS**

#### **Table 2. ABSOLUTE MAXIMUM RATINGS**

| Parameter                       | Rating         | Units |
|---------------------------------|----------------|-------|
| Operating Temperature Range     | -40 to +85     | °C    |
| Storage Temperature Range       | −65 to +150    | °C    |
| DC Voltage at any Channel Input | – 0.5 to + 5.5 | V     |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

## **Table 3. STANDARD OPERATING CONDITIONS**

| Parameter                   | Rating     | Units |
|-----------------------------|------------|-------|
| Operating Temperature Range | -40 to +85 | °C    |

## Table 4. ELECTRICAL OPERATING CHARACTERISTICS (Note1)

| Symbol            | Parameter                                                                                                                     | Conditions                                                                            | Min           | Тур           | Max           | Units |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------|---------------|---------------|-------|
| V <sub>F</sub>    | Diode Forward Voltage<br>Top Diode<br>Bottom Diode                                                                            | I <sub>F</sub> = 10 mA; T <sub>A</sub> = 25°C; Note 2                                 | 0.65<br>-1.20 | 0.85<br>-0.85 | 1.20<br>-0.65 | V     |
| I <sub>LEAK</sub> | Channel Leakage Current                                                                                                       | $T_A = 25^{\circ}C; V_{IN} = 3.3 \text{ V}, V_N = 0 \text{ V}$                        |               | ±0.1          | ±1.0          | μΑ    |
| C <sub>IN</sub>   | Channel Input Capacitance                                                                                                     | At 1 MHz, V <sub>N</sub> = 0 V, V <sub>IN</sub> = 1.65 V                              |               | 0.8           | 1.0           | pF    |
| $\Delta C_{IN}$   | Channel Input Capacitance Matching                                                                                            | At 1 MHz, V <sub>N</sub> = 0 V, V <sub>IN</sub> = 1.65 V                              |               | 0.02          |               | pF    |
| V <sub>ESD</sub>  | ESD Protection – Peak Discharge<br>Voltage at any Channel Input, in system<br>Contact discharge per<br>IEC 61000–4–2 standard | T <sub>A</sub> = 25°C; (Notes 2 and 3)                                                | ±8            |               |               | kV    |
| V <sub>CL</sub>   | Channel Clamp Voltage Positive Transients Negative Transients                                                                 | $T_A = 25^{\circ}C$ , $I_{PP} = 1$ A,<br>$t_P = 8/20 \ \mu S$ ;<br>(Note 3)           |               | +10<br>-4.5   |               | V     |
| R <sub>DYN</sub>  | Dynamic Resistance Positive Transients Negative Transients                                                                    | I <sub>PP</sub> = 1 A, t <sub>P</sub> = 8/20 μS<br>Any I/O pin to Ground;<br>(Note 3) |               | 1.3<br>1.3    |               | Ω     |

- 1. All parameters specified at  $T_A = -40^{\circ}\text{C}$  to +85°C unless otherwise noted. 2. Standard IEC 61000–4–2 with  $C_{Discharge} = 150$  pF,  $R_{Discharge} = 330$   $\Omega$ ,  $V_P = 3.3$  V,  $V_N$  grounded. 3. These measurements performed with no external capacitor.

## PERFORMANCE INFORMATION

## **Input Channel Capacitance Performance Curves**



Figure 1. Typical Variation of  $C_{IN}$  vs.  $V_{IN}$  (f = 1 Mhz,  $V_N$  = 0 V, T = 25°C)

## PERFORMANCE INFORMATION (Cont'd)

Typical Filter Performance (nominal conditions unless specified otherwise, 50 Ohm Environment)



Figure 2. Insertion Loss (S21) vs. Frequency (0 V DC Bias)



Figure 3. Insertion Loss (S21) vs. Frequency (2.5 V DC Bias)

#### **APPLICATION INFORMATION**

## **Design Considerations**

As a general rule, the CM1225 ESD protection array should be located as close as possible to the point of entry of expected electrostatic discharges. Use minimum PCB trace lengths to ground planes and between the signal input and the ESD devices.

## **Additional Information**

See also ON Semiconductor Application Note "Design Considerations for ESD Protection".



Figure 4. Typical HDMI ESD Protection with CM1225 Connection

## **APPLICATION INFORMATION (Cont'd)**



Figure 5. Display Port ESD Protection with CM1225 Connection

## **MECHANICAL DETAILS**

## uUDFN-10 Mechanical Specifications, 0.5 mm

The 10-lead, 0.5 mm pitch uUDFN package dimensions are presented below.

## **Table 5. TAPE AND REEL SPECIFICATIONS**

| Part Number | Chip Size (mm)     | Pocket Size (mm)<br>B <sub>0</sub> X A <sub>0</sub> X K <sub>0</sub> | Tape Width<br>W | Reel<br>Diameter | Qty per<br>Reel | P <sub>0</sub> | P <sub>1</sub> |
|-------------|--------------------|----------------------------------------------------------------------|-----------------|------------------|-----------------|----------------|----------------|
| CM1225      | 2.50 X 1.00 X 0.50 | 2.80 X 1.45 X 0.70                                                   | 8 mm            | 178 mm (7")      | 3000            | 4 mm           | 4 mm           |



#### PACKAGE DIMENSIONS

# UDFN10 2.5x1, 0.5P

CASE 517BB-01 **ISSUE O** 



DETAIL B

SIDE VIEW

0.10 C

С

10X \arr 0.08





#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASMF Y14 5M 1994
- CONTROLLING DIMENSION: MILLIMETERS.
- 3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL.

|            | MILLIMETERS |      |  |
|------------|-------------|------|--|
| DIM        | MIN         | MAX  |  |
| Α          | 0.45        | 0.55 |  |
| <b>A</b> 1 | 0.00        | 0.05 |  |
| A3         | 0.13 REF    |      |  |
| b          | 0.15 0.25   |      |  |
| b2         | 0.35        | 0.45 |  |
| D          | 2.50 BSC    |      |  |
| Е          | 1.00 BSC    |      |  |
| е          | 0.50 BSC    |      |  |
| L          | 0.30 0.40   |      |  |
| L1         |             | 0.05 |  |



**A3** 

C SEATING PLANE

#### RECOMMENDED **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative