# 2:1 MIPI D-PHY (4.5 Gbps) 4-Data-Lane & C-PHY (3.5 Gsps) 3-Data-Lane Switch

### Description

The FSA646A can be configured as a four-data-lane MIPI, D-PHY switch or a three-data-lane MIPI, C-PHY switch. This single-pole, double-throw (SPDT) switch is optimized for switching between two high-speed or low-power MIPI sources. The FSA646A is designed for the MIPI specification and allows connection to a CSI or DSI module.

#### Features

- Switch Type: SPDT (10x)
- Signal Types:
  - MIPI, D-PHY V2.1 & C-PHY V1.2
- V<sub>CC</sub>: 1.5 to 5.0 V
- Input Signals: 0 to 1.3 V
- R<sub>ON</sub>:
  - 6 Ω Typical HS MIPI
  - 6  $\Omega$  Typical LP MIPI
- $\Delta R_{ON}$ : 0.1  $\Omega$  Typical LP & HS MIPI
- $\Delta R_{ON FLAT}$ : 0.9  $\Omega$  Typical LP & HS MIPI
- I<sub>CCZ</sub>: 1 μA Maximum
- I<sub>CC</sub>: 30 μA Maximum
- O<sub>IRR</sub>: -24 dB Typical
- Bandwidth: 4.7 GHz Typical
- Xtalk: -30 dB Typical
- C<sub>ON</sub>: 1.4 pF Typical
- Skew (P), Skew (O): 6 ps Typical

## Applications

- Cellular Phones, Smart Phones
- Tablets
- Laptops
- Displays



# **ON Semiconductor®**

www.onsemi.com



(Bottom View)

WLCSP36, 2.43x2.43x0.599 CASE 567XH

### MARKING DIAGRAM



- GQ = Specific Device Code
- KK = Assembly Lot
  - = Year

Х

Y Z

- = Work Week
- = Assembly Location

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 7 of this data sheet.



Figure 1. Typical D-PHY Application

## **PIN DESCRIPTIONS**



| Pin Name | Description                               |                    |                                 |  |  |
|----------|-------------------------------------------|--------------------|---------------------------------|--|--|
| CLKBP/N  | B Side Clo                                | ck Path            |                                 |  |  |
| DB1P/N   | B Side Dat                                | ta Path 1          |                                 |  |  |
| DB2P/N   | B Side Dat                                | ta Path 2          |                                 |  |  |
| DB3P/N   | B Side Dat                                | ta Path 3          |                                 |  |  |
| DB4P/N   | B Side Dat                                | ta Path 4          |                                 |  |  |
| CLKAP/N  | A Side Clo                                | ick Path           |                                 |  |  |
| DA1P/N   | A Side Dat                                | ta Path 1          |                                 |  |  |
| DA2P/N   | A Side Dat                                | ta Path 2          |                                 |  |  |
| DA3P/N   | A Side Dat                                | A Side Data Path 3 |                                 |  |  |
| DA4P/N   | A Side Dat                                | A Side Data Path 4 |                                 |  |  |
| CLKP/N   | Common (                                  | Common Clock Path  |                                 |  |  |
| D1P/N    | Common [                                  | Data Path          | 1                               |  |  |
| D2P/N    | Common [                                  | Data Path          | 2                               |  |  |
| D3P/N    | Common [                                  | Data Path          | 3                               |  |  |
| D4P/N    | Common [                                  | Data Path          | 4                               |  |  |
| /OE      | Output Ena                                | able               |                                 |  |  |
| SEL      | Control                                   | SEL=0              | CLKP/N=CLKAP/N,<br>DnP/N=DAnP/N |  |  |
| SEL      | Pin SEL=1 CLKP/N=CLKBP/N,<br>DnP/N=DBnP/N |                    |                                 |  |  |
| VCC      | Power                                     |                    |                                 |  |  |
| GND      | Ground                                    |                    |                                 |  |  |
| NC       | No Conne                                  | ct                 |                                 |  |  |

Figure 2. Analog Symbol

# **PIN DEFINITIONS**



Figure 3. Top Through View

| Ball | Pin Name        | Ball | Pin Name | Ball | Pin Name |
|------|-----------------|------|----------|------|----------|
| A1   | V <sub>CC</sub> | C1   | DB3N     | E1   | DB1N     |
| A2   | GND             | C2   | DB3P     | E2   | DB1P     |
| A3   | DA4N            | C3   | NC       | E3   | DA1N     |
| A4   | DA4P            | C4   | NC       | E4   | DA1P     |
| A5   | /OE             | C5   | D3N      | E5   | D1N      |
| A6   | SEL             | C6   | D3P      | E6   | D1P      |
| B1   | DB4N            | D1   | DB2N     | F1   | CLKBN    |
| B2   | DB4P            | D2   | DB2P     | F2   | CLKBP    |
| B3   | DA3N            | D3   | DA2N     | F3   | CLKAN    |
| B4   | DA3P            | D4   | DA2P     | F4   | CLKAP    |
| B5   | D4N             | D5   | D2N      | F5   | CLKN     |
| B6   | D4P             | D6   | D2P      | F6   | CLKP     |

### Table 1. BALL-TO-PIN MAPPINGS





#### TRUTH TABLE

| SEL  | /OE  | Function                                             |
|------|------|------------------------------------------------------|
| LOW  | LOW  | $CLK_P = CLKA_P, CLK_N = CLKA_N, Dn(P/N) = DAn(P/N)$ |
| HIGH | LOW  | $CLK_P = CLKB_P, CLK_N = CLKB_N, Dn(P/N) = DBn(P/N)$ |
| Х    | HIGH | Clock and Data Ports High Impedance                  |

#### ABSOLUTE MAXIMUM RATINGS

| Symbol             | Parameter                                     |                   |      | Max.            | Unit |
|--------------------|-----------------------------------------------|-------------------|------|-----------------|------|
| V <sub>CC</sub>    | Supply Voltage                                |                   | -0.5 | 6.0             | V    |
| V <sub>CNTRL</sub> | DC Input Voltage (/OE, SEL) (Note 1)          |                   |      | V <sub>CC</sub> | V    |
| V <sub>SW</sub>    | DC Switch I/O Voltage (Note 1,2)              |                   |      | 2.1             | V    |
| I <sub>IK</sub>    | DC Input Diode Current                        |                   |      |                 | mA   |
| I <sub>OUT</sub>   | DC Output Current                             | DC Output Current |      |                 | mA   |
| T <sub>STG</sub>   | Storage Temperature                           |                   |      | +150            | °C   |
| ESD                | Human Body Model, JEDEC: JESD22-A114 All Pins |                   |      |                 | kV   |
|                    | Charged Device Model, JEDEC: JESD22-C101      |                   |      |                 |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. The input and output negative ratings may be exceeded if the input and output diode current ratings are observed.

2. V<sub>SW</sub> refers to analog data switch paths.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol             | Parameter                                 | Parameter |       |                 | Unit |
|--------------------|-------------------------------------------|-----------|-------|-----------------|------|
| V <sub>CC</sub>    | Supply Voltage                            |           |       | 5.0             | V    |
| V <sub>CNTRL</sub> | Control Input Voltage (SEL, /OE) (Note 3) |           | 0     | V <sub>CC</sub> | V    |
| V <sub>SW</sub>    | - · · · · · · · · · · · · · · · · · · ·   | IS Mode   | 0     | 0.425           | V    |
|                    | (CLKn, Dn, CLKAn, CLKBn, Dan, DBn)        | P Mode    | -0.05 | 1.3             | V    |
| Τ <sub>Α</sub>     | Operating Temperature                     |           | -40   | +85             | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.The control inputs must be held HIGH or LOW; they must not float.

# DC AND TRANSIENT CHARACTERISTICS (T<sub>A</sub> = $25^{\circ}$ C unless otherwise specified)

|                                              |                                                             |                                                                                                   |                     | T <sub>A</sub> = −40 to +85°C |      | 85°C |      |  |  |
|----------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------|-------------------------------|------|------|------|--|--|
| Symbol                                       | Parameter                                                   | Conditions                                                                                        | V <sub>CC</sub> (V) | Min.                          | Тур. | Max. | Unit |  |  |
| V <sub>IK</sub>                              | Clamp Diode Voltage<br>(/OE, SEL)                           | I <sub>IN</sub> = -18 mA                                                                          | 1.5                 | -1.2                          |      | -0.6 | V    |  |  |
| V <sub>IH</sub>                              | Input Voltage High                                          | SEL, /OE                                                                                          | 1.5 to 5            | 1.3                           |      |      | V    |  |  |
| V <sub>IL</sub>                              | Input Voltage Low                                           | SEL, /OE                                                                                          | 1.5 to 5            |                               |      | 0.5  | V    |  |  |
| I <sub>IN</sub>                              | Control Input Leakage<br>(/OE, SEL)                         | $V_{CNTRL} = 0$ to $V_{CC}$                                                                       | 5                   | -0.5                          |      | 0.5  | μΑ   |  |  |
| I <sub>NO(OFF)</sub><br>I <sub>NC(OFF)</sub> | Off Leakage Current of<br>Port CLKAn, Dan, CLKBn<br>and DBn | $V_{SW}$ = 0.0 $\leq$ DATA $\leq$ 1.3 V                                                           | 5                   | -0.5                          |      | 0.5  | μΑ   |  |  |
| I <sub>A(ON)</sub>                           | ON Leakage Current of<br>Common Ports (CLKn,<br>Dn)         | $V_{SW}$ = 0.0 $\leq$ DATA $\leq$ 1.3 V                                                           | 5                   | -0.5                          |      | 0.5  | μΑ   |  |  |
| I <sub>OFF</sub>                             | Power-Off Leakage<br>Current (All I/O Ports)                | V <sub>SW</sub> = 0.0 or 1.3 V                                                                    | 0                   | -0.5                          |      | 0.5  | μA   |  |  |
| I <sub>OZ</sub>                              | Off-State Leakage                                           | $V_{SW} = 0.0 \le DATA \le 1.3 V$<br>/OE = High                                                   | 5                   | -0.5                          |      | 0.5  | μA   |  |  |
| R <sub>ON_MIPI_HS</sub>                      | Switch On Resistance for                                    | $I_{ON} = -8 \text{ mA}, /OE = 0 \text{ V},$                                                      | 1.5                 |                               | 6    |      | Ω    |  |  |
|                                              | HS MIPI Applications<br>(Note 4)                            | $\overrightarrow{SEL} = V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0.2 V | 2.5                 |                               |      |      |      |  |  |
|                                              |                                                             |                                                                                                   | 3.3                 |                               |      |      |      |  |  |
|                                              |                                                             |                                                                                                   | 5                   |                               |      |      |      |  |  |
| R <sub>ON_MIPI_LP</sub>                      | Switch On Resistance for                                    | $I_{ON} = -8 \text{ mA}, /OE = 0 \text{ V},$                                                      | 1.5                 |                               | 6    |      | Ω    |  |  |
|                                              | LP MIPI Applications<br>(Note 4)                            | $\overrightarrow{SEL} = V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 1.2 V | 2.5                 |                               |      |      |      |  |  |
|                                              |                                                             | 3.3                                                                                               | 3.3                 | 3.3                           | 3.3  |      |      |  |  |
|                                              |                                                             |                                                                                                   | 5                   |                               |      |      |      |  |  |
| $\Delta R_{ON\_MIPI\_HS}$                    | On Resistance Matching<br>Between HS MIPI                   | I <sub>ON</sub> = -8 mA, /OE = 0 V,<br>SEL = V <sub>CC</sub> or 0 V, CLKA,                        | 1.5                 |                               | 0.1  |      | Ω    |  |  |
|                                              | Channels                                                    | CLKB, DB <sub>N</sub> or DA <sub>N</sub> = $0.2$ V                                                | 2.5                 |                               |      |      |      |  |  |
|                                              | (Note 4)                                                    |                                                                                                   | 3.3                 |                               |      |      |      |  |  |
|                                              |                                                             |                                                                                                   | 5                   |                               |      |      |      |  |  |
| $\Delta R_{ON\_MIPI\_LP}$                    | On Resistance Matching                                      | $I_{ON} = -8 \text{ mA}, /OE = 0 \text{ V},$                                                      | 1.5                 |                               | 0.1  |      | Ω    |  |  |
|                                              | Between LP MIPI<br>Channels                                 | SEL = $V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 1.2 V                  | 2.5                 |                               |      |      |      |  |  |
|                                              | (Note 4)                                                    |                                                                                                   | 3.3                 |                               |      |      |      |  |  |
|                                              |                                                             |                                                                                                   | 5                   |                               |      |      |      |  |  |

|                              |                                                               |                                                                                                                        |                     | T <sub>A</sub> = -40 to +85°C |      | 85°C |      |
|------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------|------|------|------|
| Symbol                       | Parameter                                                     | Conditions                                                                                                             | V <sub>CC</sub> (V) | Min.                          | Тур. | Max. | Unit |
| R <sub>ON_FLAT_MIPI_HS</sub> | On Resistance Flatness                                        | $I_{ON} = -8 \text{ mA}, /OE = 0 \text{ V},$                                                                           | 1.5                 |                               | 0.9  |      | Ω    |
|                              | for HS MIPI Signals<br>(Note 4)                               | SEL = $V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0 to                                        | 2.5                 |                               |      |      |      |
|                              |                                                               | 0.3 V                                                                                                                  | 3.3                 |                               |      |      |      |
|                              |                                                               | 5                                                                                                                      |                     |                               |      |      |      |
| R <sub>ON_FLAT_MIPI_LP</sub> | On Resistance Flatness                                        | $I_{ON} = -8$ mA, /OE = 0 V,<br>SEL = V <sub>CC</sub> or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0 to | 1.5                 |                               | 0.9  |      | Ω    |
|                              | for LP MIPI Signals<br>(Note 4)                               |                                                                                                                        | 2.5                 |                               |      |      |      |
|                              |                                                               | 1.3 V                                                                                                                  | 3.3                 |                               |      |      |      |
|                              |                                                               |                                                                                                                        | 5                   |                               |      |      |      |
| Icc                          | Quiescent Supply Current<br>(Includes Change Pump)            | $V_{SEL} = 0 \text{ or } V_{CC}, I_{OUT} = 0, /OE = 0 V$                                                               | 5                   |                               |      | 30   | μΑ   |
| Iccz                         | Quiescent Supply Current<br>(High Impedance)                  | $V_{SEL} = 0 \text{ or } V_{CC}, I_{OUT} = 0, /OE = 0 \text{ V}$                                                       | 5                   |                               |      | 1    | μΑ   |
| ICCT                         | Increase in $I_{CC}$ Current Per Control Voltage and $V_{CC}$ | $V_{SEL}$ = 0 or $V_{CC}$ , /OE = 1.5 V                                                                                | 5                   |                               | 1    |      | μΑ   |

# DC AND TRANSIENT CHARACTERISTICS (T<sub>A</sub> = $25^{\circ}$ C unless otherwise specified) (continued)

4. Measured by the voltage drop at the indicated current through the switch.

# AC ELECTRICAL CHARACTERISTICS (V $_{CC}$ = 3.3 V and T $_{A}$ = 25°C unless otherwise specified)

|                   |                                                              |                                                                                                                            |                     | T <sub>A</sub> = −40 to +85°C |      |      |      |
|-------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------|------|------|------|
| Symbol            | Parameter                                                    | Conditions                                                                                                                 | V <sub>CC</sub> (V) | Min.                          | Тур. | Max. | Unit |
| t <sub>INIT</sub> | Initialization Time V <sub>CC</sub> to<br>Output<br>(Note 5) | $\begin{array}{l} R_{L}=50~\Omega,~C_{L}=0~pF,\\ V_{SW}=0.6~V \end{array}$                                                 | 1.5 to 5            |                               | 60   |      | μs   |
| t <sub>EN</sub>   | Enable Time<br>/OE to Output                                 | $ \begin{array}{l} R_{L} = 50 \; \Omega,  C_{L} = 0 \; pF, \\ V_{SW} = 0.6 \; V \end{array} $                              | 1.5 to 5            |                               | 60   | 150  | μs   |
| t <sub>DIS</sub>  | Disable Time<br>/OE to Output                                | $ \begin{array}{l} R_{L} = 50 \; \Omega,  C_{L} = 0 \; pF, \\ V_{SW} = 0.6 \; V \end{array} $                              | 1.5 to 5            |                               | 35   | 250  | ns   |
| t <sub>ON</sub>   | Turn-On Time<br>SEL to Output                                | $ \begin{array}{l} R_{L} = 50 \; \Omega,  C_{L} = 0 \; pF, \\ V_{SW} = 0.6 \; V \end{array} $                              | 1.5 to 5            |                               | 350  | 1100 | ns   |
| t <sub>OFF</sub>  | Turn-Off Time<br>SEL to Output                               | $ \begin{array}{l} R_{L} = 50 \; \Omega,  C_{L} = 0 \; pF, \\ V_{SW} = 0.6 \; V \end{array} $                              | 1.5 to 5            |                               | 125  | 800  | ns   |
| t <sub>BBM</sub>  | Break-Before-Make Time                                       | $ \begin{array}{l} R_L = 50 \; \Omega,  C_L = 0 \; pF, \\ V_SW = 0.6 \; V \end{array} $                                    | 1.5 to 5            | 50                            |      | 450  | ns   |
| t <sub>PD</sub>   | Propagation Delay<br>(Note 5)                                | $C_L$ = 0 pF, $R_L$ = 50 $\Omega$                                                                                          | 1.5 to 5            | 30                            | 67   | 100  | ps   |
| O <sub>IRR</sub>  | Off Isolation for MIPI<br>(Note 5)                           | R <sub>L</sub> = 50 Ω, f = 2250 MHz,<br>/OE = HIGH, V <sub>SW</sub> = 0.2 V <sub>PP</sub>                                  | 1.5 to 5            |                               | -24  |      | dB   |
| X <sub>TALK</sub> | Crosstalk for MIPI<br>(Note 5)                               | $\label{eq:RL} \begin{array}{l} R_{L} = 50 \ \Omega, \ f = 2250 \ MHz, \\ SEL = High, \ V_{SW} = 0.2 \ V_{PP} \end{array}$ | 1.5 to 5            |                               | -30  | -25  | dB   |
|                   |                                                              | $\label{eq:RL} \begin{array}{l} R_{L} = 50 \ \Omega, \ f = 2250 \ MHz, \\ SEL = Low, \ V_{SW} = 0.2 \ V_{PP} \end{array}$  |                     |                               | -30  | -25  |      |
| BW                | -3 db Bandwidth (Note 5)                                     | $ \begin{array}{l} R_{L} = 50 \; \Omega, \; C_{L} = 0 \; pF, \\ V_{SW} = 0.2 \; V_{PP} \end{array} $                       | 1.5 to 5            |                               | 4.7  |      | GHz  |
| IL                | Insertion Loss at 750 MHz<br>(Note 5)                        | $ \begin{array}{l} R_{L} = 50 \; \Omega, \; C_{L} = 0 \; pF, \\ V_{SW} = 0.2 \; V_{PP} \end{array} $                       | 1.5 to 5            |                               | -0.7 |      | dB   |

5. Guaranteed by characterization.

## HIGH-SPEED-RELATED AC ELECTRICAL CHARACTERISTICS

|                    |                                                                             |                                                        |                     | T <sub>A</sub> = −40 to +85°C |      |      |      |
|--------------------|-----------------------------------------------------------------------------|--------------------------------------------------------|---------------------|-------------------------------|------|------|------|
| Symbol             | Parameter                                                                   | Conditions                                             | V <sub>CC</sub> (V) | Min.                          | Тур. | Max. | Unit |
| t <sub>SK(P)</sub> | HS Mode Skew of Oppo-<br>site Transitions of the<br>Same Output<br>(Note 6) | $R_L$ = 50 Ω, $C_L$ = 0 pF,<br>V <sub>SW</sub> = 0.3 V | 1.5 to 5            |                               | 6    |      | ps   |
| t <sub>SK(O)</sub> | HS Mode Skew of<br>Channel-to-Channel<br>Single-Ended Skew<br>(Note 6)      | $R_L$ = 50 Ω, $C_L$ = 0 pF,<br>V <sub>SW</sub> = 0.3 V | 1.5 to 5            |                               | 6    |      | ps   |

6. Guaranteed by characterization.

## CAPACITANCE

|                  |                                           |                                                                        | T <sub>A</sub> = | 40 to +8 | 85°C |      |
|------------------|-------------------------------------------|------------------------------------------------------------------------|------------------|----------|------|------|
| Symbol           | Parameter                                 | Conditions                                                             | Min.             | Тур.     | Max. | Unit |
| C <sub>IN</sub>  | Control Pin Input<br>Capacitance (Note 7) | V <sub>CC</sub> = 0 V, f = 1 MHz                                       |                  | 2.1      |      | pF   |
| C <sub>ON</sub>  | On Capacitance (Note 7)                   | $V_{CC}$ = 3.3 V, /OE = 0 V, f = 2250 MHz (in HS common value)         |                  | 1.4      |      |      |
| C <sub>OFF</sub> | On Capacitance (Note 7)                   | $V_{CC}$ and /OE = 3.3 V, f = 2250 MHz (both sides in HS common value) |                  | 0.9      |      |      |

7. Guaranteed by characterization.

The table below pertains to the Packaging information on the following page.

#### ORDERING INFORMATION

| Part Number | Top Mark <sup>ing</sup> | Temperature Range | Package                                                  |
|-------------|-------------------------|-------------------|----------------------------------------------------------|
| FSA646AUCX  | GQ                      | −40 to +85°C      | 36-Ball WLCSP, Non-JEDEC<br>2.43 x 2.43 mm, 0.4 mm Pitch |

#### PACKAGE DIMENSIONS



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconducts harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative