# 2.5V / 3.3V Differential 4:1 Mux w/Input Equalizer to 1:2 CML Clock/Data Fanout / Translator ## Multi-Level Inputs w/ Internal Termination #### **Description** The NB6LQ572M is a high performance differential 4:1 Clock / Data input multiplexer and a 1:2 CML Clock / Data fanout buffer that operates up to 6 GHz / 8 Gbps respectively with a 2.5 V or 3.3 V power supply. Each INx/INx input pair incorporates a fixed Equalizer Receiver, which when placed in series with a Clock / Data path, will enhance the degraded signal transmitted across an FR4 backplane or cable interconnect. For applications that do not require Equalization, consider the NB6L572M, which is pin-compatible to the NB6LO572M. The differential Clock / Data inputs have internal 50 $\Omega$ termination resistors and will accept differential LVPECL, CML, or LVDS logic levels. The NB6LQ572M incorporates a pair of Select pins that will choose one of four differential inputs and will produce two identical CML output copies of Clock or Data. As such, the NB6LQ572M is ideal for SONET, GigE, Fiber Channel, Backplane and other Clock/Data distribution applications. The two differential CML outputs will swing 400 mV when externally loaded and terminated with a 50 $\Omega$ resistor to $V_{CC}$ and are optimized for low skew and minimal jitter. The NB6LQ572M is offered in a low profile 5x5mm 32-pin QFN Pb-Free package. Application notes, models, and support documentation are available at www.onsemi.com. The NB6LQ572M is a member of the ECLinPS MAX<sup>TM</sup> family of high performance clock products. #### **Features** - Input Data Rate > 8 Gb/s Typical - Data Dependent Jitter < 10 ps - Maximum Input Clock Frequency > 6 GHz Typical - Random Clock Jitter < 0.8 ps RMS - Low Skew 1:2 CML Outputs, < 15 ps max - 4:1 Multi-Level Mux Inputs, accepts LVPECL, CML LVDS - Input EQ for Backplane and Cable Interconnect Compensation - 150 ps Typical Propagation Delay ### ON Semiconductor® http://onsemi.com #### QFN32 MN SUFFIX CASE 488AM DIAGRAM 1 O NB6L Q572M AWLYYWW• **MARKING** A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 9 of this data sheet. - 45 ps Typical Rise and Fall Times - Differential CML Outputs, 400 mV Peak-to-Peak, Typical - Operating Range: $V_{CC} = 2.375 \text{ V}$ to 3.6 V with GND = 0 V - Internal 50 Ω Input Termination Resistors - V<sub>REFAC</sub> Reference Output - QFN-32 Package, 5mm x 5mm - 40°C to +85°C Ambient Operating Temperature - These are Pb-Free Devices 1 Figure 1. Simplified Block Diagram Figure 2. Pinout: QFN-32 (Top View) **Table 1. INPUT SELECT FUNCTION TABLE** | SEL1* | SEL0* | Clock / Data Input Selected | | |-------|-------|-----------------------------|--| | 0 | 0 | IN0 Input Selected | | | 0 | 1 | IN1 Input Selected | | | 1 | 0 | IN2 Input Selected | | | 1 | 1 | IN3 Input Selected | | <sup>\*</sup>Defaults HIGH when left open. **Table 2. PIN DESCRIPTION** | Pin Number | Pin Name | I/O | Pin Description | |----------------------------------|--------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 4<br>5, 8<br>25, 28<br>29, 32 | INO, <u>INO</u><br>IN1, <u>IN1</u><br>IN2, <u>IN2</u><br>IN3, <u>IN3</u> | LVPECL, CML,<br>LVDS Input | Non-inverted, Inverted, Differential Clock or Data Inputs | | 2, 6<br>26, 30 | VT0, VT1<br>VT2, VT3 | | Internal 100 $\Omega$ Center-tapped Termination Pin for INx/INx | | 15<br>18 | SEL0<br>SEL1 | LVTTL/LVCMOS<br>Input | Input Select pins, default HIGH when left open through a 94 k $\Omega$ pullup resistor. Input logic threshold is V <sub>CC</sub> /2. See Select Function, Table 1. | | 14, 19 | NC | - | No Connect | | 10, 13, 16<br>17, 20, 23 | VCC | - | Positive Supply Voltage. All $V_{CC}$ pins must be connected to the positive power supply for correct DC and AC operation. | | 11, 12<br>21, 22 | Q0, Q0<br>Q1, Q1 | CML Output | Non-inverted, Inverted Differential Outputs. | | 9, 24 | GND | | Negative Supply Voltage, connected to Ground | | 3<br>7<br>27<br>31 | VREF-AC0<br>VREF-AC1<br>VREF-AC2<br>VREF-AC3 | - | Output Voltage Reference for Capacitor-Coupled Inputs | | - | EP | - | The Exposed Pad (EP) on the QFN-32 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is electrically connected to the die, and must be electrically connected to GND. | In the differential configuration when the input termination pins (VT0, VT1, VT2, VT3) are connected to a common termination voltage or left open, and if no signal is applied on INx/INx input, then the device will be susceptible to self–oscillation. All V<sub>CC</sub>, and GND pins must be externally connected to a power supply for proper operation. **Table 3. ATTRIBUTES** | Characteristi | Value | | | | | |--------------------------------------------------------|-----------------------------------|----------------------|--|--|--| | ESD Protection | Human Body Model<br>Machine Model | > 2 kV<br>> 200 V | | | | | R <sub>PU</sub> – SELx Input Pull-up Resistor | | 94 kΩ | | | | | Moisture Sensitivity (Note 3) | QFN-32 | Level 1 | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | Transistor Count | 275 | | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | <sup>3.</sup> For additional information, see Application Note AND8003/D. **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |---------------------|-------------------------------------------------------|--------------------|----------------|------------------------------|------| | V <sub>CC</sub> | Positive Power Supply | GND = 0 V | | -0.5 V to +4.0 | V | | V <sub>IN</sub> | Positive Input Voltage | GND = 0 V | | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>INPP</sub> | Differential Input Voltage IN – INx | | | 1.89 | V | | I <sub>out</sub> | Output Current Through R <sub>T</sub> (50 Ω Resistor) | | | ±40 | mA | | I <sub>IN</sub> | Input current Through RT (50 $\Omega$ resistor) | | | ±40 | mA | | I <sub>VREFAC</sub> | VREFAC Sink or Source Current | | | ±1.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) (Note 4) | 0 lfpm<br>500 lfpm | QFN32<br>QFN32 | 31<br>27 | °C/W | | $\theta_{JC}$ | Thermal Resistance (Junction-to-Case) (Note 4) | | QFN32 | 12 | °C/W | | T <sub>sol</sub> | Wave Solder | ≤ 20 sec | | 265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. <sup>4.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad. Table 5. DC CHARACTERISTICS CML OUTPUT $V_{CC}$ = 2.375 V to 3.6 V , GND = 0 V, $T_A$ = -40°C to +85°C (Note 5) | Symbol | Characteristic | Min | Тур | Max | Unit | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|------| | POWER S | SUPPLY | | • | • | | | V <sub>CC</sub> | Power Supply Voltage $ \begin{array}{c} V_{CC} = 3.3 \ V \\ V_{CC} = 2.5 \ V \end{array} $ | 3.0<br>2.375 | 3.3<br>2.5 | 3.6<br>2.625 | V | | I <sub>CC</sub> | $\begin{array}{ccc} \mbox{Power Supply Current for V}_{CC} & \mbox{V}_{CC} = 3.3 \ \mbox{V} \\ \mbox{(Inputs and Outputs Open)} & \mbox{V}_{CC} = 2.5 \ \mbox{V} \end{array}$ | | 130<br>115 | 165<br>150 | mA | | CML OUT | PUTS (Note 6) | | | | | | V <sub>OH</sub> | Output HIGH Voltage<br>Vcc = 3.3 V<br>Vcc = 2.5 V | V <sub>CC</sub> – 30<br>3270<br>2470 | V <sub>CC</sub> – 10<br>3290<br>2490 | V <sub>CC</sub><br>3300<br>2500 | mV | | V <sub>OL</sub> | Output LOW Voltage $V_{\text{CC}} = 3.3 \text{ V} \\ V_{\text{CC}} = 2.5 \text{ V}$ | V <sub>CC</sub> – 650<br>2650<br>V <sub>CC</sub> – 650<br>1850 | V <sub>CC</sub> – 450<br>2850<br>V <sub>CC</sub> – 450<br>2050 | V <sub>CC</sub> – 300<br>3000<br>V <sub>CC</sub> – 300<br>2200 | mV | | DIFFERE | NTIAL CLOCK INPUTS DRIVEN SINGLE-ENDED (Figures 7 & 8) | (Note 8) | | | | | V <sub>IH</sub> | Single-ended Input HIGH Voltage | V <sub>th</sub> + 100 | | V <sub>CC</sub> | mV | | V <sub>IL</sub> | Single-ended Input LOW Voltage | GND | | V <sub>th</sub> – 100 | mV | | V <sub>th</sub> | Input Threshold Reference Voltage Range (Note 8) | 1100 | | V <sub>CC</sub> – 100 | mV | | V <sub>ISE</sub> | Single-ended Input Voltage (V <sub>IH</sub> - V <sub>IL</sub> ) | 200 | | 1200 | mV | | VREFAC | | | | | | | V <sub>REF-AC</sub> | Output Reference Voltage (100 μA Load) | 1050 | V <sub>CC</sub> – 1250 | V <sub>CC</sub> – 1050 | mV | | DIFFERE | NTIAL INPUTS DRIVEN DIFFERENTIALLY (Figures 9 & 10) (Note | 9) | | | | | V <sub>IHD</sub> | Differential Input HIGH Voltage (IN, ĪN) | 1200 | | V <sub>CC</sub> | mV | | V <sub>ILD</sub> | Differential Input LOW Voltage (IN, IN) | 0 | | V <sub>IHD</sub> – 100 | mV | | V <sub>ID</sub> | Differential Input Voltage (IN, IN) (V <sub>IHD</sub> - V <sub>ILD</sub> ) | 100 | | 1200 | mV | | V <sub>CMR</sub> | Input Common Mode Range (Differential Configuration, Note 10) (Figure 11) | 1050 | | V <sub>CC</sub> – 50 | mV | | I <sub>IH</sub> | Input HIGH Current IN / ĪNx (VTIN / VTĪNx Open) | -150 | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current IN / INx (VTIN / VTINx Open) | -150 | | 150 | μΑ | | CONTROI | L INPUT (SELx Pin) | | | | | | V <sub>IH</sub> | Input HIGH Voltage for Control Pin | V <sub>CC</sub> x 0.65 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage for Control Pin | GND | | V <sub>CC</sub> x 0.35 | V | | I <sub>IH</sub> | Input HIGH Current | -150 | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | | | 150 | μΑ | | TERMINA | TION RESISTORS | | | | | | R <sub>TIN</sub> | Internal Input Termination Resistor (Measured from INx to VTx) | 45 | 50 | 55 | Ω | | R <sub>TOUT</sub> | Internal Output Termination Resistor | 45 | 50 | 55 | Ω | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 5. Input and Output parameters vary 1:1 with V<sub>CC</sub>. - 6. CML outputs loaded with 50 $\Omega$ to V<sub>CC</sub> for proper operation. 7. V<sub>th</sub> is applied to the complementary input when operating in single–ended mode. - 8. V<sub>th</sub>, V<sub>IH</sub>, V<sub>IL</sub>, and V<sub>ISE</sub> parameters must be complied with simultaneously. 9. V<sub>IHD</sub>, V<sub>ILD</sub> V<sub>ID</sub> and V<sub>CMR</sub> parameters must be complied with simultaneously. 10. V<sub>CMR</sub> min varies 1:1 with GND, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. AC CHARACTERISTICS $V_{CC} = 2.375 \text{ V}$ to 3.6 V, GND = 0 V, $T_A = -40 ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ (Note 11) | Symbol | Characteristic | | | Тур | Max | Unit | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|--------------------------------------|-----------|--------------------| | f <sub>MAX</sub> | Maximum Input Clock Frequency V <sub>OUT</sub> ≥ 250 mV | | 5 | 6 | | GHz | | f <sub>DATAMAX</sub> | Maximum Operating Data Rate NRZ, (PRBS23 | ) | 6.5 | 8 | | Gbps | | f <sub>SEL</sub> | Maximum Toggle Frequency, SELx | | 20 | 40 | | MHz | | V <sub>OUTPP</sub> | Output Voltage Amplitude (@ $V_{INPPmin}$ ) $f_{in} \le 5$ (Note 12) (Figure 12) | GHz | 250 | 400 | | mV | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Differential Outputs<br>Measured at Differential Crosspoint | @ 1 GHz INx/INx to Qx/Qx<br>@ 50 MHz SELx to Qx | 125 | 200<br>4 | 250<br>10 | ps<br>ns | | t <sub>PD</sub><br>Tempco | Differential Propagation Delay Temperature Coefficient | | | 100 | | ∆fs/°C | | tskew | Output – Output skew (within device) (Note 13) Device – Device skew (tpdmax – tpdmin) | | | 0<br>5 | 15<br>25 | ps | | t <sub>DC</sub> | Output Clock Duty Cycle (Reference Duty Cycle = 50%) fin = 1 GHz | | 45 | 50 | 55 | % | | $\Phi_{N}$ | Phase Noise, fin = 1 GHz | 10 kHz<br>100 kHz<br>1 MHz<br>10 MHz<br>20 MHz<br>40 MHz | | -134<br>-136<br>-149<br>-150<br>-150 | | dBc | | t <sub>∫ΦN</sub> | Integrated Phase Jitter (Figure x) fin = 1 GHz, 12 kHz - 20 MHz Offset (RMS) | | | 35 | | fs | | t <sub>JITTER</sub> | $\begin{array}{ll} \text{Random Clock Jitter, RJ(RMS) (Note 14)} & \text{$f_{\text{in}} \leq 5$ GHz$} \\ \text{Deterministic Jitter, DJ (Note 15) (FR4 } \leq 12') & \text{$f_{\text{in}} \leq 6.5$ Gbps} \end{array}$ | | | 0.2<br>1 | 0.8<br>5 | ps RMS<br>ps pk-pk | | | Crosstalk Induced Jitter (Adjacent Channel) (Note 16) | | | 0.35 | 0.7 | ps RMS | | V <sub>INPP</sub> | Input Voltage Swing (Differential Configuration) (Note 17) | | 100 | | 1200 | mV | | t <sub>r,</sub> , t <sub>f</sub> | Output Rise/Fall Times @ 1 GHz; (20% – 80%), V <sub>IN</sub> = 400 mV Qx, Qx | | 20 | 35 | 50 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 11. Measured using a 100 mVpk-pk source, 50% duty cycle clock source. All output loading with external 50 Ω to V<sub>CC</sub>. Input edge rates 40 ps (20% 80%). - 12. Output voltage swing is a single-ended measurement operating in differential mode. - 13. Skew is measured between outputs under identical transitions and conditions. Duty cycle skew is defined only for differential operation when the delays are measured from cross–point of the inputs to the cross–point of the outputs. - 14. Additive RMS jitter with 50% duty cycle clock signal. - 15. Additive Peak-to-Peak data dependent jitter with input NRZ data at PRBS23. - 16. Crosstalk is measured at the output while applying two similar clock frequencies that are asynchronous with respect to each other at the inputs. - 17. Input voltage swing is a single-ended measurement operating in differential mode. Figure 3. Clock Output Voltage Amplitude (V<sub>OUTPP</sub>) vs. Input Frequency (f<sub>in</sub>) at Ambient Temperature (Typical) Figure 4. Inside Eye Height vs. Input Data Rate (Gbps) at Ambient Temperature (Typical), FR4 = 12" Figure 5. Typical NB6LQ572M Equalizer Application and Interconnect with PRBS23 Pattern at 6.5 Gbps Figure 6. Input Structure Figure 7. Differential Input Driven Single-Ended Figure 8. V<sub>th</sub> Diagram Figure 9. Differential Inputs Driven Differentially Figure 10. Differential Inputs Driven Differentially Figure 11. VCMR Diagram Figure 12. AC Reference Measurement Figure 13. SELx to Qx Timing Diagram Figure 16. Standard 50 $\Omega$ Load CML Interface Figure 17. Capacitor–Coupled Differential Interface (V<sub>T</sub> Connected to External V<sub>REFAC</sub>) \*VREFAC bypassed to ground with a 0.01 $\mu\text{F}$ capacitor. Figure 18. Typical CML Output Structure and Termination (V<sub>CC</sub> = 2.5 V or 3.3 V) Figure 19. Alternative Output Termination $(V_{CC} = 2.5 \text{ V}, \text{Only})$ #### **DEVICE ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|---------------------|-----------------------| | NB6LQ572MMNG | QFN-32<br>(Pb-Free) | 74 Units / Rail | | NB6LQ572MMNR4G | QFN-32<br>(Pb-Free) | 1000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS **BOTTOM VIEW** |25 - NOTES: 1. DIMENSIONS AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM TERMINAL - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | | | | |-----|-------------|-------------|-------|--|--|--| | DIM | MIN | MIN NOM MAX | | | | | | Α | 0.800 | 0.900 | 1.000 | | | | | A1 | 0.000 | 0.025 | 0.050 | | | | | A3 | 0. | 0.200 REF | | | | | | b | 0.180 | 0.250 | 0.300 | | | | | D | 5.00 BSC | | | | | | | D2 | 2.950 | 3.100 | 3.250 | | | | | E | 5.00 BSC | | | | | | | E2 | 2.950 | 3.100 | 3.250 | | | | | е | 0.500 BSC | | | | | | | K | 0.200 | | | | | | | Ĺ | 0.300 | 0.400 | 0.500 | | | | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ECLinPS MAX is a trademark of Semiconductor Component Industries, LLC (SCILLC). ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and water legistered traderlanks of semiconductor Components industries, ILC (SCILLC). SciLLC reserves are right to finate changes without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifically oxyr over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** 32 X 32 X b 0.10 С АВ 0.05 С Ф #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative