# 16 Watt Digital Input Class-D Audio Amplifier with Speaker Sense Digital Output ## Description The ONA10IV is a digital input, mono Class–D audio amplifier with real time, integrated current and voltage sensing of the loudspeaker it's driving. This sense data is transmitted to the host through a separate digital output. The ONA10IV can be directly connected to a 2-cell (2S) or 3-cell (3S) battery and offers a fast automatic gain control (AGC) for brownout protection that can react within 10 us. Up to eight devices can share the digital audio interfaces through I<sup>2</sup>C control. A separate bus (MAGC) is used to synchronize gain across multiple ONA10IV instantiations during a brownout protection event. ## **Key Features** - Filter-less, Mono Class-D Amplifier - 16 W into 4 $\Omega$ / 14 V Supply (1% THD+N) - 13.8 W into 4 $\Omega$ / 12 V Supply (1% THD+N) - 500 μV "Click and Pop" Suppression - 42 μV<sub>RMS</sub> Noise Floor (A-Weighted) - No Boost Capacitors Required - Speaker Voltage & Current Sense - Up to 20 kHz Bandwidth 81 / 71 dBA Dynamic Range (Voltage / Current) - ♦ 0.5% V/I Gain Error Variation - Digital Audio / Sense Configurations - ◆ 16 kHz to 96 kHz Audio Sampling Rates - 16-, 24-, and 32-Bit I<sup>2</sup>S Data - 16-, 24-, and 32-Bit TDM Data (up to 8 Slots) - Selectable PCM or PDM Format - I<sup>2</sup>C Fast Mode (up to 1 MHz) Control - EMI Reduction Controls - Over Current and Thermal Protection - PVDD Power Supply: 5.5 V to 14 V - DVDD Power Supply: 1.62 V to 1.98 V - 30-Bump WLCSP - 2.31 mm x 2.89 mm, 0.4mm pitch - This is a Pb-Free Device ### **Applications** Laptops, Smart Speakers, Portable Speakers, and Other IoT Devices ## ON Semiconductor® www.onsemi.com WLCSP30 CASE 567VB #### **MARKING DIAGRAM** VDZZ ● YWA VD = Specific Device Code ZZ = Wafer Lot YW = Date Code A = Assembly Location ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------|-----------|-----------------------| | NCA- | WLCSP30 | 3000 Units / | | ONA10IVUCX | (Pb-Free) | Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### Capabilities - Filter-less Class D Amplifier: Capable of operating off of direct 2-cell (2S) or 3-cell (3S) battery connection or a regulated supply from 5.5 V to 14 V. - Current and Voltage Speaker Sensing: Able to sense up to 20 kHz with low gain error variation. - TDM / I2S Digital Audio Input: Programmable interface that can support 16 kHz to 96 kHz sample rates with up to eight 16- to 32-bit input slots. Ability to select CKI active edge as well as FRCK polarity, delay, and pulse mode. - *PDM Digital Audio Input/Output:* Ability to bypass embedded digital filters and drive/sense the speaker using pulse density modulation (PDM) interface. - TDM / I2S Digital Sense Path Output: Can provide die temperature, current and voltage speaker sense data in up to 8 slots. - *Volume Control:* Ability to adjust volume in 0.375 dB steps and automatically ramp on start up or shut down using 4 different rates. - Amplifier Gain: Independently adjustable for PCM or PDM mode. - *EMI Reduction Controls:* 4 selectable edge rates and 8 spread spectrum modes to accommodate EMI reduction per system needs. - Brownout Protection: Fast reaction of less than 10 μs with ability to customize attack threshold for a 2-cell or 3-cell battery. Maximum attenuation as well as attack, hold, and release timing programming available to adjust the dynamic response to a brownout event. - MAGC Synchronous Gain Adjustments: Dedicated bus to synchronize multiple chip instantiations to within 0.5 dB. - Fatal Protections: Includes output over-current, supply under-voltage, clock error, and chip over-temperature protections that are always on when the amplifier is active. The ONA10IV can recover from each fatal protection automatically without host intervention. - *Interrupt Flags:* Indicate when a fatal protection, brownout protection, or thermal foldback is active. - Thermal Foldback: Ability to customize the chip's thermal response to elevated die temperature using four programmable thresholds. Attack, hold, and release timing customization also available. - Power Reduction Options: Ability to disable features like IV sensing, brownout protection, and thermal foldback to reduce power consumption. Figure 1. Functional Diagram Figure 2. System Diagram ## **PIN CONFIGURATION** 5 MAGC Скі мск DATAO DATAI AGND В SD\_N SDA ADDR VREG VREF С DGND PGND PGND PGND D OUT-Ε PVDD PVDD F Figure 3. Top Through View (Balls Down) Figure 4. Bottom View (Balls Up) ## **PIN DESCRIPTION** | Pin No. | Name | Type | Description | |----------------|-------|-----------------------|--------------------------------------------------------------------------------------------| | A1 | DATAI | Data Input | DAI – Serial Digital Audio Data (either I <sup>2</sup> S or PDM) | | A2 | MCK | Clock Input | DAI - Master Clock | | A3 | CKI | Clock Input | DAI – Bit Clock (PCM Mode) / PDM Clock (PDM Mode) Input | | A4 | MAGC | Control Bidirectional | Multi-speaker automatic gain control (MAGC) to synchronize multiple ONA10IV instantiations | | A5 | DATAO | Data Output | PDM or Serial PCM Speaker Sense Data Output | | B1 | DVDD | Power | Digital Power Supply | | B2 | SCL | Clock Input | I <sup>2</sup> C - Clock Signal | | B3 | FRCK | Clock Input | DAI - Frame Clock (PCM Mode) | | B4 | INT_N | Control Output | Interrupt Request Signal | | B5 | AGND | Ground | Analog Ground | | C1 | VREG | Analog Output | Internal LDO Regulator Output | | C2 | ADDR | Control Input | Hardware selection of I <sup>2</sup> C address to allow multiple ONA10IV instantiations. | | C3 | SDA | Data Bidirectional | I <sup>2</sup> C - Data Signal | | C4 | SD_N | Control Input | Shutdown (Active Low) | | C5 | VREF | Analog Output | Internally Generated Reference | | D1, D2, D4, D5 | PGND | Ground | High Power Ground | | D3 | DGND | Ground | Digital Ground | | E1,E2 | OUT- | Analog Output | Inverting Class D Amplifier Output | | E3 | VSNS+ | Analog Input | Positive Analog Input for Voltage Sense | | E4, E5 | OUT+ | Analog Output | Non-inverting Class D Amplifier Output | | F1,F2,F4,F5 | PVDD | Power | Output Driver Power Supply | | F3 | VSNS- | Analog Input | Negative Analog Input for Voltage Sense | #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Paramete | Min | Max | Unit | | |--------------------|-------------------------------------------|------------------------------------------------------|------|------------------------|---| | PV <sub>DD</sub> | Voltage on PVDD Pin | | -0.3 | 17.0 | V | | DV <sub>DD</sub> | Voltage on DVDD Pin | | -0.3 | 2.2 | V | | V <sub>OUT</sub> | Voltage on OUT- and OUT+ Pins (Output Dis | sabled) | -0.3 | PV <sub>DD</sub> + 0.3 | V | | | Voltage on INT_N, DATAO, and MAGC Pins | (Output Disabled) | -0.3 | 6.0 | | | V <sub>IN</sub> | Voltage on VSNS- and VSNS+ Pins | | -0.3 | PV <sub>DD</sub> + 0.3 | | | V <sub>CNTRL</sub> | Control Input Voltage | SCL, SDA, ADDR, CKI, DATAI,<br>MCK, FRCK, MAGC, SD_N | -0.3 | 6.0 | V | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### **THERMAL RATINGS** | Symbol | Parameter | | Min | Тур | Max | Unit | |-------------------|---------------------------------------------------------------------|--------------------------|-----|-------------|-----|------| | TJ | Junction Temperature | | - | = | 150 | °C | | T <sub>STG</sub> | Storage Temperature Range | | -65 | = | 150 | °C | | T <sub>L</sub> | Lead Temperature (Soldering, 10 s) | | - | - | 300 | °C | | $\theta_{\sf JA}$ | Thermal Resistance, JEDEC Standard, Still Air | 4-layer Board | - | 55 (Note 1) | - | °C/W | | | 4-layer Board w/ vias | | - | 33 (Note 2) | - | | | P <sub>D</sub> | Maximum continuous on-chip power dissipation (T <sub>A</sub> = 25°C | C) for multi-layer board | ı | 3.0 | - | W | ## **ESD PROTECTION** | Symbol | Parameter Condition | | Min | Unit | |--------|----------------------------|------------------------------------------|-----|------| | ESD | Human Body Model (HBM) | ANSI/ESDA/ JEDEC JS-001-2012 | 2 | kV | | | Charged Device Model (CDM) | According to "EIA/JESD22-C101 Level III" | 500 | V | ## **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min (Note 3) | Тур | Max | Unit | |-----------------------|--------------------------------------------------------|--------------|-----|------|------| | T <sub>A</sub> | Operating Temperature Range | -40 | = | 85 | °C | | DV <sub>DD</sub> | Digital Supply Voltage Range | 1.62 | - | 1.98 | V | | PV <sub>DD</sub> | Power Supply Voltage Range (2S- Battery Configuration) | 5.5 | - | 9.0 | V | | | Power Supply Voltage Range (3S- Battery Configuration) | 7.5 | = | 14.0 | V | | C <sub>REF</sub> | Reference Capacitor | 0.85 | = | - | μF | | C <sub>REG</sub> | Regulator Capacitor | 0.85 | = | - | μF | | C <sub>PVDD</sub> | PV <sub>DD</sub> Capacitor (s) | 20 | = | - | μF | | C <sub>DVDD</sub> | DV <sub>DD</sub> Capacitor (s) | 0.85 | = | - | μF | | R <sub>PD_DATAO</sub> | Pull down resistor; Only 1 required per DATAO bus | - | = | 10 | kΩ | | Z <sub>L</sub> | Load Inductance | - | 10 | - | μН | | | Load Resistance | 4 | - | - | Ω | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 3. Minimum passive component values include temperature, tolerance, and aging. <sup>1.</sup> More layers can provide a lower $\theta_{JA}$ . 2. JEDEC standard board utilizes a via for each ball. **ELECTRICAL CHARACTERISTICS** (PV<sub>DD</sub> = 12 V, DVDD = 1.8 V, $f_S$ = FRCK = 48 kHz, 24-bit digital audio data, $Z_L$ = $\infty$ , $T_A$ = 25°C, SD\_N = H, Default I<sup>2</sup>C registers, and audio measurement bandwidth = 20 Hz to 20 kHz (AES17) unless otherwise noted) | Symbol | Parameter | Condit | ions | Min | Тур | Max | Unit | |-----------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|-------|------|---------------| | SPEAKER D | DRIVER PATH | | | | | | | | P <sub>O</sub> | Maximum Continuous<br>Output Power | THD+N ≤ 10%, f = 1 kHz | $Z_L = 4 \ \Omega + 10 \ \mu H$ $PV_{DD} = 12 \ V$ | - | 16.0 | - | W | | | | THD+N ≤ 1%, f = 1 kHz | $Z_L = 4 \Omega + 10 \mu H$<br>PV <sub>DD</sub> = 12 V | - | 13.8 | - | | | | | | $Z_L = 8 \Omega + 10 \mu H$<br>PV <sub>DD</sub> = 14 V | - | 10.9 | - | | | | | $Z_L = 8 \Omega + 10 \mu H$ - 8 PV <sub>DD</sub> = 12 V | 8.1 | - | | | | | | | | $Z_L = 8 \Omega + 10 \mu H$<br>PV <sub>DD</sub> = 10.8 V | - | 6.5 | - | | | | | | $Z_L = 8 \Omega + 10 \mu H$<br>PV <sub>DD</sub> = 7.2 V | _ | 2.9 | - | | | R <sub>ON</sub> | On Resistance of Output<br>Stage | I <sub>O</sub> = 500 mA<br>High Side + Low Side Resi | stance | - | 435 | - | mΩ | | η | Efficiency | f = 1 kHz, PV <sub>DD</sub> = 14 V | $P_{OUT} = 14 \text{ W},$ $Z_L = 4 \Omega + 10 \mu \text{H}$ | _ | 84 | - | % | | | | | $P_{OUT} = = 10 \text{ W},$ $Z_L = 8 \Omega + 10 \mu \text{H}$ | - | 90 | - | | | PSRR | PV <sub>DD</sub> Power Supply | PV <sub>DD</sub> = 5.5 V to 14V , Digitally Silent Input | | _ | 74 | _ | dB | | | Rejection Ratio | f <sub>RIPPLE</sub> = 217 Hz, Square V<br>10 μs Rise/Fall Time<br>PV <sub>DD</sub> = 12 V w/ 200 mV D<br>Digitally Silent Input | | _ | 74 | - | | | | | f <sub>RIPPLE</sub> = 10 kHz, V <sub>RIPPLE</sub><br>Digitally Silent Input | = 200 mV <sub>PP</sub> | - | 74 | - | | | | | f <sub>RIPPLE</sub> = 20 kHz, V <sub>RIPPLE</sub><br>Digitally Silent Input | = 200 mV <sub>PP</sub> | - | 70 | - | | | K <sub>CP</sub> | Click-And-Pop Level<br>(Note 10) | Digitally Silent Input<br>Peak Output Voltage | Into Shutdown | - | ±0.5 | - | mV | | | | A-weighted, $T_A = 25^{\circ}C$<br>$Z_L = 4 \Omega + 10 \mu H$ | Out of Shutdown | - | ±0.5 | - | | | V <sub>OS</sub> | Differential Output Offset<br>Voltage | $T_A$ = 25°C, Digitally Silent I $Z_L$ =4 Ω + 10 μH | nput | - | ±0.5 | ±1.5 | mV | | e <sub>N</sub> | Output Noise | Digitally Silent Input, | A-weighted | - | 42 | _ | $\mu V_{RMS}$ | | | | 16 dB Gain $Z_L = 4 \Omega + 10 \mu H$ | Un-weighted | - | 57 | - | | | DR | Dynamic Range | 16 dB Gain, $-60$ dBFS Inpotential $Z_L = 4 \Omega + 10 \mu$ H, A-weig Relative to 1% THD+N Driving | hted | - | 105 | - | dB | | THD+N | Total Harmonic Distortion<br>Plus Noise | f = 1 kHz | $P_{OUT} = 4 W$ ,<br>$Z_L = 8 Ω + 10 μH$ | - | 0.012 | - | % | | | | | $P_{OUT} = 8 \text{ W},$ $Z_L = 4 \Omega + 10 \mu \text{H}$ | - | 0.015 | - | | | | | f = Up to 8 kHz | $P_{OUT} = 4 W$ , $Z_L = 8 Ω + 10 μH$ | - | 0.080 | - | | | | | | $P_{OUT}$ = 8 W,<br>$Z_L$ = 4 Ω + 10 μH | - | 0.090 | - | | **ELECTRICAL CHARACTERISTICS** (PV<sub>DD</sub> = 12 V, DVDD = 1.8 V, $f_S$ = FRCK = 48 kHz, 24-bit digital audio data, $Z_L = \infty$ , $T_A = 25^{\circ}$ C, SD\_N = H, Default I<sup>2</sup>C registers, and audio measurement bandwidth = 20 Hz to 20 kHz (AES17) unless otherwise noted) (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------|----------|-----------------------|------|----------------| | SPEAKER D | PRIVER PATH | | • | • | | • | | A <sub>V</sub> | Amplifier Gain | Selected through AGC response or I <sup>2</sup> C | 15.4 | 16.0 | 16.6 | dB | | | | programming. $Z_L = 8 \ \Omega + 10 \ \mu H \text{ or } Z_L = 4 \ \Omega + 10 \ \mu H$ | 11.4 | 12.0 | 12.6 | | | | | | 8.3 | 9.0 | 9.6 | | | | | | 5.2 | 6.0 | 6.7 | | | | | | 2.1 | 3.0 | 3.9 | | | DAC <sub>MAP</sub> | Typical DAC Mapping | 0 dBFS PCM Input | _ | 4.22 | - | dBV | | | | 0 dBFS PDM Input<br>85.35% Ones Density Maximum | -9.68 | -0.13 | 7.23 | | | DAC Digital | Filter Characteristics (f <sub>s</sub> = 16, | <b>22.05, 44.1, or 48kHz)</b> (Note 5) | • | | | • | | f <sub>PB</sub> | Passband | -0.1 dB Cutoff | _ | 0.43* f <sub>s</sub> | - | Hz | | | | -3 dB Cutoff | - | 0.504* f <sub>s</sub> | - | Hz | | | | -6 dB Cutoff | - | 0.524* f <sub>s</sub> | - | Hz | | $\delta_{P}$ | Passband Ripple | | - | 0.052 | - | dB | | f <sub>SB</sub> | Stopband | | - | 0.62* f <sub>s</sub> | - | Hz | | αs | Stopband Attenuation | f > f <sub>SB</sub> | - | 58 | - | dB | | t <sub>g</sub> | Group Delay | | _ | 8.25 | - | S | | | Filter Characteristics (f <sub>s</sub> = 32 | or 96 kHz) (Note 5) | <u>.</u> | | | 1 | | f <sub>PB</sub> | Passband | -0.1 dB Cutoff | _ | 0.43* f <sub>s</sub> | _ | Hz | | | | -3 dB Cutoff | <u> </u> | 0.485* f <sub>s</sub> | _ | Hz | | | | -6 dB Cutoff | _ | 0.494* f <sub>s</sub> | - | Hz | | δр | Passband Ripple | | _ | 0.054 | - | dB | | f <sub>SB</sub> | Stopband | | _ | 0.54* f <sub>s</sub> | - | Hz | | $\alpha_{S}$ | Stopband Attenuation | f > f <sub>SB</sub> | _ | 58 | - | dB | | t <sub>g</sub> | Group Delay | | - | 8.25 | _ | S | | | ences (Note 5) | | 1 | | | | | f <sub>SW(AMP)</sub> | Class-D Switching | MCK = 12.2880 MHz | _ | 646.7 | _ | kHz | | . , | Frequency | MCK = 11.2986 MHz | - | 519.2 | _ | | | $\alpha_{D}$ | Digital Volume Control (Note 4) | Programmable in 0.375 dB steps from MUTE to 0 dB | -95.25 | - | 0 | dB | | SPEAKER S | ENSE PATH | | • | | | • | | $\Delta G_{ERRVI}$ | Gain Error Variation, Voltage<br>Over Current (Note 10) | T <sub>A</sub> = 0°C to 60°C, -40 dBFS Input at 40 Hz | - | ±0.50 | - | % | | Current Sen | se | | • | | | | | I <sub>IN</sub> | Current Sense Range | | _ | _ | 3.50 | A <sub>P</sub> | | BWI | Converter Bandwidth | HPF Enabled | 0.014 | _ | 20 | kHz | | DR <sub>I</sub> | Dynamic Range | -60 dBFS Input<br>16 dB Gain, A-weighted<br>Relative to 1% THD+N Driver Path Output Power | - | 71 | - | dB | | /oltage Sen | se | | | | | | | V <sub>IN</sub> | Voltage Sense Range | | - | _ | 14 | $V_P$ | | $BW_V$ | Converter Bandwidth | HPF Enabled | 0.014 | _ | 20 | kHz | **ELECTRICAL CHARACTERISTICS** (PV<sub>DD</sub> = 12 V, DVDD = 1.8 V, $f_S$ = FRCK = 48 kHz, 24-bit digital audio data, $Z_L = \infty$ , $T_A = 25^{\circ}$ C, SD\_N = H, Default I<sup>2</sup>C registers, and audio measurement bandwidth = 20 Hz to 20 kHz (AES17) unless otherwise noted) (continued) | | Parameter | Condition | ons | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------|---------------------------------------------------|--------------| | SPEAKER S | ENSE PATH | | | | | | | | /oltage Sen | se | | | | | | | | DR <sub>V</sub> | Dynamic Range | -60 dBFS Input<br>16 dB Gain, A-weighted<br>Relative to 1% THD+N Drive | er Path Output Power | - | 81 | - | dB | | POWER SUF | PPLY | | | | | | | | V <sub>REG</sub> | Regulator Voltage | I <sub>REG</sub> = 100 μA, Standby Bit | Set | _ | 5.00 | _ | V | | I <sub>PVDD</sub> | Supply Current, PV <sub>DD</sub> | Digital Silence | PV <sub>DD</sub> = 14 V | - | 13.8 | - | mA | | | | | PV <sub>DD</sub> = 12 V | - | 13.5 | - | | | | | | PV <sub>DD</sub> = 10.8 V | - | 13.2 | - | mA | | | | | PV <sub>DD</sub> = 7.2 V | - | 12.6 | - | mA | | I <sub>DVDD</sub> | Supply Current, DV <sub>DD</sub> | Digital Silence | | - | 1.5 | 2.0 | mA | | I <sub>SB_PVDD</sub> | Standby Current, PV <sub>DD</sub> | STBY bit set in I <sup>2</sup> C | PV <sub>DD</sub> = 12 V | - | 2.9 | - | mA | | | | register or CKI static (Note 6) | PV <sub>DD</sub> = 7.2 V | _ | 2.9 | - | | | I <sub>SB_DVDD</sub> | Standby Current, DV <sub>DD</sub> | STBY bit set in I <sup>2</sup> C register | or CKI static (Note 6) | - | 0.3 | _ | mA | | I <sub>DRV_PVDD</sub> | Driver Path Only Supply<br>Current, PV <sub>DD</sub> | Digital Silence, IVSNS_PD | oit active. | - | 9.9 | - | mA | | I <sub>DRV_DVDD</sub> | Driver Path Only Supply<br>Current, DV <sub>DD</sub> | Digital Silence, IVSNS_PD | bit active. | - | 1.0 | - | mA | | | | SD_N = L | | | | | μΑ | | $I_{SD}$ | Shutdown Current | 3D_N = L | PVDD = 12 V | _ | 2.0 | _ | μΑ | | | Shutdown Current ENT SENSE & PROTECTION ( | | DV <sub>DD</sub> = 1.8 V | - | 0.3 | 2.0 | μΑ | | ENVIRONME | | | | | | 2.0 | V | | ENVIRONME | ENT SENSE & PROTECTION ( | CHARACTERISTICS | | - | 0.3 | | | | ENVIRONME | ENT SENSE & PROTECTION ( | CHARACTERISTICS Threshold | | 2.5 | 0.3 | | | | ENVIRONME | ENT SENSE & PROTECTION ( tion Thresholds Under-Voltage Limit, PV <sub>DD</sub> | CHARACTERISTICS Threshold Hysteresis | | 2.5 | 0.3<br>-<br>0.2 | 4.5 | | | ENVIRONME | ENT SENSE & PROTECTION ( tion Thresholds Under-Voltage Limit, PV <sub>DD</sub> | Threshold Hysteresis Threshold | | 2.5 | 0.3<br>-<br>0.2<br>- | 4.5 | | | ENVIRONME<br>Chip Protect<br>V <sub>LMT</sub> | ENT SENSE & PROTECTION of tion Thresholds Under-Voltage Limit, PV <sub>DD</sub> Under-Voltage Limit, DV <sub>DD</sub> | Threshold Hysteresis Threshold Hysteresis | | 2.5<br>-<br>0.5 | 0.3<br>-<br>0.2<br>-<br>0.5 | 4.5<br>-<br>1.5 | V | | ENVIRONME Chip Protect V <sub>LMT</sub> | ENT SENSE & PROTECTION ( tion Thresholds Under-Voltage Limit, PVDD Under-Voltage Limit, DVDD Output Current Limit | CHARACTERISTICS Threshold Hysteresis Threshold Hysteresis Shutdown Threshold | | 2.5<br>-<br>0.5 | 0.3<br>-<br>0.2<br>-<br>0.5<br>5.0 | 4.5<br>-<br>1.5 | V | | Chip Protect V <sub>LMT</sub> I <sub>LMT</sub> T <sub>LMT</sub> | ENT SENSE & PROTECTION ( tion Thresholds Under-Voltage Limit, PVDD Under-Voltage Limit, DVDD Output Current Limit | Threshold Hysteresis Threshold Hysteresis Shutdown Threshold Shutdown Threshold Recovery Threshold | | 2.5<br>-<br>0.5<br>-<br>3.6 | 0.3<br>-<br>0.2<br>-<br>0.5<br>5.0<br>145 | 4.5<br>-<br>1.5 | V | | Chip Protect V <sub>LMT</sub> I <sub>LMT</sub> T <sub>LMT</sub> | ENT SENSE & PROTECTION ( tion Thresholds Under-Voltage Limit, PVDD Under-Voltage Limit, DVDD Output Current Limit Thermal Limit | Threshold Hysteresis Threshold Hysteresis Shutdown Threshold Shutdown Threshold Recovery Threshold | | 2.5<br>-<br>0.5<br>-<br>3.6 | 0.3<br>-<br>0.2<br>-<br>0.5<br>5.0<br>145 | 4.5<br>-<br>1.5 | V | | ENVIRONME Chip Protect V <sub>LMT</sub> I <sub>LMT</sub> T <sub>LMT</sub> Automatic G | ENT SENSE & PROTECTION ( tion Thresholds Under-Voltage Limit, PVDD Under-Voltage Limit, DVDD Output Current Limit Thermal Limit | Threshold Hysteresis Threshold Hysteresis Shutdown Threshold Shutdown Threshold Recovery Threshold out Protection | DV <sub>DD</sub> = 1.8 V | 2.5<br>-<br>0.5<br>-<br>3.6<br>- | 0.3<br>-<br>0.2<br>-<br>0.5<br>5.0<br>145 | 4.5<br>-<br>1.5<br>-<br>-<br>- | V<br>A<br>°C | | Chip Protect V <sub>LMT</sub> I <sub>LMT</sub> T <sub>LMT</sub> Automatic G | ENT SENSE & PROTECTION ( tion Thresholds Under-Voltage Limit, PVDD Under-Voltage Limit, DVDD Output Current Limit Thermal Limit | Threshold Hysteresis Threshold Hysteresis Shutdown Threshold Shutdown Threshold Recovery Threshold out Protection | 2S Battery Configuration (48 mV Steps) 3S Battery Configuration | 2.5<br>-<br>0.5<br>-<br>3.6<br>-<br>- | 0.3<br>-<br>0.2<br>-<br>0.5<br>5.0<br>145 | 4.5<br>-<br>1.5<br>-<br>-<br>-<br>7.999 | V<br>A<br>°C | | Chip Protect V <sub>LMT</sub> I <sub>LMT</sub> T <sub>LMT</sub> Automatic G | ENT SENSE & PROTECTION ( tion Thresholds Under-Voltage Limit, PVDD Under-Voltage Limit, DVDD Output Current Limit Thermal Limit Gain Control (AGC) for Brown Attack Threshold Range | CHARACTERISTICS Threshold Hysteresis Threshold Hysteresis Shutdown Threshold Shutdown Threshold Recovery Threshold out Protection Programmable through I <sup>2</sup> C | 2S Battery Configuration (48 mV Steps) 3S Battery Configuration | 2.5<br>-<br>0.5<br>-<br>3.6<br>-<br>-<br>6.511 | 0.3 - 0.2 - 0.5 5.0 145 115 | 4.5<br>-<br>1.5<br>-<br>-<br>-<br>7.999 | V A °C | | Chip Protect V <sub>LMT</sub> I <sub>LMT</sub> T <sub>LMT</sub> Automatic G | ENT SENSE & PROTECTION ( tion Thresholds Under-Voltage Limit, PVDD Under-Voltage Limit, DVDD Output Current Limit Thermal Limit Gain Control (AGC) for Brown Attack Threshold Range | Threshold Hysteresis Threshold Hysteresis Shutdown Threshold Shutdown Threshold Recovery Threshold out Protection Programmable through I <sup>2</sup> C | 2S Battery Configuration (48 mV Steps) 3S Battery Configuration (72 mV Steps) | 2.5<br>-<br>0.5<br>-<br>3.6<br>-<br>-<br>6.511<br>9.763 | 0.3 - 0.2 - 0.5 5.0 145 115 - ±70 | 4.5<br>-<br>1.5<br>-<br>-<br>-<br>7.999 | V A °C | | Chip Protect VLMT ILMT TLMT Automatic G VATH | ENT SENSE & PROTECTION OF tion Thresholds Under-Voltage Limit, PVDD Under-Voltage Limit, DVDD Output Current Limit Thermal Limit Attack Threshold Range Absolute Accuracy | Threshold Hysteresis Threshold Hysteresis Shutdown Threshold Shutdown Threshold Recovery Threshold out Protection Programmable through I <sup>2</sup> C 2S Battery Configuration 3S Battery Configuration | 2S Battery Configuration (48 mV Steps) 3S Battery Configuration (72 mV Steps) | 2.5<br>-<br>0.5<br>-<br>3.6<br>-<br>-<br>6.511<br>9.763 | 0.3 - 0.2 - 0.5 5.0 145 115 - ±70 ±104 | 4.5<br>-<br>1.5<br>-<br>-<br>-<br>7.999<br>11.995 | V A °C V | **ELECTRICAL CHARACTERISTICS** (PV<sub>DD</sub> = 12 V, DVDD = 1.8 V, $f_S$ = FRCK = 48 kHz, 24-bit digital audio data, $Z_L = \infty$ , $T_A = 25^{\circ}$ C, SD\_N = H, Default I<sup>2</sup>C registers, and audio measurement bandwidth = 20 Hz to 20 kHz (AES17) unless otherwise noted) (continued) | Symbol | Parameter | Cond | litions | Min | Тур | Max | Unit | |-------------------|-------------------------------------|-------------------------------------------------------------------|-------------------------------------------|---------------------------|-------|---------------------------|------------| | NVIRONM | ENT SENSE & PROTECTION O | CHARACTERISTICS | | - | _ | - <u>-</u> | · <u>=</u> | | Automatic ( | Gain Control (AGC) for Brown | out Protection | | | | | | | tL | AGC Attenuation Latency | Attack Time set to 5 μs. I initial response on OUT± | | - | = | 10 | μs | | $\Delta_{AGC}$ | Maximum AGC Attenuation | Gain setting is 16 dB or 12 dB (Note 7) | | -2 | - | -9 | dB | | $\Delta_{AGC}$ | AGC Attenuation Step Size | | | _ | 0.5 | _ | dB | | t <sub>D2D</sub> | MAGC Device-to-Device<br>Latency | | | _ | 1 | - | Sampl | | A <sub>D2D</sub> | MAGC Device-to-Device<br>Gain Delta | | | - | 0.5 | _ | dB | | Die Temper | ature Sense | | | | | | | | $BW_T$ | Converter Bandwidth | | | = | 500 | - | Sps | | T <sub>IN</sub> | Temperature Sense Range | | | -40 | - | 150 | °C | | DIGITAL IN | TERFACE (Includes SCL, SDA, | CKI, FRCK, MCK, SD_N, I | MAGC, ADDR, DATAI, DAT | AO, and II | NT_N) | | | | /O Charact | eristics | | | | | | | | V <sub>IH</sub> | Input High Voltage | | | 0.7 x<br>DV <sub>DD</sub> | - | DV <sub>DD</sub> | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 | _ | 0.3 x<br>DV <sub>DD</sub> | ٧ | | V <sub>HYST</sub> | Input Hysteresis | SCL, SDA, and ADDR | | - | 0.20 | - | V | | | | All other inputs (Note 8) | | _ | 0.40 | _ | | | I <sub>IH</sub> | Input High Leakage | Input Voltage = VIH to DV | DD . | -1 | - | 1 | μΑ | | I <sub>IL</sub> | Input Low Leakage | Input Voltage = Vı∟to DG | ND | -1 | - | 1 | μΑ | | I <sub>OFF</sub> | Off Leakage | DV <sub>DD</sub> = 0 V | Any I/O from 0 V to 2.2 V | -10 | - | 10 | μΑ | | | | | SCL, SDA, and AD-<br>DR from 0 V to 5.5 V | -10 | - | 10 | μΑ | | I <sub>OZ</sub> | Disable Leakage | DATAO & MAGC Pins, A V <sub>IN</sub> on pin from 0 V to 2.3 | | -5 | _ | 5 | μΑ | | C <sub>IN</sub> | Input Capacitance | | | | 5 | - | pF | | V <sub>OH</sub> | Output High Voltage | All Outputs; I <sub>OH</sub> = 4 mA | | 1.2 | - | - | V | | | | For MAGC/DATAO, 50% | Drive; I <sub>OH</sub> = 2 mA | 1.2 | - | - | 1 | | V <sub>OL</sub> | Output Low Voltage | For MAGC/DATAO | I <sub>OL</sub> = 4 mA | 0 | - | 0.2 x<br>DV <sub>DD</sub> | ٧ | | | | | 50% Drive;<br>I <sub>OL</sub> = 2 mA | 0 | - | 0.2 x<br>DV <sub>DD</sub> | | | | | For SDA, SCL, & INT_N; | I <sub>OL</sub> = 3 mA | 0 | - | 0.4 | 1 | | I <sub>OL</sub> | Output Low Current | For SDA, SCL, & INT_N; | V <sub>OL</sub> = 0.4 V | 3 | - | - | mA | | | and Standby Timing | | | 1 | | | | | | Wake-Up Time | $SD_N = L \rightarrow H \text{ to } I^2C Co$ | mmunication | 10 | _ | _ | μs | | t\\\/\\ | | | | | | | + | | t <sub>WU</sub> | viake op illie | Shutdown condition remother through I <sup>2</sup> C. MCK is pres | oved (OUT+/- active)<br>sent | _ | - | 17.0 | ms | **ELECTRICAL CHARACTERISTICS** (PV<sub>DD</sub> = 12 V, DVDD = 1.8 V, $f_S$ = FRCK = 48 kHz, 24-bit digital audio data, $Z_L = \infty$ , $T_A = 25^{\circ}$ C, SD\_N = H, Default I<sup>2</sup>C registers, and audio measurement bandwidth = 20 Hz to 20 kHz (AES17) unless otherwise noted) (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|---------------------------------------------------|-------------------------------------------------------------------------------|-----------|---------|--------|-------| | DIGITAL INT | ERFACE (Includes SCL, SDA, | CKI, FRCK, MCK, SD_N, MAGC, ADDR, DATAI, DAT | AO, and I | NT_N) | | | | Shutdown a | nd Standby Timing | | | | | | | t <sub>SD</sub> | Shutdown/Standby Time | Time required after volume ramp down. MCK must be present during this period. | 5.0 | 5.1 | - | ms | | Global Timir | ng Requirements (Regardless | of Mode or Interface) | | | | | | f <sub>FRCK</sub> | FRCK Input Frequency<br>Range | | 16 | - | 96 | kHz | | f <sub>MCK</sub> | MCK Input Frequency | f <sub>S</sub> = 16, 24, 32, 48, or 96 kHz | _ | 12.2880 | _ | MHz | | | Range | f <sub>S</sub> = 44.1 kHz | - | 11.2896 | _ | | | <sup>t</sup> jit, MCK | MCK Jitter | Allowable RMS jitter with minimal performance degradation. | - | - | 0.1 | ns | | t <sub>SETUP</sub> | FRCK or DATAI to CKI<br>Setup Time | | 10 | - | _ | ns | | t <sub>HOLD</sub> | FRCK or DATAI to CKI Hold Time | | 0 | - | - | ns | | PCM Mode - | · I <sup>2</sup> S | | | | | | | f <sub>CKI</sub> | CKI Frequency Range | CKI must be 32, 48, and 64x of FRCK. | 0.512 | _ | 6.144 | MHz | | PCM Mode - | -TDM (Used for DATAI & DATA | AO) | | | | | | | Number of Slots Supported | | 2 | - | 8 | Slots | | f <sub>CKI</sub> | CKI Frequency Range | | 0.512 | - | 12.288 | MHz | | PDM Mode ( | Used for DATAI & DATAO) | | | | | | | f <sub>CKI</sub> | Clock Frequency | | - | 3.072 | _ | MHz | | t <sub>PDM_SETUP</sub> | DATAI to CKI Setup Time | | 10 | _ | - | ns | | t <sub>PDM_HOLD</sub> | DATAI to CKI Hold Time | | 0 | _ | _ | ns | | t <sub>PDM_VALID</sub> | Time from CKI Transition to DATAO Remaining Valid | C <sub>LOAD</sub> = 15 pF | _ | 17 | - | ns | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - 4. This value is programmable through I<sup>2</sup>C. - 5. These specs are intended as reference and are guaranteed by design. - 6. CKI is static based upon it not meeting the criteria as outlined in the Clock Requirements section. - 7. Absolute minimum gain setting is 3 dB. - 8. Does not include MCK - 9. In the recommended implementation, VDDEXT is DVDD. - 10. Validated by characterization. Figure 5. PDM Timing Parameters ## FAST MODE I2C SPECIFICATION | | | Fast | Mode | | |---------------------|------------------------------------------------------------------------|-----------------------------------------------|------|------| | Symbol | Parameter | Min | Max | Unit | | f <sub>SCL</sub> | SCL Clock Frequency | 0 | 1000 | kHz | | t <sub>HD;STA</sub> | Hold Time (Repeated) START Condition | 0.26 | = | μs | | t <sub>LOW</sub> | Low Period of SCL Clock | 0.5 | = | μs | | t <sub>HIGH</sub> | High Period of SCL Clock | 0.26 | - | μs | | t <sub>SU;STA</sub> | Set-up Time for Repeated START Condition | 0.26 | - | μs | | t <sub>HD;DAT</sub> | Data Hold Time | 0 | - | μs | | t <sub>SU;DAT</sub> | Data Set-up Time | 50 | - | μs | | t <sub>r</sub> | Rise Time of SDA and SCL Signals | - | 120 | ns | | t <sub>f</sub> | Fall Time of SDA and SCL Signals | 20* (V <sub>DDEXT</sub> /<br>5.5 V) (Note 11) | 120 | ns | | t <sub>SU;STO</sub> | Set-up Time for STOP Condition | 0.26 | - | μs | | t <sub>BUF</sub> | Bus-Free Time between STOP and START Conditions | 0.5 | - | μs | | t <sub>SP</sub> | Pulse Width of Spikes that Must Be Suppressed by the Input Filter | 0 | 50 | ns | | C <sub>b</sub> | Capacitive Load for each Bus Line | - | 550 | pF | | t <sub>VD-DAT</sub> | Data Valid Time for Data from SCL LOW to SDA HIGH or LOW Output | 0 | 0.45 | μs | | t <sub>VD-ACK</sub> | Data Valid Time for acknowledge from SCL LOW to SDA HIGH or LOW Output | 0 | 0.45 | μs | | $V_{nL}$ | Noise Margin at the LOW Level | 0.1* V <sub>DDEXT</sub><br>(Note 11) | _ | V | | $V_{nH}$ | Noise Margin at the HIGH Level | 0.2* V <sub>DDEXT</sub><br>(Note 11) | - | V | <sup>11.</sup> In the recommended implementation, VDDEXT is DVDD. 12. Validated by characterization. Figure 6. Definition of Timing for Full-Speed Mode Devices on the I<sup>2</sup>C Bus **Table 1. I2C SLAVE ADDRESS** | Name | Size (Bits) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------|-------------|-------|---------------------------------------------------------|-------|-------|-------|-------|-------|-------| | Slave Address | 8 | | See Table 5 in I <sup>2</sup> C Slave Address Selection | | | | | | | ## **TYPICAL PERFORMANCE CHARACTERISTICS** (Unless otherwise noted: $Z_L$ = 8 $\Omega$ + 10 $\mu$ H, f = 1 kHz, Audio measurement bandwidth 20 Hz to 20 KHz (AES17), PV<sub>DD</sub> = 12 V, $T_A$ = 25°C, Typical external component values) Figure 7. THD+N vs. Output Power Figure 8. THD+N vs. Output Power Figure 9. THD+N vs. Frequency Figure 10. THD+N vs. Frequency Figure 11. Efficiency vs. Output Power Figure 12. Efficiency vs Output Power ## TYPICAL PERFORMANCE CHARACTERISTICS (Unless otherwise noted: $Z_L$ = 8 $\Omega$ + 10 $\mu$ H, f = 1 kHz, Audio measurement bandwidth 20 Hz to 20 KHz (AES17), PV<sub>DD</sub> = 12 V, $T_A$ = 25°C, Typical external component values) (continued) Figure 13. P<sub>VDD</sub> Idle Current vs. P<sub>VDD</sub> Figure 14. D<sub>VDD</sub> Idle Current vs. D<sub>VDD</sub> Figure 15. Idle Channel Noise (A-Weighed) vs. PVDD Figure 16. Vsense Gain Deviation vs. Temperature Figure 17. Isense Gain Deviation vs. Temperature #### THEORY OF OPERATION The ONA10IV is an audio endpoint, meaning that it includes the converters and amplifiers that translate the digital audio input into an analog audio output across the speaker and then senses that analog signal, amplifies, converts it to digital, and communicates what it senses to the host. This driver/sensor loop allows the host to optimize the audio speaker system. While the theory of operation does not vary, there are multiple interface formats and device configurations that the ONA10IV can support. The remainder of this section describes the operating requirements and configurations. The list below summarizes the interface options available to the host: Pulse Code Modulated (PCM) - Formats: I<sup>2</sup>S, Left-Justified, and TDM - Sampling (f<sub>FRCK</sub>): 16 kHz to 96 kHz - Slot Width: 16-, 24, or 32 bits - f<sub>CKI</sub>: 512 kHz to 6.144 (I<sup>2</sup>S)/12.288 MHz (TDM) - f<sub>MCK</sub>: 12.288 MHz or 11.2896 MHz (can be phase asynchronous to CKI/FRCK) - TDM configuration can be adjusted so long as: - $f_{CKI} = \# of slots * slot width * sampling frequency$ - The digital formats are all clocked using MCK, CKI and FRCK. The digital input clocking is also applicable to the following interfaces: - Digital Audio Input (DATAI Pin) - Digital Sense Output (DATAO Pin) - ◆ MAGC Bidirectional Bus (MAGC Pin) Pulse Density Modulated (PDM) f<sub>CKI</sub>: 3.072 MHz f<sub>MCK</sub>: 12.288 MHz This modulation scheme is simpler and only clocked with CKI. The MAGC signal does not support PDM output and, if the MAGC feature is utilized, a FRCK is still required. ### **Power Supplies** The ONA10IV uses two power supplies, DV<sub>DD</sub> (1.8 V regulated supply) and PV<sub>DD</sub>, (can be a regulated supply between 5.5 V to 14 V or a stacked cell battery (2S, 5.5 V to 9 V or 3S, 7.5 V to 13.5 V)) and generates a third, $V_{REG}$ (5 V internally regulated supply). DV<sub>DD</sub> [1.62 V to 1.98 V] $DV_{DD}$ is intended to match the I/O supply of the host such that no translators are required in the board design. It provides power to the digital interface and device controls. If $DV_{DD}$ is 0 V, the chip cannot be communicated with, the $\rm I^2C$ registers are in reset, the $\rm PV_{DD}$ supply current is below $\rm I_{SD}$ (max.), and the I/O leakage current is less than $\rm I_{OFF}$ $\rm DVDD$ (max.). *PV<sub>DD</sub>* [5.50 V to 14.00 V] $PV_{DD}$ provides a high voltage rail that supplies the H–Bridge of the amplifier to drive the speaker. It is also used to generate the $V_{REG}$ supply. If $PV_{DD}$ is below $V_{LIM}$ (shutdown) and not in shutdown, the chip enables only circuitry associated with detecting $PV_{DD}$ . $DV_{DD}$ supply current is $I_{DVDD}$ (typ.), and the speaker interface pins (OUT+, OUT-, VSNS+, VSNS-) each have leakage less than $I_{OFF}$ $PV_{DD}$ (max.). $V_{REG}$ [~5.00 V] $V_{REG}$ is an internally generated supply that provides power to most of the analog circuitry. It is 0 V when the part is in shutdown (SD\_N or SD\_N bit low), PV<sub>DD</sub> is below $V_{LIM}$ (shutdown), or DV<sub>DD</sub> is below $V_{LIM}$ (shutdown). #### **POWER/ENABLE SEQUENCING** The following power sequence is required on power-up: - 1. $PV_{DD}$ is the first power supply applied to the device. - With SD\_N low and PV<sub>DD</sub> above V<sub>LIM</sub> (recovery), DV<sub>DD</sub> is applied with SCL and SDA always above V<sub>IH</sub>.\* - 3. Wait until DV<sub>DD</sub> is above V<sub>LIM</sub> (recovery). - 4. Remove chip from a hard shutdown by driving the SD N pin high. - 5. I<sup>2</sup>C communication is available after 10 us. - 6. Remove chip from a soft shutdown by writing a 1 to the SD N bit in register 0x01: PWR CTRL. - 7. With MCK applied any time prior to this point, wait two before transmitting digital audio. \*In the above sequence, $SD_N$ does not have to be an independent signal – it can be tied to $DV_{DD}$ . #### **Power States** The ONA10IV has three power states when $\mathrm{DV}_{\mathrm{DD}}$ is present: SHUTDOWN, STANDBY, and ACTIVE. These are described below. SHUTDOWN Power State ("Hard": SD $N < V_{IL}$ or "Soft": SD N bit is 0) The SHUTDOWN power state provides the lowest possible supply current, $I_{SD}$ . In shutdown, all non– $I^2C$ digital I/Os and the speaker interface pins are all below their $I_{OZ}$ (max) specifications. SHUTDOWN can be accessed through a "soft" shutdown (SD\_N bit is 0) or a "hard" shutdown (SD\_N < $V_{II}$ ). In "Hard" shutdown, the $I^2C$ registers are reset and $I^2C$ is not operational. The minimum time for SD\_N to be low is indicated by "Soft" shutdown will not reset the registers and allow $I^2C$ communication, but will have slightly higher leakage current on $D_{VDD}$ (adds 5 – 10 $\mu A$ at higher temperatures). #### STANDBY Power State A STANDBY power state can be entered through I<sup>2</sup>C (from the PWR\_CTRL register), if CKI is not toggling, or after a timeout period from an AGC or error state. If STANDBY is entered into from a timeout period, the part can recover by entering RESET or exiting the automatic mode that triggered the timeout period (i.e. – disable AGC\_TIMEOUT or ARCV setting). This mode is not as low–power as shutdown, but disables the DAC, mutes the amplifier, and disables all sense circuitry. Table 2. POWER STATE CONDITIONS AND AVAILABLE OPERATIONS | Power State | Error State | Condition to Enter State | Available Operation | | | |-------------|-------------------------------|-------------------------------------------------------------------------|-------------------------------------------|--|--| | RESET | N/A | DVDD < V <sub>LIM</sub> | None | | | | | | SD_N Input < V <sub>IL</sub> | | | | | | | Writing 1 to RST bit | | | | | SHUTDOWN | N/A | SD_N Input < V <sub>IL</sub> | I2C Communication when | | | | | | SD_N bit is 0 | SD_N Input > V <sub>IH</sub> | | | | | Under-Voltage (VERR) | PVDD < V <sub>LIM</sub><br>(Note, I <sub>PVDD</sub> > I <sub>SD</sub> ) | | | | | STANDBY | N/A | STBY bit is 1 | I2C Communication Only | | | | | | Exceeding ARVC attempts or AGC_TIMEOUT Time | | | | | ACTIVE | None | N/A | All | | | | | AGC Active | PVDD < BATT_ATH Register<br>Setting | Speaker Drive Gain Limited by AGC_MAX_ATT | | | | | Thermal Foldback Active | T <sub>J</sub> ≥ T_ATH Register Setting | Maximum Volume Limited | | | | | Over-Temperature Error (TERR) | $T_J \ge T_{LIM}$ | I2C Communication Only | | | | | Over-Current Error (IERR) | I <sub>OUT±</sub> > I <sub>LIM</sub> | I2C Communication Only | | | The following sections describe operation in the "ACTIVE Power State"... ## **DIGITAL AUDIO INPUT** The digital audio input can be configured for a single-bit Pulse Density Modulation (PDM) stream or in a Pulse Code Modulation (PCM) format such as: I2S, Left Justified (LJ), or Time Divided Multiplexing (TDM). Examples of these digital audio formats are shown in the diagrams in Figure 18 (I2S) and Figure 19 (TDM). Figure 18. I<sup>2</sup>S Digital Audio Input (I<sup>2</sup>S and LJ Formats Shown) Figure 19. TDM Digital Audio Input (I<sup>2</sup>S and LJ Formats Shown) #### **PDM Digital Audio Operation** In PDM mode, audio data on the DATAI pin is clocked in by CKI. Pulse Density Modulation (PDM) is a common output of ADCs and, in essence, is the audio signal oversampled by $f_{\text{CKI}}$ . An example of this format is shown below: Figure 20. PDM Digital Audio Input The PDM data that is received on DATAI is mapped into the DAC. This mapping is configurable via I2C in the register under PDM\_DAC\_MAP. Additionally, a separate amplifier gain for PDM mode can be set in the same register under PDM\_AMP\_GAIN. When switching into PDM mode this value will be used rather than the PCM\_AMP\_GAIN setting. A time of t<sub>SW\_MOD</sub>, is required to switch between the PCM and PDM interfaces. It is expected that the host will manage any sequencing required between digital audio formats to avoid undesirable audible effects. ## PCM Digital Audio Operation Audio data on the DATAI pin is clocked in by CKI with the most significant bit appearing first. Audio samples are two's complement Pulse Code Modulation (PCM) and are 16 bits, 24 bits, or 32 bits in width as defined by the SAMPW register bits. SLOTW defines the number of CKI periods between each sample. For example, sample width may be 24 bits (SAMPW = 01b), while slot width may be 32 bits (SLOTW = 10b). After every 24 bit sample, there are an additional 8 bits (that are ignored by the DAC) before the next sample begins. Sample length must be equal to or less than slot width. Sample rate, $f_s$ , is equal to the FRCK frequency. In addition, one data "frame" is equal to one FRCK period. PCM audio data is internally buffered and fed to the DAC at the end of the audio frame. This is done to keep separate amplifiers in phase with each other in multi-slot systems. The slot that the ONA10IV responds to can be selected using the A\_SLOT setting in the register. ## I2S Digital Audio Interface For I<sup>2</sup>S or left justified data (DAI = 00b), each frame contains 2 separate slots of audio – left channel and right channel. In each frame, the left channel is always transmitted first, and the right channel is always second. FRCK's duty cycle is always 50%. Figure 18 shows the I<sup>2</sup>S digital audio interface with two different formats on DATAI: I<sup>2</sup>S (traditional) and left-justified. For "left justified", FRCK is high during left channel audio data and low during right slot audio data (FRCK\_MODE = 1). Audio samples are left justified so that the first data bit appears at the first CKI period after a FRCK edge (FRM\_DLY = 00b). Data is valid on the rising edges of CKI (BEDGE\_DAI = 1). If the audio sample width is 24 bits (SAMPW = 01b), but the data slot width is 32 bits (SLOTW = 10b) the 8 bits after the audio sample are ignored and one FRCK period is 64 CKI periods. The chip will respond to left or right channel audio data based on the A SLOT setting in the register. For "I<sup>2</sup>S" formatted I<sup>2</sup>S digital audio, it is similar to left justified except that the frame is delayed by one CKI (FRM\_DLY = 01) and FRCK is low for left slot audio data and high for right slot audio data (FRM\_POL = 0). Note that the frame still begins with left channel audio data. If the frame were to begin with right channel audio data, left and right audio would be out of phase with each other by $^{1}/_{2}$ fS. In this example, audio sample width is 16 bits wide (SAMPW = 00b) but the slot width is still 32 bits (SLOTW = 10b) and FRCK period is still 64 CKI periods. Only right channel audio data is used (A\_SLOT = 0000b). #### TDM Digital Audio Interface One TDM "frame" can contain 2, 4, or 8 separate slots of audio. In each frame, slot 1 is transmitted first; slot 2 is transmitted second, and so on. FRCK signals the beginning of a frame with a single pulse that is 1 CKI period wide. This can also be changed in I<sup>2</sup>C through the FRCK\_MODE settings. PCM audio data is internally buffered and fed to the DAC at the end of the audio frame. This is done to keep separate amplifiers in phase with each other in multi-slot systems. The data slot that the ONA10IV receives can be selected using the A\_SLOT register. #### **Clock Requirements** The ONA10IV requires a master clock that is 12.288 MHz or 11.2896 MHz (depending on if the sample rate is 44.1 kHz). The bit (CKI) and frame (FRCK) clock need to match what has been programmed in the FS register (0x06) such that the following equation is valid: $$f_S = f_{FRCK} = \frac{f_{CKl}}{N_{Channels} \cdot Slot_{Width}}$$ (eq. 1) In addition, FRCK frequency must always be within recommended operating conditions. If FRCK fails to meet these criteria, a clock error is detected (CERR) and the class–D amplifier will shutdown (see <a href="Interrupts & Fault Recovery">Interrupts & Fault Recovery</a> section). #### **Volume Control** Volume can be ramped anytime the driving path is enabled or the volume setting changed. This minimizes pop if audio data is nonzero. If AVOLUP is set to 1 and the driving path is enabled, then the volume is ramped from mute up to MAX\_VOL in VOL\_RAMP. If the thermal fold back limit is reached before the volume reaches the MAX\_VOL setting, the startup ramp releases control of MAX\_VOL. If AVOLUP = 0, the volume is immediately set to MAX\_VOL upon enable. If AVOLDN is set to 1 and the driving path is disabled, the volume is ramped from its present value down to mute in VOL\_RAMP. During the ramp, the detection of a thermal error is allowed to accelerate the downward ramp, but it is not allowed to increase the volume. If AVOLDN = 0, volume is immediately set to mute upon disable. Further, if the maximum volume setting is changed, then the volume will also be ramped up or down as necessary. Shutdown conditions caused by PVDD < VLIM or class–D amplifier over–current are immediate and unaffected by the VOL\_RAMP setting. #### **Interrupts & Fault Recovery** The ONA10IV contains multiple fault flags that will drive the INT\_N pin low when the status of the flag changes to alert the host and prevent a system failure. The flags are contained in the register and can be cleared by writing a "1" in the flagged bit. The following faults are detected and flagged: - Under-Voltage Limit (VERR\_I) - Over Output current Limit (IERR I) - Over-Temperature Limit (TERR I) - Absent or Insufficient Clocks (CERR I) Additionally, there are interrupts to communicate that Automatic gain correction (AGC\_I) or thermal foldback(TFB I) is active. Where the interrupt flag is sent to indicate a change in an error state, the error status register always shows the active status of the error. If $PV_{DD}$ falls below $V_{LIM}$ (shutdown), the device goes into an under-voltage error state that is similar to shutdown. The device remains off until $PV_{DD}$ rises above $V_{LIM}$ (recovery). $I^2C$ registers are reset to default values. If the output current of the class–D amplifier exceeds I<sub>LIM</sub> (shutdown), OUT+ and OUT– are high impedance and the IERR bit is set to 1. The I<sup>2</sup>C port remains active and I<sup>2</sup>C register values are preserved. If ARCV = 1, the class–D amplifier attempts to restart every 1 s until the fault condition is removed. If ARCV = 0, the class–D amplifier remains off until SD\_N or MRCV are toggled to successfully restart the amplifier without an over–current event. If the junction temperature meets or exceeds $T_{LIM}$ (shutdown), OUT+ and OUT- are disabled, and the TERR bit is set to 1. The $I^2C$ port remains active and $I^2C$ register values are preserved. If ARCV = 1, the class-D amplifier will restart after the die temperature meets or falls below $T_{LIM}$ (recovery). If the MAX\_ARCV is limited, then every 1 s period is counted as a recovery attempt. If ARCV = 0, the class-D amplifier remains off and the TERR status bit is set to 1 until SD\_N or MRCV are toggled to successfully restart the amplifier without an over-temperature event. See the "Thermal Foldback" section for more detail. If a clock error is detected (see the <u>Clock Requirements</u> section), OUT+ and OUT- are high impedance, and the CERR bit is set to 1. The I<sup>2</sup>C port remains active and I<sup>2</sup>C register values are preserved. If ARCV = 1, the class-D amplifier will turn on when all clocks are valid. If ARCV = 0, the class-D amplifier will remain off until SD\_N or MRCV are toggled to successfully restart the amplifier without a clock error event. During a CERR, the DATAO and MAGC buses will maintain their last driving state. ## Low EMI The class-D amplifier's low EMI design allows the OUT+ and OUT- pins to be connected directly to a speaker without an output filter. Edge Rate Control minimizes EMI generated by the high-current switching waveform of the Class-D amplifier output. One of the main contributors to EMI generated by Class-D amplifiers is the high-frequency energy produced by rapid (large dV/dt) transitions at the edges of the switching waveform. ERC suppresses the high-frequency component of the switching waveform by extending the rise and fall times of the output FET transitions at all power levels. Rise and fall rates are set to a default of 3.5 V/ns and can be reprogrammed through I<sup>2</sup>C. Spread spectrum switching can also be adjusted through I<sup>2</sup>C #### Thermal Foldback Compared to thermal protection (Figure 22; described in Interrupts & Fault Recovery), the thermal foldback feature (Figure 21) is a pre-emptive attempt to avoid the over-temperature fault (TERR). The following describes the sequence that it conducts to limit the volume. All configurations are set in the 0x15: SENSE CNTRL register. - 1. Unless thermal foldback is disabled (TFB\_PD = 1), at any time the die temperature reaches the attack threshold (set in register bits, T\_ATH) the thermal foldback sequence initiates. The thermal foldback attacks at a rate of T\_ATTACK to a target output attenuation of -12 dB from the current MAX\_VOL setting and is applied to all signal amplitudes. The reduction in gain does not track with temperature, but reduces gain until the temperature has reached a recovery threshold that is 10°C below the attach threshold (T\_ATH) or has reached the maximum attenuation. - 2. While in foldback, any time the die temperature has gone below the recovery threshold then the chip waits a hold time (T\_HOLD) until it begins ramping the volume (using the settings in volume control register, VOL CTRL). - 3. If the ONA10IV remains in foldback at maximum attenuation (-12 dB from MAX\_VOL) without reaching the recovery threshold for an extended period of time, the TFB\_PD bit can be set to 1 to remove the foldback and rely on thermal protection only. - 4. When the die temperature is below the temperature attack threshold, the thermal foldback feature has no effect on the signal path. Figure 21. Thermal Foldback: Die Temperature Changes vs. Time Figure 22. Thermal Protection: Die Temperature Changes vs. Time #### **Automatic Gain Control (AGC) for Brownout Protection** The AGC eases low– $PV_{DD}$ current demands by reducing the maximum volume when $PV_{DD}$ voltage drops below an "attack" threshold. The AGC attack threshold can be set by the AGC\_CTRL register. The following is an example AGC sequence that would automatically control the system gain - 1. At any time the battery ( $PV_{DD}$ ) crosses below the attack threshold ( $BATT\_ATH$ ), the AGC sequence initiates. The AGC attacks ( $AGC\_ATTACK$ ) to the target output attenuation ( $AGC\_MAX\_ATT$ ) that is applied to all signal amplitudes. The latency from $PV_{DD}$ dropping below $BATT\_ATH$ to the output changing is 10 $\mu s$ (maximum). The reduction in gain does not track the battery, but attacks until $PV_{DD}$ has gone above the attack threshold ( $BATT\_ATH$ ). The timing values are set in and registers. - At any time the battery has gone above the attack threshold (BATT\_ATH), the chip waits a hold time (AGC\_HOLD) until it begins its release timing (AGC\_RELEASE) from the automatic gain control. - 3. If the ONA10IV remains at AGC\_MAX\_ATT for a programmable timeout period, AGC\_TIMEOUT, then the device will go into standby. The AGC error status will be maintained. To exit, the part can be reset (through a hard or soft shutdown) or the AGC\_TIMEOUT can be disabled to begin searching for a recovery of PVDD. - 4. When PV<sub>DD</sub> is above the AGC attack threshold, the AGC has no effect on the signal path. Figure 23. AGC Changes vs. Time ## Multi-amplifier Automatic Gain Control (MAGC) Bus In order to maintain a balanced multi-speaker / multi-amplifier system, it is necessary to have a means of synchronizing and matching the gain of each instantiation of ONA10IV (up to 8) quickly (within $t_{D2D}$ ; typically one sample), accurately (within $A_{D2D}$ ; typically 0.5 dB), and despite its current environment. To do this, each ONA10IV is programmed through I<sup>2</sup>C to transmit on a particular slot (up to 8) on the MAGC bus. Additionally, it can be programmed to listen to as many of the other slots as desired. When the chip detects an AGC event, it transmits the current gain setting within its slot onto the MAGC bus and then releases the bus into high impedance immediately after transmission (as shown in Figure 24). All other ONA10IVs synchronize their amplifier gain to the lowest setting on the MAGC bus (whether transmitted (measured on-chip) or received). The MAGC setting does not affect the active operation of AGC, only the amplifier gain setting. If any ONA10IV on the host exceeds the AGC\_TIMEOUT period and goes into STANDBY, it sends a 0x1F code to other instantiations to go into STANDBY. Entering STANDBY through a MAGC command will not set an interrupt flag. Only the instance of ONA10IV that flagged the AGC, we have set an interrupt flag. If MAGC is enabled (via MAGC\_EN register bit) and AGC is disabled (AGC\_PD), the ONA10IV will still react to what it receives on the MAGC bus. If a more rapid response is required, then the gain data can be sent out on multiple slots for systems with 4 or less instantiations of the ONA10IV. #### ONA<sub>10</sub>IV Figure 24. MAGC Gain Transmission #### Speaker Sense The ONA10IV includes two analog-to-digital converters that aid in allowing the host to drive the speakers at the maximum possible volume. Speaker impedances vary considerable over frequency and knowing what the speaker voltage and current allows the host to optimize the audio system without damaging the speaker. Based on the I2C settings in the register, the output can be sent out in a PDM format or in a PCM format within a selected slot determined by register. For PCM, the results of these ADCs are sent out in 2 µs complement out of the DATAO output. Example timing diagram of the PCM format is shown in the <u>Digital Sense Interface</u> section. A summary of the code is found below: **Table 3. SPEAKER SENSE** | | MSB | | Speaker Sense Encoding | | | | | | | | | LSB | Unit | | | | | |------------------|--------------------|----------------|------------------------|-----|-----|-----|-----|-----------------|-----|-----|-----|-----|------|------|------|------|-------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Voltage<br>Sense | -(24) | 2 <sup>3</sup> | 22 | 21 | 20 | 2-1 | 2-2 | 2-3 | 2-4 | 2-5 | 2-6 | 2-7 | 2-8 | 2-9 | 2-10 | 2-11 | Volts | | Current<br>Sense | -(2 <sup>2</sup> ) | 21 | 20 | 2-1 | 2-2 | 2-3 | 2-4 | 2 <sup>-5</sup> | 2-6 | 2-7 | 2-8 | 2-9 | 2-10 | 2-11 | 2-12 | 2-13 | Amps | ### Die Temperature Sense While speaker protection is provided by the current and voltage sense paths, the environmental conditions of the chip (and system) are measured by another ADC used for monitoring the die temperature. These values can be read through I<sup>2</sup>C or streaming concurrently (through TDM) on DATAO in PCM mode. A summary of the code is found below: **Table 4. TEMPERATURE SENSE** | | MSB | | Speaker Sense Encoding | | | | | | | | | | |-------------------|--------------------|----------------|------------------------|----------------|----------------|----------------|----------------|----------------|----------------|-----|-----|----| | | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Temperature Sense | -(2 <sup>8</sup> ) | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> | 2-1 | 2-2 | °C | #### **Digital Sense Interface (DATAO)** The DATAO output is used communicate the output of the sense ADCs to the host. It can be configured for either PDM Mode (as shown in Figure 25) or as a TDM interface (as shown in Figure 26) in the register. In TDM mode, the data is sent out from MSB to LSB. In PDM mode, data can be sent on both edges of the clock if both current and voltage sense paths are enabled. Or, if one path is enabled, both edges will transmit the enabled sense path data. Temperature cannot be sent out through DATAO in PDM mode Figure 25. Digital Sense Interface with PDM Figure 26. Digital Sense Interface with TDM #### I<sup>2</sup>C Interface The ONA10IV includes a full I2C slave controller. The I2C slave fully complies with the I2C specification version 6 requirements. This block is designed for Fast Mode traffic with up to 1 MHz SCL operation. Figure 28. I<sup>2</sup>C Read Example WR Write = 0 A Acknowledge (SDA Low) #### I<sup>2</sup>C Slave Address Selection From Slave to Master The ONA10IV includes a fast-mode (up to 1 MHz) I<sup>2</sup>C slave controller with 4 slave addresses selectable through shorting the DGND, SCL, SDA, or DV<sub>DD</sub> pins to the ADDR pin. An additional 4 slave addresses can be attained from swapping the SCL and SDA signals to the SCL and SDA pins. All possible slave address configurations are shown in Table 5. The slave address is determined using the start condition of the first $I^2C$ transaction after a power up. It is required that $I^2C$ traffic to the chip during power–up be held high or at $DV_{DD}$ to insure that the desired slave address is selected. S Stop Condition Table 5. I2C SLAVE ADDRESS SELECTION (ONA10IV) | | | | | I <sup>2</sup> C Slave Address (Binary) | | | | | | | | | |------------------|------------|------------|----|-----------------------------------------|----|----|----|----|----|-----|-------|------| | DR Pin | SCL Pin | SDA Pin | В6 | B5 | B4 | В3 | B2 | B1 | B0 | R/W | Write | Read | | DGND | SCL Signal | SDA Signal | 0 | 1 | 0 | 0 | 0 | 1 | 1 | R/W | 46 | 47 | | SCL Pin | SCL Signal | SDA Signal | 0 | 1 | 0 | 0 | 1 | 0 | 0 | R/W | 48 | 49 | | SDA Pin | SCL Signal | SDA Signal | 0 | 1 | 0 | 0 | 1 | 0 | 1 | R/W | 4A | 4B | | DV <sub>DD</sub> | SCL Signal | SDA Signal | 0 | 1 | 0 | 0 | 1 | 1 | 0 | R/W | 4C | 4D | | DGND | SDA Signal | SCL Signal | 1 | 0 | 0 | 1 | 0 | 0 | 0 | R/W | 90 | 91 | | SCL Pin | SDA Signal | SCL Signal | 1 | 0 | 0 | 1 | 0 | 0 | 1 | R/W | 92 | 93 | | SDA Pin | SDA Signal | SCL Signal | 1 | 0 | 0 | 1 | 0 | 1 | 0 | R/W | 94 | 95 | | DV <sub>DD</sub> | SDA Signal | SCL Signal | 1 | 0 | 0 | 1 | 0 | 1 | 1 | R/W | 96 | 97 | Figure 29. I<sup>2</sup>C Slave Address Selection on Power-up (ONA10IV) # PCB LAYOUT GUIDELINES & RECOMMENDATIONS When designing audio applications using the ON Semiconductor ONA10IV 16 W Class–D amplifier with digital inputs, there are PCB layout and design guidelines that should be implemented for optimum performance and reliability in the end application. This section will address the following key topics: - PCB stackup recommendations - Grounding layout & considerations - Key components bill of materials - Decoupling capacitor size and placement - DVDD & digital signal layout - PVDD & Class-D signal layout - Thermal management - Design for EMI considerations #### **PCB Stackup Recommendations** The ONA10IV is a versatile device that can be incorporated into designs of various sizes, form-factors and layouts. The following stackup recommendations are based on the ONA10IV evaluation kit PCB. This proven design can act as a basis for modifications to meet your specific application requirements: Table 6. | PCB Thickness | 0.063" | |---------------|------------------------------------------| | PCB Material | High TG FR4 | | Layer Count | 6 | | Layer Stackup | Top – Signal & output traces, decoupling | | | Layer 2 - GND | | | Layer 3 - Power (PVDD, DVDD) | | | Layer 4 Signal routing | | | Layer 5 - GND | | | Bottom – Signal & decoupling w/ GND fill | | Cu Weight | 1 oz. | ## Grounding Layout & Considerations ONA10IV grounding layout is extremely important for proper operation and performance. The ground layout guidelines listed here must be followed to ensure good performance and proper device operation. - Figure 30 and Figure 31 illustrate a suitable ONA10IV layout scheme for a multi-layer PCB design. - As noted in these figures, decoupling capacitors for all supplies and reference voltages are placed as close as possible to the ONA10IV and on the same PCB layer where practical. - Top-layer ground flooding and multiple vias to inner ground planes should be used to minimize parasitic inductance. - Use a minimum of 1 oz Cu, or the equivalent, for ground planes. - The ground reference for VREG and VREF is AGND. Route AGND back to the system ground separately from PGND routing. Failure to properly decouple VREG & VREF or to isolate AGND from noise may result in ## **Decoupling Capacitors** - 1 μF (min), low-ESR capacitors are recommended for DVDD, VREG & VREF. VREF and VREG capacitors should be placed close to the ONA10IV and connected to AGND through a low-impedance path. - Due to the potential for large voltage and current transients during operation at high output power, multiple PVDD decoupling capacitors are recommended. These should include a bulk, low-ESR storage capacitor with stable capacitance at higher DC working voltages (tantalum or electrolytic, for example) of at least 22 μF, as well as additional smaller value capacitors as needed for high-frequency noise decoupling. - Refer to Figure 30 and Figure 31 for examples. NOTE: when selecting MLCC capacitors for PVDD decoupling, make sure the capacitance rating vs. DC offset voltage is suitable for your intended application. Generally, capacity of MLCC capacitors derates significantly as DC bias increases, especially for larger capacitance values in smaller package sizes. ## DVDD & Digital Signal Layout - Place a low–ESR 1 μF decoupling capacitor as close as possible to DVDD. Minimize trace inductance. - Layout all digital audio interface signals using 50 $\Omega$ characteristic trace impedance where possible. - Use pull-up resistors on SD\_N & INT\_N. These are open-drain I/Os and require an external pull-up to DVDD. Noisy environments may require a lower value pull-up resistor. - Nominal I<sup>2</sup>C pull-up resistor values will be dependent upon several factors, including the I<sup>2</sup>C frequency, output drive current of the I2C master and the capacitive load of the I<sup>2</sup>C bus. The - Refer to Figure 30 and Figure 31 for examples. ### PVDD & Class-D Signal Layout Refer to Figure 30 & Figure 31 for examples of top-layer trace routing and layout for power, output and signal traces. #### Thermal Management For applications that use the ONA10IV at high continuous power ratings or at elevated ambient temperatures, layout techniques must be incorporated to ensure the ONA10IV does not exceed its designed thermal operating range in normal operation and operates as close to nominal operating temperature as possible for best reliability. Often excessive heat is removed, by careful use of ground planes on various layers. #### **EMI Considerations** Designing for adequate EMI (Electro-Magnetic Interference) mitigation in Class-D audio applications is a necessity for electronic devices. Although the ONA10IV has I2C programmable options for assisting with EMI mitigation in an application (edge-rate control and spread-spectrum modulation of the Class-D output waveform), the most effective methods for EMI management are incorporated in the board design and layout. - Output trace lengths and shielding/routing - Output ferrite beads can also be considered but they have some audio performance trade-offs Figure 30. Key Signal Connection Schematic ## Table 7. KEY COMPONENT - BILL OF MATERIALS | Ref Des | Qty | Description | Package | Manufacturer | Mfg P/N | |------------------------|-----|-----------------------------------------------|-------------|------------------|------------------| | U1 | 1 | ONA10IV Digital Input Class-D Audio Amplifier | WLCSP30-330 | ON Semiconductor | ONA10IVUCX | | C1 | 1 | 22 μF capacitor, SMT, Tantalum, ±10%, 50 V | 2924 | AVX | TAJV226K050RNJ | | C2, C3, C7,<br>C8, C10 | 5 | Capacitor, 1 μF, 0603, X7R, ±10%, 50 V | 0603 | Taiyo Yuden | UMK107AB7105KA-T | | C4, C5, C9, C11 | 4 | Capacitor, 0.1 μF, 0402, X7R, ±10%, 50 V | 0402 | Taiyo Yuden | UMK105B7104KV-FR | | C6 | 1 | Capacitor, 0.1 μF, 0402, X7R, ±10%, 6.3 V | 0402 | Samsung | CL05B104KQ5NNNC | | FB1, FB2 | 2 | Ferrite bead, 90 Ω @ 100 MHz, 5 ADC | 0805 | Vishay | ILHB0805ER900V | | R1, R2 | 2 | Resistor, 0402, 10 k $\Omega$ , 1% | 0402 | Yageo | AT0402FRE0710KL | | R3, R4 | 2 | Resistor, 0402, 1 kΩ, 1% | 0402 | Yageo | AT0402BRD071KL | | R5 | 1 | Resistor, 0402, 4.7 kΩ, 5% | 0402 | Yageo | AC0402JR-074K7L | Figure 31. Top Copper Placement of Key Components Figure 32. Location for the C1 Bulk Capacitor (Bottom Side of the Board) #### **PACKAGE DIMENSIONS** #### WLCSP30 2.89x2.31x0.586 CASE 567VB ISSUE O #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DATUM C APPLIES TO THE SPHERICAL CROWN OF THE SOLDER BALLS | | MILLIMETERS | | | | | | | | | |-----|-------------|----------|-------|--|--|--|--|--|--| | DIM | MIN. | NOM. | MAX. | | | | | | | | Α | 0.547 | 0.586 | 0.625 | | | | | | | | A1 | 0.187 | 0.208 | 0.229 | | | | | | | | A2 | 0.360 | 0.378 | 0.396 | | | | | | | | b | 0.24 | 0.26 | 0.28 | | | | | | | | D | 2.860 | 2.890 | 2.920 | | | | | | | | E | 2.280 | 2.310 | 2.340 | | | | | | | | е | | 0.40 BSC | | | | | | | | | х | 0.34 | 0.355 | 0.37 | | | | | | | | у | 0.43 | 0.445 | 0.46 | | | | | | | SIDE VIEW DETAIL A RECOMMENDED MOUNTING FOOTPRINT (NSMD PAD TYPE) ON Semiconductor is licensed by the Philips Corporation to carry the I<sup>2</sup>C bus protocol. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative