#### Is Now Part of # ON Semiconductor® # To learn more about ON Semiconductor, please visit our website at www.onsemi.com Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>. ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer October 2007 # USB1T1103 Universal Serial Bus Peripheral Transceiver with Voltage Regulator #### **Features** - Complies with Universal Serial Bus Specification 2.0 - Integrated 5V to 3.3V voltage regulator for powering VBus - Utilizes digital inputs and outputs to transmit and receive USB cable data - Supports full speed (12Mbits/s) data rates - Ideal for portable electronic devices - MLP technology package (16 terminal) with HBCC footprint - 15kV contact HBM ESD protection on bus terminals #### **Description** This chip provides a USB Transceiver functionality with a voltage regulator that is compliant to USB Specification Rev 2.0. this integrated 5V to 3.3V regulator allows interfacing of USB Application specific devices with supply voltages ranging from 1.65V to 3.6V with the physical layer of Universal Serial Bus. It is capable of operating at 12Mbits/s (full speed) data rates and hence is fully compliant to USB Specification Rev 2.0. The Vbusmon terminal allows for monitoring the Vbus line. The USB1T1103 also provides exceptional ESD protection with 15kV contact HBM on D+,D- terminals #### **Applications** - PDA - PC Peripherals - Cellular Phones - MP3 Players - Digital Still Camera - Information Appliance # **Ordering Information** | Part Number | Package<br>Number | Product code<br>Top Mark | Pb-Free | Package Description | Packing<br>Method | |--------------|-------------------|--------------------------|---------|----------------------------------------------------------------------------|---------------------------------| | USB1T1103MPX | MLP14D | \$Y&Z&2&T<br>USB1103 | Yes | 14-Terminal Molded Leadless Package (MLP), 2.5mm Square | 3K Units<br>on Tape<br>and Reel | | USB1T1103MHX | MLP16HB | \$Y&Z&2&T<br>USB1103 | Yes | 16-Terminal Molded Leadless Package<br>(MHBCC), JEDEC MO-217,3mm<br>Square | 3K Units<br>on Tape<br>and Reel | Pb-Free package per JEDEC J-STD-020B. ## **Typical Application** Figure 1. Logic Diagram # **Connection Diagrams** Figure 2. MLP16 GND Exposed Diepad (Bottom View) Figure 3. MLP14 GND Exposed Diepad (Bottom View) # **Terminal Descriptions** | | ninal<br>nber<br>MLP16 | Terminal<br>Name | I/O | Terminal Description | |----------------|------------------------|---------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | OE | I | Output Enable: Active LOW enables the transceiver to transmit data on the bus. When not active the transceiver is in the receive mode (CMOS level is relative to V <sub>CCIO</sub> ) | | 2 | 2 | RCV | 0 | Receive Data Output: Non-inverted CMOS level output for USB differential Input (CMOS output level is relative to V <sub>CCIO</sub> ). Driven LOW when SUSPN is HIGH; RCV output is stable and preserved during SE0 condition. | | 3 | 3 | V <sub>p</sub> /V <sub>po</sub> | I/O | Single-ended D+ receiver output $V_P$ (CMOS level relative to $V_{CCIO}$ ): Used for external detection of SE0, error conditions, speed of connected device; Terminal also acts as drive data input $V_{po}$ (see Table 1 and Table 2). Output drive is 4 mA buffer. | | 4 | 4 | V <sub>m</sub> /V <sub>mo</sub> | I/O | Single-ended D- receiver output $V_m$ (CMOS level relative to $V_{CCIO}$ ): Used for external detection of SE0, error conditions, speed of connected device; Terminal also acts as drive data input $V_{mo}$ (see Table 1 and Table 2). Output drive is 4 mA buffer. | | 5 | 5 | SUSPND | I | Suspend: Enables a low power state (CMOS level is relative to V <sub>CCIO</sub> ). While the SUSPND terminal is active (HIGH) it will drive the RCV terminal to logic "0" state. | | _ | 6 | NC | | No Connect | | 6 | 7 | V <sub>CCIO</sub> | | Supply Voltage for digital I/O terminals (1.65V to 3.6V): When not connected the D+ and D- terminals are in 3-STATE. This supply bus is totally independent of $V_{CC}$ (5V) and $V_{REG}$ (3.3V), and must never exceed the $V_{REG}$ (3.3) voltage. For $V_{CCIO}$ disconnected the O+/O- terminals are HIGH Impedance and the $V_{PU}$ (3.3V) is turned off. | | 7 | 8 | Vbusmon | 0 | Vbus monitor output (CMOS level relative to V <sub>CCIO</sub> ): When Vbus > 4.1V then Vbusmon = HIGH and when Vbus < 3.6V then Vbusmon = LOW. If SUSPND = HIGH then Vbusmon is pulled HIGH. | | 9, 8 | 10, 9 | D+, D- | AI/O | Data +, Data -: Differential data bus conforming to the USB standard. Terminals are HIGH Impedance for bus powered mode when Vbus < 3.6V. For ByPass Mode then HIGH Impedance when V <sub>REG</sub> / Vbus < V <sub>REG</sub> minimum. | | 10 | 11 | NC | | No Connect | | _ | 12 | NC | | No Connect | | 11 | 13 | V <sub>REG</sub> (3.3V) | | Internal Regulator Option: Regulated supply output voltage (3.0V to 3.6V) during 5V operation; decoupling capacitor of at least 0.1 µF is required. Regulator ByPass Option: Used as supply voltage input for 3.3V operation. | | 12 | 14 | V <sub>CC</sub> (5.0V) | | Internal Regulator Option: Used as supply voltage input (4.0V to 5.5V); can be connected directly to USB line Vbus. Regulator ByPass Option: Connected to V <sub>REG</sub> (3.3V) | | 13 | 15 | V <sub>PU</sub> (3.3V) | | Pull-up Supply Voltage $(3.3V \pm 10\%)$ : Connect an external $1.5 \mathrm{k}\Omega$ resistor on D+ (FS data rate); Terminal function is controlled by Config input terminal: Config = LOW - V <sub>PU</sub> $(3.3V)$ is floating (HIGH Impedance) for zero pull-up current. Config = HIGH - V <sub>PU</sub> $(3.3V)$ = $3.3V$ ; internally connected to V <sub>REG</sub> $(3.3V)$ . V <sub>PU</sub> is OFF in disable mode. | | 14 | 16 | Config | I | USB connect or disconnect software control input. Configures 3.3V to external 1.5k $\Omega$ resistor on D+ when HIGH. | | Exposed Diepad | Exposed<br>Diepad | GND | GND | GND supply down bonded to exposed diepad to be connected to the PCB GND. | ## **Functional Description** The USB1T1103 transceiver is designed to convert CMOS data into USB differential bus signal levels and to convert USB differential bus signal to CMOS data. To minimize EMI and noise the outputs are edge rate controlled with the rise and fall times controlled and defined for full speed data rates only (12Mbits/s). The rise, fall times are balanced between the differential terminals to minimize skew. The USB1T1103 differs from earlier USB Transceiver in that the $V_p/V_m$ and $V_{po}/V_{mo}$ terminals are now I/O termi- nals rather than discrete input and output terminals. Table 1 describes the specific terminal functionality selection. Table 2 and Table 3 describe the specific Truth Tables for Driver and Receiver operating functions. The USB1T1103 also has the capability of various power supply configurations, including a disable mode for $V_{\rm CCIO}$ disconnected, to support mixed voltage supply applications (see Table 4) and Section 2.1 for detailed descriptions. #### **Functional Tables** **Table 1. Function Select** | SUSPND | OE | D+, D- | RCV | V <sub>p</sub> /V <sub>po</sub> | V <sub>m</sub> /V <sub>mo</sub> | Function | |--------|----|------------------------|-------------------------|---------------------------------|---------------------------------|---------------------------------------------------------| | L | L | Driving &<br>Receiving | Active | V <sub>po</sub> Input | V <sub>mo</sub> Input | Normal Driving<br>(Differential Receiver Active) | | L | Н | Receiving (1) | Active | V <sub>p</sub> Output | V <sub>m</sub> Output | Receiving | | Н | L | Driving | Inactive <sup>(2)</sup> | V <sub>po</sub> Input | V <sub>mo</sub> Input | Driving during Suspend (Differential Receiver Inactive) | | Н | Н | 3 STATE <sup>(1)</sup> | Inactive <sup>(2)</sup> | V <sub>p</sub> Output | V <sub>m</sub> Output | Low Power State | #### Notes: - 1. Signal levels is function of connection and/or pull-up/pull-down resistors. - 2. For SUSPND = HIGH mode the differential receiver is inactive and the output RCV is forced LOW. The out-of-suspend signaling (K) is detected via the single-ended receivers of the $V_p/V_{po}$ and $V_m/V_{mo}$ terminals. Table 2. Driver Function ( $\overline{OE} = L$ ) using Differential Input Interface | V <sub>m</sub> /V <sub>mo</sub> | V <sub>p</sub> /V <sub>po</sub> | Data (D+ / D-) | |---------------------------------|---------------------------------|----------------------| | L | L | SE0 <sup>(3)</sup> | | L | Н | Differential Logic 1 | | Н | L | Differential Logic 0 | | Н | Н | Illegal State | #### Notes: 3. SE0 = Single Ended Zero Table 3. Receiver Function ( $\overline{OE} = H$ ) | D+, D- | RCV | $V_p/V_{po}$ | V <sub>m</sub> /V <sub>mo</sub> | |----------------------|-----|--------------|---------------------------------| | Differential Logic 1 | Н | Н | L | | Differential Logic 0 | L | L | Н | | SE0 | X | L | L | #### Notes: - 4. X = Don't Care - RCV(0) denotes the signal level on output RCV just prior to the SE0 or SE1 event. This level is stable during the SE0 or SE1 event period. #### **Power Supply Configurations and Options** The three modes of power supply operation are: Normal Mode: Regulated Output and Regulator Bypass - Regulated Output: V<sub>CCIO</sub> is connected and V<sub>CC</sub>(5.0) is connected to 5V (4.0V to 5.5V) and the internal voltage regulator then produces 3.3V for the USB connections. - Internal Regulator Bypass Mode: V<sub>CCIO</sub> is connected and both V<sub>CC</sub>(5.0) and V<sub>REG</sub>(3.3) are connected to a 3.3V source (3.0V to 3.6V). In both cases, for normal mode, the $V_{CCIO}$ is an independent voltage source (1.65V to 3.6V) that is a function of the external circuit configuration. **Sharing Mode**: $V_{CCIO}$ is only supply connected. $V_{CC}$ and $V_{REG}$ are not connected. In this mode, the D+ and D- terminals are 3-STATE and the USB1T1103 allows external signals up to 3.6V to share the D+ and D- bus lines. Internally the circuitry limits leakage from D+ and D- terminals (maximum 10 $\mu$ A) and V<sub>CCIO</sub> such that device is in low power (suspended) state. Terminals Vbusmon and RCV are forced LOW as an indication of this mode with Vbusmon being ignored during this state. **Disable Mode**: $V_{CCIO}$ is not connected. $V_{CC}$ is connected, or $V_{CC}$ and $V_{REG}$ are connected. 0V to 3.3V in this mode D+ and D- are 3-STATE and $V_{PU}$ is HIGH Impedance (switch is turned off). The USB1T1103 allows external signals up to 3.6V to share the D+ and D- bus lines. Internally the circuitry limits leakage from D+ and D- pins (maximum 10 $\mu$ A). A summary of the Supply Configurations is described in Table 4. **Table 4. Power Supply Configuration Options** | Terminals | Disable | Sharing | Normal (Regulated Output) | Normal<br>(Regulator Bypass) | |--------------------------|---------------------------------|---------------------------|------------------------------------|------------------------------------------------------------------------| | V <sub>CC</sub> (5V) | Connected<br>to 5V source | Not Connected<br>or <3.6V | Connected to<br>5V Source | Connected to V <sub>REG</sub> (3.3V) [Max Drop of 0.3V] (2.7V to 3.6V) | | V <sub>REG</sub> (3.3V) | 3.3V, 300µA<br>Regulated Output | Not Connected | 3.3V, 300µA<br>Regulated Output | Connected to 3.3V Source | | V <sub>CCIO</sub> | ≤0.5V | 1.65V to 3.6V Source | 1.65V to 3.6V Source | 1.65V to 3.6V Source | | V <sub>PU</sub> (3.3V) | 3-STATE (off) | 3-STATE (off) | 3.3V Available if<br>Config = HIGH | 3.3V Available if<br>Config = HIGH | | D =, D- | 3-STATE (off) | 3-STATE | Function of<br>Mode Set Up | Function of<br>Mode Set Up | | $V_p/V_{po}, V_m/V_{mo}$ | Invalid [I] | L | Function of<br>Mode Set Up | Function of<br>Mode Set Up | | RCV | Invalid [I] | L | Function of<br>Mode Set Up | Function of<br>Mode Set Up | | Vbusmon | Invalid [I] | L | Function of<br>Mode Set Up | Function of<br>Mode Set Up | | OE, SUSPND, Config | Hi-Z | Hi-Z | Function of<br>Mode Set Up | Function of<br>Mode Set Up | #### Notes: 6. Invalid [I] I/O are to be 3-STATE, outputs to be LOW. #### **ESD Protection** #### **ESD Performance of the USB1T1103** ■ HBM D+/D-: 15.0kV ■ HBM, all other terminals (Mil-Std 883E): 6.5kV #### **ESD Protection: D+/D- Terminals** Since the differential terminals of a USB transceiver may be subjected to extreme ESD voltages, additional immunity has been included in the D+ and D- terminals without compromising performance. The USB1T1103 differential terminals have ESD protection to the following limits: - 15kV using the contact Human Body Model - 8kV using the Contact Discharge method as specified in IEC 61000-4-2 #### **Human Body Model** Figure 3 shows the schematic representation of the Human Body Model ESD event. Figure 4 is the ideal waveform representation of the Human Body Model. #### IEC 61000-4-2, IEC 60749-26 and IEC 60749-27 The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment and evaluates the equipment in its entirety for ESD immunity. Fairchild Semiconductor has evaluated this device using the IEC 6100-4-2 representative system model depicted in Figure 5. Under the additional standards set forth by the IEC, this device is also compliant with IEC 60749-26 (HBM) and IEC 60749-27 (MM). #### **Additional ESD Test Conditions** For additional information regarding our product test methodologies and performance levels, please contact Fairchild Semiconductor. Figure 3. Human Body ESD Test Model Figure 4. HBM Current Waveform Figure 5. IEC 61000-4-2 ESD Test Model ## **Absolute Maximum Ratings** The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table defines the conditions for actual device operation. | Symbol | Parameter | Min. | Max. | Unit | |-----------------------------------|-------------------------------------------------------------------------------|------|------------------------|------| | V <sub>CC</sub> (5V) | Supply Voltage | -0.5 | +6.0 | V | | V <sub>CCIO</sub> | I/O Supply Voltage | -0.5 | +4.6 | V | | I <sub>LU</sub> | Latch-up Current, V <sub>I</sub> = -1.8V to +5.4V | | 150 | mA | | I <sub>IK</sub> | DC Input Current, V <sub>I</sub> <0 | | -18 | mA | | VI | DC Input Voltage <sup>(4)</sup> | -0.5 | V <sub>CCIO</sub> +0.5 | V | | I <sub>OK</sub> | DC Output Diode Current, V <sub>O</sub> >V <sub>CC</sub> or V <sub>O</sub> <0 | | ±18 | mA | | Vo | DC Output Voltage <sup>(5)</sup> | -0.5 | V <sub>CCIO</sub> +0.5 | V | | | Output Source or Sink Current, V <sub>O</sub> + 0 to V <sub>CC</sub> | | | | | Io | Current for D+,D- Terminals | | ±12 | mA | | | Current for RCV, V <sub>M</sub> /V <sub>P</sub> | | ±12 | mA | | I <sub>CC,</sub> I <sub>GND</sub> | DC V <sub>CC</sub> or GND Current | | ±100 | mA | | | ESD Immunity Voltage | | | | | | Contact HBM | | | | | $V_{ESD}$ | Terminals D+,D-, I <sub>LI</sub> < 1μA | | ±15 | kV | | | All other Terminals I <sub>LI</sub> < 1μA | | ±6.5 | kV | | T <sub>STG</sub> | Storage Temperature | -40 | +150 | С | | | Power Dissipation | | | | | $P_{TOT}$ | I <sub>CC</sub> (5V) | | 48 | mW | | | I <sub>CCIO</sub> | | 9 | mW | #### Notes: - 7. IO Absolute Maximumun Rating must be observed. - 8. Per ESD Methodology described on page 6. # **Recommended Operation Conditions** | Symbol | Parameter | Min. | Max. | Unit | |-------------------|---------------------------------------------|------|------------------------|------| | V <sub>CC</sub> | Supply Voltage | 4.0 | 5.5 | V | | V <sub>CC10</sub> | I/O DC Voltage | 1.65 | 3.6 | V | | VI | DC Input Voltage Range | 0 | V <sub>CCIO</sub> +5.5 | V | | V <sub>AI/O</sub> | DC Input Range for AI/O, Terminal D+ and D- | 0 | 3.6 | V | | T <sub>A</sub> | Operating Ambient Temperature | -40 | +85 | °C | #### **DC Electrical Characteristics** #### **Supply Terminals** Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CC}$ (5V) = 4.0V to 5.5V or $V_{REG}$ (3.3V) = 3.0V to 3.6V, $V_{CCIO}$ = 1.65V to 3.6V. | | | | Limits | | | | |-----------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------|------------------------|---------------------|----------------------|-------| | Symbol | Parameter | Conditions | -40° | C to +8 | 35°C | Units | | | | | Min. | Тур. | Max. | | | V <sub>REG</sub> (3.3V) | Regulated Supply Output | Internal Regulator Option; I <sub>LOAD</sub> ≤300 μA | 3.0 <sup>(9)(10)</sup> | 3.3 | 3.6 | V | | Icc | Operating Supply Current (V <sub>CC</sub> 5.0) | Transmitting and Receiving at 12 Mbits/s; C <sub>LOAD</sub> = 50 pF (D+, D-) | | 4.0 <sup>(11)</sup> | 8.0 | mA | | I <sub>CCIO</sub> | I/O Operating Supply Current | Transmitting and Receiving at 12 Mbits/s | | 1.0 <sup>(11)</sup> | 2.0 | mA | | I <sub>CC (IDLE)</sub> | Supply Current during | IDLE: $V_{D+} \le 2.7V$ , $V_{D-} \le 0.3V$ ; | | | 300 <sup>(12)</sup> | μA | | | FS IDLE and SE0 (V <sub>CC</sub> 5.0) | SE0: $V_{D+} \le 0.3V$ , $V_{D-} \le 0.3V$ | | | 300. | μΑ | | I <sub>CCIO (STATIC)</sub> | I/O Static Supply Current | IDLE, SUSPND or SE0 | | | 20.0 | μA | | I <sub>CC(DISABLE)</sub> | Disable Supply Current | V <sub>CCIO</sub> = 0V<br>V <sub>CC</sub> Connected | | | 25.0 | μΑ | | I <sub>CC(SUSPND)</sub> | Suspend Supply Current<br>USB1T1103 | SUSPND = HIGH OE = HIGH V <sub>m</sub> = V <sub>p</sub> = OPEN | | | 25.0 <sup>(12)</sup> | μА | | I <sub>CCIO(SHAR-</sub> ING) | I/O Sharing Mode Supply Current | | | | 20.0 | μΑ | | ID+ (SHARING)<br>I <sub>D +/-</sub> | Sharing Mode Load Current on D+/D- Terminals | V <sub>CC</sub> (5V) Not Connected<br>Config = LOW; V <sub>D±</sub> = 3.6V | | | 10.0 | μΑ | | I <sub>D+(DISABLE)</sub><br>I <sub>D+/-</sub> | Disable Mode Load Current on D+/D- Terminals | $V_{CCIO}$ Not Connected or 0V<br>Config = $V_D \pm = 3.6$ V LOW or HIGH | | | 10.0 | μΑ | | V <sub>CCTH</sub> | V <sub>CC</sub> Threshold Detection Voltage | 1.65V ≤ V <sub>CCIO</sub> ≤3.6V | | | | | | | | Supply Lost | | | 3.6 | V | | | | Supply Present | 4.1 | | | | | V <sub>CCHYS</sub> | V <sub>CC</sub> Threshold Detection<br>Hysteresis Voltage | V <sub>CCIO</sub> = 1.8V | | 70.0 | | mV | | V <sub>CCIOTH</sub> | V <sub>CCIO</sub> Threshold Detection Voltage | 2.7V ≤ V <sub>REG</sub> ≤ 3.6V | | | | ., | | | | Supply Lost | | | 0.5 | V | | | | Supply Present | 1.4 | | | | | V <sub>CCIOHYS</sub> | V <sub>CCIO</sub> Threshold Detection Hysteresis Voltage | V <sub>REG</sub> = 3.3V | | 450 | | mV | | V <sub>REGTH</sub> | Regulated Supply Threshold | $1.65V \le V_{CCIO} \le V_{REG}$ | | | | | | NEO!!! | Detection Voltage | 2.7V ≤ V <sub>REG</sub> ≤ 3.6V | | | | | | | | Supply Lost | | | 0.8 | V | | | | Supply Present | 2.4 <sup>(14)</sup> | | | | | V <sub>REGHYS</sub> <sup>(15)</sup> | Regulated Supply Threshold Detection Hysteresis Voltage | V <sub>CCIO</sub> = 1.8V | | 450 | | mV | #### Notes: - 9. $I_{LOAD}$ includes the pull-up resistor current via terminal $V_{PU}$ - 10. The minimum voltage in Suspend mode is 2.7V. - 11. Not tested in production, value based on characterization. - 12. Excludes any current from load and $V_{\mbox{\footnotesize{PU}}}$ current to the $1.5 k\Omega$ resistor. - 13. Includes current between $V_{\text{pu}}$ and the 1.5k internal pull-up resistor. - 14. When $V_{CCIO}$ < 2.7V, minimum value for $V_{REGTH}$ = 2.0V for supply present condition. - 15. DC electrical measurements should be taken with unused inputs and I/O pins connected to a valid logic level. This applies for all modes of device operation defined in the Functional Tables on Page 4. #### **DC Electrical Characteristics** #### Digital Terminals - excludes D+, D- Terminals Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CCIO} = 1.65V \text{ to } 3.6V.$ | | | | Lin | Limits | | | |------------------------------------|---------------------------|-----------------------------------|------------------------------------|-----------------------|----|--| | Symbol | Parameter | Conditions | -40C° to | Units | | | | | | | Min. | Max. | | | | Input Levels | • | | | | | | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.3*V <sub>CCIO</sub> | V | | | V <sub>IH</sub> | HIGH Level Input Voltage | | 0.6*V <sub>CCIO</sub> | | V | | | Output Levels | | · | | • | | | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 2 mA | | 0.4 | V | | | | | $I_{OL} = 100 = \mu A$ | | 0.15 | V | | | V <sub>OH</sub> | HIGH Level Output Voltage | I <sub>OH</sub> = 2 mA | V <sub>CCIO</sub> - <sup>0.4</sup> | | V | | | | | $I_{OH} = 100 = \mu A$ | V <sub>CCIO</sub> - 0.15 | | V | | | Leakage Curre | nt | • | • | | | | | ILI | Input Leakage Current | V <sub>CCIO</sub> = 1.65V to 3.6V | | ±1.0 <sup>(16)</sup> | μΑ | | | Capacitance | | • | | | | | | C <sub>IN</sub> , C <sub>I/O</sub> | Input Capacitance | Terminal to GND | | 10.0 | pF | | | 1 . 4 | • | • | • | • | | | #### Notes: #### **DC Electrical Characteristics** #### Analog I/O Terminals - D+, D- Terminals Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CC}$ = 4.0V to 5.5V or $V_{REG}$ = 3.0V to 3.6V. | | | Conditions | | Units | | | |------------------|-------------------------------------------|-----------------------------------------|----------------|-------|------|----| | Symbol | Parameter | | -40°C to +85°C | | | | | | | | Min. | Тур. | Max. | | | Input Levels - | Differential Receiver | | | • | | • | | V <sub>DI</sub> | Differential Input Sensitivity | V <sub>I(D+)</sub> - V <sub>I(D-)</sub> | 0.2 | | | V | | V <sub>CM</sub> | Differential Common Mode Voltage | | 0.8 | | 2.5 | V | | Input Levels - | Single-ended Receiver | | * | • | | | | V <sub>IL</sub> | LOW Level Input Voltage | | | | 0.8 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2.0 | | | V | | V <sub>HYS</sub> | Hysteresis Voltage | | 0.30 | | 0.7 | V | | Output Levels | · | | * | • | • | | | V <sub>OL</sub> | LOW Level Output Voltage | $R_L = 1.5 k\Omega \text{ to } 3.6 V$ | | | 0.3 | V | | V <sub>OH</sub> | HIGH Level Output Voltage <sup>(17)</sup> | $R_L = 15k\Omega$ to GND | 2.8 | | 3.6 | V | | Leakage Curre | nt | | * | • | • | | | I <sub>OFF</sub> | Input Leakage Current Off State | | | | ±1.0 | μA | | | CAPACITANCE | | • | • | • | • | | C <sub>I/O</sub> | I/O Capacitance | Terminal to GND | | | 20.0 | pF | | Resistance | - | • | | | | | <sup>16.</sup> If $V_{CCIO} \ge V_{REG_i}$ leakage current is higher than specified. | Symbol | Parameter | Conditions | Limits<br>-40°C to +85°C | | | Units | |-------------------|-----------------------------------------|-------------------------------|--------------------------|------|------|-------| | Cymbol | i didiliotoi | Conditions | Min. | Typ. | Max. | Omio | | Z <sub>DRV</sub> | Driver Output Impedance <sup>(18)</sup> | | 34.0 | 41.0 | 44.0 | Ω | | Z <sub>IN</sub> | Driver Input Impedance | | 10.0 | | | ΜΩ | | R <sub>SW</sub> | Switch Resistance | | | | 10.0 | Ω | | V <sub>TERM</sub> | Termination Voltage <sup>(19)(20)</sup> | R <sub>PU</sub> Upstream Port | 3.0 | | 3.6 | V | #### Notes: - 17. If $V_{OH}$ minimum = $V_{REG}$ 0.2V. - 18. Includes external resistors of $27\Omega$ on both D+ and D- terminals. - 19. This voltage is available at terminal $V_{\mbox{\scriptsize PU}}$ and $V_{\mbox{\scriptsize REG}}$ - 20. Minimum voltage is 2.7V in the suspend mode. #### **AC Electrical Characteristics** #### A I/O Terminals Full Speed Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CC}$ = 4.0V to 5.5V or $V_{REG}$ = 3.0V to 3.6V, $V_{CCIO}$ = 1.65V to 3.6V, $C_L$ = 50 pF; $R_L$ = 1.5K on D+ to $V_{PU}$ . | | | Limits -40°C to +85°C | | | Unit | |---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Conditions | | | | | | | | Min. | Тур. | Max. | | | eristics | 1 | | I | | I | | Output Rise Time | C <sub>L</sub> = 50 - 125 pF | 4.0 | | 20.0 | | | | 10% to 90% | | | | ns | | Output Fall Time | Figure 8, 12 | 4.0 | | 20.0 | | | Rise/Fall Time Match | t <sub>F</sub> / t <sub>R</sub> Excludes First Transition from Idle State | 90.0 | | 111.1 | % | | Output Signal Crossover Voltage (21) | Excludes First Transition from Idle State see Waveform | | | 2.0 | V | | | | | 1 | | 1 | | Propagation Delay | Figures 0.12 | | | 10.0 | ns | | $(V_p/V_{po}, V_m/V_{mo} \text{ to D+/D-})$ | Figures 9,12 | | | 10.0 | 115 | | Driver Disable Delay | Figures 11 12 | | | 15.0 | ns | | (OE to D+/D-) | rigures 11,12 | | | 13.0 | 115 | | Driver Enable Delay | Figures 11 13 | | | 15.0 | ns | | (OE to D+/D-) | Figures 11,13 | | | 13.0 | 113 | | 9 | | | | | | | Propagation Delay (Diff) | Figures 10 14 | | | 15.0 | ns | | (D+/D- to Rev) | 1 190103 10,17 | | | 13.0 | 113 | | Single-Ended Receiver Propagation Delay | Figures 10 14 | | | 18.0 | ns | | $(D+/D- to V_p/V_{po}, V_m/V_{mo})$ | i iguico 10,17 | | | 10.0 | 113 | | | Propagation Delay (Vp/Vpo, Vm/Vmo to D+/D-) Driver Enable Delay (OE to D+/D-) Propagation Delay (OE to D+/D-) Single-Ended Receiver Propagation Delay (D+/D- to Rev) Single-Ended Receiver Propagation Delay | Output Rise Time Output Fall Time Rise/Fall Time Match Output Signal Crossover Voltage (21) Propagation Delay (V <sub>p</sub> /V <sub>po</sub> , V <sub>m</sub> /V <sub>mo</sub> to D+/D-) Driver Disable Delay (OE to D+/D-) Propagation Delay (Diff) (D+/D- to Rev) Single-Ended Receiver Propagation Delay CL = 50 - 125 pF 10% to 90% Figure 8, 12 Excludes First Transition from Idle State Excludes First Transition from Idle State see Waveform Figures 9,12 Figures 11,12 | Min. Pristics Output Rise Time Output Fall Time Rise/Fall Time Match Output Signal Crossover Voltage (21) Propagation Delay (V <sub>p</sub> /V <sub>po</sub> , V <sub>m</sub> /V <sub>mo</sub> to D+/D-) Driver Disable Delay (OE to D+/D-) Propagation Delay (Diff) (D+/D- to Rev) Single-Ended Receiver Propagation Delay Figures 10,14 CL = 50 - 125 pF 10% to 90% Figure 8, 12 4.0 4.0 Excludes First Transition from Idle State Excludes First Transition from Idle State see Waveform 1.3 Figures 9,12 Figures 11,12 | $ \begin{array}{ c c c c c } \hline \textbf{Parameter} & \textbf{Conditions} & \hline \textbf{-40}^{\circ}\textbf{C} \text{ to } + 20 $ | $ \begin{array}{ c c c c c } \hline \textbf{Parameter} & \textbf{Conditions} & \hline \textbf{-40^{\circ}C to +85^{\circ}C} \\ \hline \textbf{Min.} & \textbf{Typ.} & \textbf{Max.} \\ \hline \textbf{Min.} & \textbf{Typ.} & \textbf{Max.} \\ \hline \textbf{Singustation} & \textbf{C}_{L} = 50 - 125 \text{ pF} & 4.0 & 20.0 \\ \hline \textbf{10\% to 90\%} & 4.0 & 20.0 \\ \hline \textbf{Cutput Fall Time} & \textbf{Figure 8, 12} & 4.0 & 20.0 \\ \hline \textbf{Rise/Fall Time Match} & \textbf{I}_{F}/\textbf{I}_{R} \text{ Excludes First Transition} & 90.0 & 111.1 \\ \hline \textbf{Output Signal Crossover Voltage} & \textbf{Excludes First Transition from Idle State see Waveform} & 1.3 & 2.0 \\ \hline \textbf{Propagation Delay} & \textbf{Figures 9,12} & 18.0 \\ \hline \textbf{Oriver Disable Delay} & \textbf{Figures 11,12} & 15.0 \\ \hline \textbf{Oriver Enable Delay} & \textbf{Figures 11,13} & 15.0 \\ \hline \textbf{Propagation Delay} & \textbf{Figures 11,13} & 15.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 15.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Receiver Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Propagation Delay} & \textbf{Figures 10,14} & 18.0 \\ \hline \textbf{Single-Ended Propagation Delay} & \textbf{Figures 10,14} & \textbf{Single-Ended Propagation Delay} & \textbf{Figures 10,14} & \textbf{Single-Ended Propagation Delay} \\$ | #### NOTES: 21. Not production tested; limits guaranteed by design. # **Typical Application Configurations** Figure 6. Upstream Connection in Bypass Mode with Differential Outputs Figure 7. Downstream Connection in Normal Mode with Differential Outputs #### **AC Waveforms** Figure 8. Rise and Fall Times Figure 9. $V_{po}$ , $V_{mo}$ to D+/D- # D- 0.8V VCRS Figure 10. D+/D- to $R_{\text{CV}}\!,\,V_{\text{po}}\!/V_{\text{p}}$ and $V_{\text{mo}}\!/V_{\text{m}}$ Figure 11. OE to D+/D- #### **Test Circuits and Waveforms** $C_L$ = 50 pF Full Speed Propagation Delays $C_L$ = -125 pF Edge Rates only Figure 12. Load for D+/D- V = 0 for $t_{PZH}$ , $t_{PHZ}$ $V = V_{REG}$ for $t_{PZL}$ Figure 13. Load for Enable and Disable Times Figure 14. Load for $\rm V_m/\rm V_{mo}, \rm V_{p/}\rm V_{po}$ and RCV # **Tape and Reel Specification** #### Tape Format for MHBCC and MLP | Package Designator | Tape Section | Number Cavities | Cavity Status | Cover Tape<br>Status | |--------------------|--------------------|-----------------|---------------|----------------------| | | Leader (Start End) | 125 (typ) | Empty | Sealed | | MHX/MPX | Carrier | 2500/3000 | Filled | Sealed | | | Trailer (Hub End) | 75 (typ) | Empty | Sealed | #### TAPE DIMENSIONS Dimensions are in inches (millimeters) unless otherwise specified. NOTES: unless otherwise specified - 1. Cummulative pitch for feeding holes and cavities (chip pockets) not to exceed 0.008[0.20] over 10 pitch span. - Smallest allowable bending radius. Thru hole inside cavity is centered within cavity. - 4. Tolerance is ±0.002[0.05] for these dimensions on all 12mm tapes. 5. Ao and Bo measured on a plane 0.120[0.30] above the bottom of the pocket. - 6. Ko measured from a plane on the inside bottom of the pocket to the top surface of the carrier. - 7. Pocket position relative to sprocket hole measured as true position of pocket. Not pocket hole. - 8. Controlling dimension is millimeter. Diemension in inches rounded. #### **REEL DIMENSIONS** Dimensions are in inches (millimeters) unless otherwise specified. | Tape Size | Α | В | С | D | N | W1 | W2 | |-----------|------|--------|---------|---------|-------|--------|--------| | 12 mm | 13.0 | 0.059 | 0.512 | 0.795 | 7.008 | 0.488 | 0.724 | | 12 111111 | 330 | (1.50) | (13.00) | (20.20) | (178) | (12.4) | (18.4) | THIS DRAWING IS THE PROPERTY OF FAIRCHILD SEMICONDUCTOR CORPORATION. NO USE THEREOF SHALL BE MADE OTHER THAN AS A REFERENCE FOR PROPOSALS AS SUBMITTED TO FAIRCHILD SEMICONDUCTOR CORPORATION FOR JOBS TO BE EXECUTED IN CONFORMITY WITH SUCH PROPOSALS UNLESS THE CONSENT OF SAID FAIRCHILD SEMICONDUCTOR CORPORATION HAS PREVIOUSLY BEEN OBTAINED. NO PART OF THIS DRAWING SHALL BE COPIED OR DUP-LICATED OR ITS CONTENTS DISCLOSED. THE INFORMATION CONTAINED ON THIS DRAWING IS CONFIDENTIAL AND PROPRIETARY. | | REVISIONS | | | | | | | |-----|-----------------------------|------|-----------|----------|--|--|--| | LTR | DESCRIPTION | EDCN | DATE | BY/APP'D | | | | | Α | RELEASE TO DOCUMENT CONTROL | | 25-2-2004 | FEITAN | | | | **BOTTOM VIEW** RECOMMENDED LAND PATTERN ## NOTES: - A. NO JEDEC REGISTRATION - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 | | | PROVALS | DATE | EALB | CHI | | | | |--|--------------|-----------|------------|--------|---------|---------------------|-------------------------------|-----| | | DRAWN | FEITAN | 09-02-2004 | SEMICO | NDUC. | Bayan<br>TOR⊛11900, | Lepas, FIZ,<br>Penang, Malays | ia. | | | DFTG. C | енк. | | | | | | | | | ENGR. C | снк. | | 14L | D, MI | LP, 2.51 | MM SQUARE | - | | | | | | 1 | | | | | | | | PROJECTIO | N _ | SCALE | SIZE | DRAWING NUMBER | | REV | | | INCH<br>EMM3 | | N/A | N/A | MKT- | -MLP14D | Α | | | | | | DO NOT | SCALE | DRAWING | SHEET 1 of | 1 | | RECOMMENDED LAND PATTERN **BOTTOM VIEW** 1 45 MAX -DETAIL A 0.50 13 0.50 #### NOTES: A. SIMILAR TO JEDEC REGISTRATION MO-217, 0.73 B. DIMENSIONS ARE IN MILLIMETERS. (3.10) (2.90) [2.50] [2.45] PIN #1 IDENT - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 - D. LANDPATTERN RECOMMENDATION IS PER FSC INTERNAL DESIGN - E. DRAWING FILENAME: MLP16HBrev4 | APPROVALS | DATE | EAID | | | | | |--------------|----------|---------------------------------------------------|---------|----------------|------------|-----| | L. England | 7-6-2009 | FAIRCHILD<br>SEMICONDUCTOR® | | | | | | S. Martin | 7-6-2009 | 161 | | D IED | EC MO 21 | 7 | | ENGR. CHK. | | 16LD, MLP, JEDEC MO-217<br>EQUIVALENT, 3MM SQUARE | | | | ′ | | | | | | | | ?⊨ | | | | EQUIVALENT, SIVIN OQUARE | | | <b>`</b> ∟ | | | PROJECTIO | N | SCALE | SIZE | DRAWING NUMBER | | REV | | | | N/A | N/A | MK | Γ-MLP16HB | 4 | | INCH<br>[MM] | | DO NOT | SCALE I | ORAWING | SHEET 1of | 1 | #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. AccuPower™ FRFET® Global Power Resource SM Auto-SPM™ Build it Now™ Green FPS™ CorePLUS™ Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™ ISOPLANAR™ MICROCOUPLER™ MegaBuck™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ OptoHiT™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® $\mathsf{CorePOWER}^{\scriptscriptstyle\mathsf{TM}}$ CROSSVOLT™ $\mathsf{CTL}^{\mathsf{TM}}$ Current Transfer Logic™ DEUXPEED® Dual Cool™ EcoSPARK® EfficientMax™ ® Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT® FAST® FastvCore™ FETBench™ FlashWriter® **FPS™** F-PFS™ PDP SPM™ Power-SPM™ PowerTrench® PowerXS<sup>TM</sup> Programmable Active Droop™ QFET<sup>0</sup> QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS™ SyncFET™ Sync-Lock™ SYSTEM® GENERAL The Power Franchise® bwer franchise TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TriFault Detect™ TRUECURRENT™\* μSerDes™ Ultra FRFET™ UniFET™ **VCXTM** VisualMax™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Somman of Tornic | | | | | | | |--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Datasheet Identification | | Definition | | | | | | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | | | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | | | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | | | | | Rev 147 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative