# 3.3V CMOS 16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS AND 5 VOLT TOLERANT I/O ### IDT74LVCR162245A ### **FEATURES:** - Typical tsk(o) (Output Skew) < 250ps</li> - ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) - Vcc = 3.3V ± 0.3V, Normal Range - Vcc = 2.7V to 3.6V, Extended Range - CMOS power levels (0.4 w typ. static) - · All inputs, outputs, and I/O are 5V tolerant - · Supports hot insertion - · Available in SSOP and TSSOP packages ## **DRIVE FEATURES:** - · Balanced Output Drivers: ±12mA - · Low switching noise ## **APPLICATIONS:** - 5V and 3.3V mixed voltage systems - · Data communication and telecommunication systems ## **DESCRIPTION:** This 16-bit bus transceiver is built using advanced dual metal CMOS technology. This high-speed, low power transceiver is ideal for asynchronous communication between two busses (A and B). The Direction and Output Enable controls are designed to operate this device as either two independent 8-bit transceivers or one 16-bit transceiver. The direction control pin (DIR) controls the direction of data flow. The output enable pin $(\overline{OE})$ overrides the direction control and disables both ports. All inputs are designed with hysteresis for improved noise margin. All pins can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V supply system. The LVCR162245A has series resistors in the device output structure which will significantly reduce line noise when used with light loads. The driver has been designed to drive $\pm 12$ mA at the designated threshold levels. # FUNCTIONAL BLOCK DIAGRAM IDT and the IDT logo is a registered trademark of Integrated Device Technology, Inc. INDUSTRIAL TEMPERATURE RANGE **JULY 2015** ## **PIN CONFIGURATION** SSOP/ TSSOP TOP VIEW ## ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Description | Max | Unit | |----------------------|-----------------------------------------------|--------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +6.5 | ٧ | | VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND | -0.5 to +6.5 | V | | Tstg | Storage Temperature | -65 to +150 | °C | | lout | DC Output Current | -50 to +50 | mA | | lik<br>lok | Continuous Clamp Current,<br>VI < 0 or Vo < 0 | <b>-</b> 50 | mA | | lcc<br>lss | Continuous Current through each Vcc or GND | ±100 | mA | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Vcc terminals. - 3. All terminals except Vcc. ## CAPACITANCE ( $TA = +25^{\circ}C$ , F = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit | |--------|--------------------------|------------|------|------|------| | CIN | Input Capacitance | VIN = 0V | 4.5 | 6 | рF | | Соит | Output Capacitance | Vout = 0V | 6.5 | 8 | рF | | CI/O | I/O Port Capacitance | VIN = 0V | 6.5 | 8 | pF | ### NOTE: 1. As applicable to the device type. ## **PIN DESCRIPTION** | Pin Names | Description | | |----------------------------------------|----------------------------------|--| | xŌĒ | Output Enable Input (Active LOW) | | | xDIR | Direction Control Input | | | x A x Side A Inputs or 3-State Outputs | | | | хВх | Side B Inputs or 3-State Outputs | | # FUNCTION TABLE (EACH 8-BIT SECTION)(1) | Inputs | | | | |-------------------|------|---------------------|--| | х <mark>ОЕ</mark> | xDIR | Outputs | | | L | L | Bus B Data to Bus A | | | L | Н | Bus A Data to Bus B | | | Н | Х | Isolation | | #### NOTE: 1. H = HIGH Voltage Level X = Don't Care L = LOW Voltage Level ## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified: Operating Condition: TA = -40°C to +85°C | Symbol | Parameter | Test Con | ditions | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------------|-----------------------------------------------------|-----------------------------------------------------|------------------|------|---------------------|------|------| | VIH | Input HIGH Voltage Level | Vcc = 2.3V to 2.7V | | 1.7 | _ | _ | V | | | | Vcc = 2.7V to 3.6V | | 2 | _ | _ | | | VIL | Input LOW Voltage Level | Vcc = 2.3V to 2.7V | | T - | _ | 0.7 | V | | | | Vcc = 2.7V to 3.6V | | _ | _ | 0.8 | | | lıн<br>lıL | Input Leakage Current | Vcc = 3.6V | VI = 0 to 5.5V | _ | _ | ±5 | μА | | lozh<br>lozl | High Impedance Output Current (3-State Output pins) | Vcc = 3.6V | Vo = 0 to 5.5V | _ | _ | ±10 | μΑ | | loff | Input/Output Power Off Leakage | $VCC = 0V$ , $VIN or VO \le 5.5V$ | | T - | _ | ±50 | μΑ | | Vik | Clamp Diode Voltage | Vcc = 2.3V, lin = -18mA | | _ | -0.7 | -1.2 | V | | VH | Input Hysteresis | Vcc = 3.3V | | _ | 100 | _ | mV | | ICCL<br>ICCH | Quiescent Power Supply Current | Vcc = 3.6V | VIN = GND or Vcc | _ | _ | 10 | μΑ | | Iccz | | $3.6 \le Vin \le 5.5V^{(2)}$ | | _ | _ | 10 | | | ∆lcc | Quiescent Power Supply Current<br>Variation | One input at Vcc - 0.6V, other inputs at Vcc or GND | | _ | _ | 500 | μΑ | ### NOTES: - 1. Typical values are at Vcc = 3.3V, +25°C ambient. - 2. This applies in the disabled state only. # **OUTPUT DRIVE CHARACTERISTICS** | Symbol | Parameter | Test Con | ditions <sup>(1)</sup> | Min. | Max. | Unit | |--------|---------------------|--------------------|------------------------|---------|------|------| | Voн | Output HIGH Voltage | Vcc = 2.3V to 3.6V | Iон = - 0.1mA | Vcc-0.2 | _ | V | | | | Vcc = 2.3V | IOH = -4mA | 1.9 | _ | | | | | | Iон = -6mA | 1.7 | _ | | | | | Vcc = 2.7V | Iон = -4mA | 2.2 | _ | | | | | | Iон = - 8mA | 2 | _ | | | | | Vcc = 3V | Iон = -6mA | 2.4 | _ | | | | | | Iон = - 12mA | 2 | _ | | | Vol | Output LOW Voltage | Vcc = 2.3V to 3.6V | IoL = 0.1mA | _ | 0.2 | V | | | | Vcc = 2.3V | IoL = 4mA | _ | 0.4 | | | | | | IoL = 6mA | _ | 0.55 | | | | | Vcc = 2.7V | IoL = 4mA | _ | 0.4 | | | | | | IoL = 8mA | _ | 0.6 | | | | | Vcc = 3V | IoL = 6mA | _ | 0.55 | | | | | | IoL = 12mA | _ | 0.8 | | #### NOTE: <sup>1.</sup> VIH and VIL must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range. TA = - 40°C to + 85°C. # OPERATING CHARACTERISTICS, Vcc = 3.3V ± 0.3V, Ta = 25°C | Symbol | Parameter | Test Conditions | Typical | Unit | |--------|----------------------------------------------------------------|---------------------|---------|------| | CPD | Power Dissipation Capacitance per Transceiver Outputs enabled | CL = 0pF, f = 10Mhz | 39 | pF | | CPD | Power Dissipation Capacitance per Transceiver Outputs disabled | | 4 | | # SWITCHING CHARACTERISTICS(1) | | | Vcc = | 2.7V | Vcc = 3.3 | V ± 0.3V | | |--------------|----------------------------|-------|------|-----------|----------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | tPLH | Propagation Delay | _ | 5.7 | 1.5 | 4.8 | ns | | tPHL | xAx to xBx, xBx to xAx | | | | | | | <b>t</b> PZH | Output Enable Time | _ | 7.9 | 1.5 | 6.3 | ns | | tpzl | xOE to xAx or xBx | | | | | | | tpHZ | Output Disable Time | _ | 8.3 | 2.2 | 7.4 | ns | | tPLZ | xOE to xAx or xBx | | | | | | | tsk(o) | Output Skew <sup>(2)</sup> | _ | _ | _ | 500 | ps | ### NOTES: - 1. See TEST CIRCUITS AND WAVEFORMS. $T_A = -40^{\circ}C$ to $+85^{\circ}C$ . - 2. Skew between any two outputs of the same package and switching in the same direction. # TEST CIRCUITS AND WAVEFORMS ## **TEST CONDITIONS** | Symbol | $Vcc^{(1)} = 3.3V \pm 0.3V$ | Vcc <sup>(1)</sup> =2.7V | Vcc <sup>(2)</sup> =2.5V±0.2V | Unit | |--------|-----------------------------|--------------------------|-------------------------------|------| | VLOAD | 6 | 6 | 2 x Vcc | V | | VIH | 2.7 | 2.7 | Vcc | V | | VT | 1.5 | 1.5 | Vcc/2 | V | | VLZ | 300 | 300 | 150 | mV | | VHZ | 300 | 300 | 150 | mV | | CL | 50 | 50 | 30 | pF | Test Circuit for All Outputs #### **DEFINITIONS:** CL = Load capacitance: includes jig and probe capacitance. RT = Termination resistance: should be equal to ZouT of the Pulse Generator. ### NOTES: - 1. Pulse Generator for All Pulses: Rate $\leq$ 10MHz; tF $\leq$ 2.5ns; tR $\leq$ 2.5ns. - 2. Pulse Generator for All Pulses: Rate $\leq$ 10MHz; tF $\leq$ 2ns; tR $\leq$ 2ns. ## **SWITCH POSITION** | Test | Switch | |-----------------------------------------|--------| | Open Drain<br>Disable Low<br>Enable Low | Vload | | Disable High<br>Enable High | GND | | All Other Tests | Open | tsk(x) = |tplh2 - tplh1| or |tphl2 - tphl1| Output Skew - tsk(x) ### NOTES: - 1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs. - 2. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank. ### Propagation Delay ## Enable and Disable Times #### NOTE: 1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH. Set-up, Hold, and Release Times LVC Link ## ORDERING INFORMATION ## DATASHEET DOCUMENT HISTORY 07/28/2015 Pg. 6 Updated the ordering information by removing non RoHS parts and adding Tape and Reel information. ### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) # **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/