## Description The 8V79S680 is a fully integrated, clock and SYSREF signal fanout buffer for JESD204B applications. It is designed as a high-performance clock and converter synchronization solution for wireless base station radio equipment boards with JESD204B subclass 0, 1, and 2 compliance. The main function of the device is the distribution and fanout of high-frequency clocks and low-frequency system reference signals generated by a JESB204B clock generator such as the IDT 8V19N480, extending its fanout capabilities and providing additional phase-delay. The 8V79S680 is optimized to deliver very low phase noise clocks and precise, phase-adjustable SYSREF synchronization signals as required in GSM, WCDMA, LTE, LTE-A radio board implementations. Low-skew outputs, low device-to-device skew characteristics and fast output rise/fall times help the system design to achieve deterministic clock and SYSREF phase relationship across devices. The device distributes the input clock (CLK) and JESD204B SYSREF signals (REF) to four fanout channels. In each channel, both input clock and SYSREF signals are fanned-out to multiple clock (QCLK) and SYSREF (QREF) outputs. Clock signals can be frequency-divided in each channel. Configurable phase-delay circuits are available for both clock and SYSREF signals. The propagation delays in all signal paths are fully deterministic to support fixed phase relationships between clock and SYSREF signals within one device. Clock divider can be bypassed for low-latency clock paths. The device facilitates synchronization between frequency dividers within the device and across multiple devices, removing phase ambiguity introduced in dividers between power and configuration cycles. Each channel supports clock frequencies up to 3GHz. In an alternative configuration, for instance JESD204B subclass 0 and 2, the SYSREF (QREF) outputs can be configured as regular clock outputs adding additional clock fanout to the device. All outputs are very flexible in amplitude configuration, output signal termination and allow both DC and AC coupling. Outputs can be disabled and powered-down when not used. The SYSREF output pre-bias feature supports prevention of power-on glitches and enables AC-coupling of the system synchronization signals. The device is configured through a 3-wire SPI serial interface. The device is packaged in a lead-free (RoHS 6) 64-lead VFQFPN package. The extended temperature range supports wireless infrastructure, telecommunication and networking end equipment requirements. The device is a member of the high-performance clock family from IDT. # Typical Applications - JESD204B low phase noise clock and SYSREF signal distribution - Supports JESD204 subclass 0, 1 and 2 - Clock distribution device for jitter-sensitive ADC and DAC circuits - Wireless infrastructure - Radar and imaging - Instrumentation and medical ### **Features** - Supports high-speed, low phase noise converter clocks - Distribution, fanout, phase-delay of clock and SYSREF signals - Very low output noise floor: -158.8dBc/Hz noise floor (245.76MHz) - Supports clock frequencies up to 3GHz, including clock output frequencies of 983.04MHz, 491.52MHz, 245.76MHz, and 122.88MHz - 4 output channels with a total of 16 differential outputs, organized in: - 8 dedicated clock outputs - 8 outputs configurable as SYSREF outputs with individual phase delay stages, or configurable as additional clock outputs - Each channel contains: - Frequency dividers: ÷1, ÷2, ÷4, ÷6, ÷8, ÷12, ÷16 - · Clock phase delay circuits - Clock phase delay circuits - Clock: delay unit is the clock period; 256 steps - SYSREF: Configurable precision phase delay circuits: 8 steps of 131ps, 262ps, 393ps, or 524ps - Flexible differential outputs: - LVDS/LVPECL configurable - Amplitude configurable - · Power-down modes for unused outputs - Supports DC and AC coupling - QREF (SYSREF) output pre-bias feature to prevent glitches when turning output on or off - Supply voltage: - 3.3V core and signal I/O - 1.8V Digital control SPI I/O (3.3V-tolerant inputs) - 64 VFQFPN package (9 × 9 × 0.85 mm) - Ambient temperature range: -40°C to +85°C # Contents | Description | | |------------------------------------------------------------------------|------| | Typical Applications | 1 | | Features | 1 | | Contents | 2 | | Block Diagram | 3 | | Pin Assignments | 4 | | Pin Descriptions | 5 | | Principles of Operation | 7 | | Overview | . 7 | | Signal Flow | . 7 | | Clock Channel Divider | . 7 | | Phase Delay | 8 | | Delay Calibration Block (DCB) | 8 | | QCLK to SYSREF Phase Alignment | . 10 | | Differential Outputs | | | Device Startup, Reset, and Synchronization | | | Changing Frequency Dividers and Phase Delay Values | | | SPI Interface | | | Register Descriptions | . 16 | | Channel and Clock Output Registers | | | QREF Output State Registers | | | SYSREF Control Registers | | | General Control Registers | | | Electrical Characteristics | | | Absolute Maximum Ratings | | | Pin Characteristics | | | DC Characteristics | | | AC Characteristics | | | Additive Clock Phase Noise Characteristics | | | Application Information | | | Termination for QCLK_y, QREF_r LVDS Outputs (STYLE = 0) | | | AC Termination for QCLK_y, QREF_r LVDS Outputs (STYLE = 0) | | | Termination for QCLK_y, QREF_r LVPECL Outputs (STYLE = 1) | | | Package Exposed Pad Thermal Release Path | | | Thermal Characteristics | | | Case Temperature Considerations | | | Example Calculation for Junction Temperature (TJ): TJ = TCB + YJB x PD | | | Package Outline Drawings | | | Ordering Information | | | Marking Diagram | | | Glossary | | | Revision History | . 45 | # **Block Diagram** Figure 1. Block Diagram # Pin Assignments Figure 2. Pin Assignments 9 x 9 x 0.85 mm 64-VFQFPN Package (Top View) # Pin Descriptions Table 1. Pin Descriptions | Number | Name | Type <sup>[a]</sup> | Description | | |-----------|-------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--| | 1,<br>2 | QREF_B0,<br>nQREF_B0 | Output | Differential SYSREF/clock output QREF_B0. LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. | | | 3,<br>4 | QREF_B1,<br>nQREF_B1 | Output | Differential SYSREF/clock output QREF_B1. LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. | | | 5 | V <sub>DD_QREFB</sub> | Power | Positive supply voltage (3.3V) for the QREF_B[1:0] outputs. | | | 6 | V <sub>DD_QCLKB</sub> | Power | Positive supply voltage (3.3V) for the QCLK_B[1:0] outputs. | | | 7,<br>8 | QCLK_B0,<br>nQCLK_B0 | Output | Differential clock output QCLK_B0. Configurable LVPECL/LVDS style and amplitude. | | | 9,<br>10 | QCLK_B1,<br>nQCLK_B1 | Output | Differential clock output QCLK_B1. Configurable LVPECL/LVDS style and amplitude. | | | 11 | V <sub>DD_QCLKB</sub> | Power | Positive supply voltage (3.3V) for the QCLK_B[1:0] outputs. | | | 12 | V <sub>DD_QREFC</sub> | Power | Positive supply voltage (3.3V) for the QREF_C[1:0] outputs. | | | 13,<br>14 | QREF_C0,<br>nQREF_C0 | Output | Differential SYSREF/clock output QREF_C0. LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. | | | 15,<br>16 | QREF_C1,<br>nQREF_C1 | Output | Differential SYSREF/clock output QREF_C1. LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. | | | 17 | V <sub>DD_QREFC</sub> | Power | Positive supply voltage (3.3V) for the QREF_C[1:0] outputs. | | | 18 | V <sub>DD_QCLKC</sub> | Power | Positive supply voltage (3.3V) for the QCLK_C[1:0] outputs. | | | 19,<br>20 | QCLK_C0,<br>nQCLK_C0 | Output | Differential clock output QCLK_C0. Configurable LVPECL/LVDS style and amplitude. | | | 21,<br>22 | QCLK_C1,<br>nQCLK_C1 | Output | Differential clock output QCLK_C1. Configurable LVPECL/LVDS style and amplitude. | | | 23 | V <sub>DD_QCLKC</sub> | Power | Positive supply voltage (3.3V) for the QCLK_C[1:0] outputs. | | | 24 | V <sub>DD_QREFD</sub> | Power | Positive supply voltage (3.3V) for the QREF_D outputs. | | | 25,<br>26 | QREF_D,<br>nQREF_D | Output | Differential SYSREF/clock output QREF_D. LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. | | | 27 | V <sub>DD_QREFD</sub> | Power | Positive supply voltage (3.3V) for the QREF_D outputs. | | | 28 | V <sub>DD_QCLKD</sub> | Power | Positive supply voltage (3.3V) for the QCLK_D outputs. | | | 29,<br>30 | QCLK_D,<br>nQCLK_D | Output | Differential clock output QCLK_D. Configurable LVPECL/LVDS style and amplitude. | | | 31 | V <sub>DD_QCLKD</sub> | Power | Positive supply voltage (3.3V) for the QCLK_D outputs. | | | 32 | V <sub>DD_QREFA01</sub> | Power | Positive supply voltage (3.3V) for the QREF_A[1:0] outputs. | | | 33,<br>34 | nQREF_A0,<br>QREF_A0 | Output | Differential SYSREF/clock output QREF_A0. LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. | | | 35,<br>36 | nQREF_A1,<br>QREF_A1 | Output | Differential SYSREF/clock output QREF_A1. LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. | | | 37 | V <sub>DD_QREFA01</sub> | Power | Positive supply voltage (3.3V) for the QREF_A[1:0] outputs. | | | 38 | V <sub>DD_QCLKA</sub> | Power | Positive supply voltage (3.3V) for the QCLK_A[2:0] outputs. | | Table 1. Pin Descriptions (Cont.) | Number | Name | Тур | e <sup>[a]</sup> | Description | | | |---------------------|------------------------|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 39,<br>40 | nQCLK_A0,<br>QCLK_A0 | Output | | Differential clock output QCLK_A0. Configurable LVPECL/LVDS style and amplitude. | | | | 41,<br>42 | nQCLK_A1,<br>QCLK_A1 | Output | | Differential clock output QCLK_A1. Configurable LVPECL/LVDS style and amplitude. | | | | 43,<br>44 | nQCLK_A2,<br>QCLK_A2 | Output | | Differential clock output QCLK_A2. Configurable LVPECL/LVDS style and amplitude. | | | | 45 | V <sub>DD_QCLKA</sub> | Power | | Positive supply voltage (3.3V) for the QCLK_A[2:0] outputs. | | | | 46 | V <sub>DD_QREFA2</sub> | Power | | Positive supply voltage (3.3V) for the QREF_A2 output. | | | | 47,<br>48 | nQREF_A2,<br>QREF_A2 | Output | | Differential SYSREF/clock output QREF_A2. LVDS style for SYSREF operation, configurable LVPECL/LVDS style and amplitude for clock operation. | | | | 49 | V <sub>DD_QREFA2</sub> | Power | | Positive supply voltage (3.3V) for the QREF_A2 output. | | | | 50 | $V_{DD\_REF}$ | Power | | Positive supply voltage (3.3V) for the differential SYSREF input REF, nREF | | | | 51, 52 | REF, nREF | Input | | SYSREF inverting and non-inverting differential input. Compatible with LVPECL and LVDS signals. REF and nREF are internally $50\Omega$ terminated to the VTR pin | | | | 53 | VTR | - | | Internal termination for the differential clock input REF, nREF. Both REF and nREF inputs are internally terminated $50\Omega$ to this pin. See input termination information in Application Information. | | | | 54 | $V_{DD\_REF}$ | Power | | Positive supply voltage (3.3V) for the differential SYSREF input REF, nREF | | | | 55 | RES_CAL | Analog | | Connect a 2.8 k $\Omega$ (1%) resistor to GND for output current calibration. | | | | 56 | V <sub>DD_CLK</sub> | Power | | Positive supply voltage (3.3V) for the differential device clock input CLK, nCLK. | | | | 57 | VTC | - | | Internal termination for the differential clock input CLK, nCLK. Both CLK and nCLK inputs are internally $50\Omega$ terminated to the VTR pin. See input termination information in Application Information. | | | | 58, 59 | nCLK, CLK | Input | | Device clock inverting and non-inverting differential clock input. Compatible with LVPECL and LVDS signals. CLK and nCLK are internally terminated to VTC through $50\Omega$ . | | | | 60 | V <sub>DD_CLK</sub> | Power | | Positive supply voltage (3.3V) for the differential device clock input CLK, nCLK. | | | | 61 | SDAT | Input/<br>Output | | Serial Control Port SPI Mode Data Input and Output. 1.8V LVCMOS/LVTTL interface levels. 3.3V tolerant when input. | | | | 62 | SCLK | Input | PD | Serial Control Port SPI Mode Clock Input. 1.8V LVCMOS/LVTTL interface levels. 3.3V-tolerant when input. | | | | 63 | nCS | Input | PU | Serial Control Port SPI Chip Select Input. 1.8V LVCMOS/LVTTL interface levels and 3.3V tolerant. | | | | 64 | V <sub>DD_SPI</sub> | Power | | Positive supply voltage (3.3V) for the SPI interface. | | | | Exposed<br>Pad (EP) | GND | Power | | Ground supply voltage (GND) and ground return path. Connect to board GND (0V). | | | <sup>[</sup>a] Internal pull-up (PU) and pull-down (PD) resistors are indicated in parentheses. See Table 22 for values. ## Principles of Operation #### Overview The 8V79S680 is a JESD204B Fanout Buffer with Configurable Phase Delay. The device supports the division, phase-delay and distribution of high-frequency clocks (input: CLK, nCLK) and the fanout and phase-delay of low-frequency synchronization (SYSREF) signals (input: REF/nREF). Clock and SYSREF signal paths are independent and are organized in channels, with each channel consisting of several clock and SYSREF outputs. Outputs are configurable with support for LVPECL, LVDS and four amplitude settings. Individual channels and unused circuit blocks support a powered-down state for reduced power consumption operation. The register map, accessible through a SPI interface with read-back capability controls the main device settings. ## Signal Flow The device offers four channels with the names A, B, C and D. Each channel supports individual frequency-division, phase-delay and fan-out functions of the input clock to a total of eight QCLK\_y clock outputs; each channel also distributes the SYSREF input signal to multiple QREF\_r outputs with individual per-output phase delay capability. The central clock distribution ensures low skew clock outputs within each channel; outputs are synchronous across channels (independent on the divider setting) on the incident rising clock edge for all outputs with equal phase delay settings. SYSREF output are synchronous with each other for equal phase-delay settings. QCLK\_y and QREF\_r outputs will be phase-locked to each other if the CLK and REF inputs are phase-locked. The phase-delay capability in each signal path can be used to establish repeatable and deterministic clock to SYSREF phase relationships at the outputs. The CLK and QREF signal paths are optimized for channel isolation. allowing high-speed clocks of 983.04MHz, 1474.56MHz or 1966.08MHz (up to 3GHz) and lower-speed SYSREF signals at e.g. 7.68MHz or 9.6MHz with a minimum of signal crosstalk and spurious signals. #### Clock Channel Divider Each of the four independent frequency dividers $N_A$ - $N_D$ can be individually set to the divider values $\div 1$ , $\div 2$ , $\div 4$ , $\div 6$ , $\div 8$ , $\div 12$ , $\div 16$ . The dividers are synchronous and have an equal propagation delay on the incident edge. See Table 2 for the supported frequency divider settings. Table 2. N<sub>A-D</sub> Frequency Divider Settings | N <sub>A-D</sub> | Clock Divider | |------------------|------------------------------------| | 000 | ÷1 Divider bypass and powered down | | 001 | ÷2 | | 010 | ÷4 | | 011 | ÷6 | | 100 | ÷8 | | 101 | ÷12 | | 110 | ÷16 | | 111 | Not defined | ## Phase Delay Output phase delay is independently supported on each clock channel and each SYSREF output. The delay unit of the clock channel phase-delay circuits $\Phi_{Cl,K,x}$ is a function of the frequency $f_{lN}$ applied to CLK input: $1 \div f_{lN}$ The delay unit of the SYSREF phase-delay circuits $\Phi_{REF\_r}$ is a function of an internal oscillator frequency $f_{DCO}$ and the DLC multiplier setting. The oscillator is fully self-contained and located in delay calibration block (DCB). At startup, this oscillator is calibrated with the input frequency $f_{IN}$ as reference. After the calibration, the oscillator is turned-off to save power and to eliminate noise. See Table 3 for details on the delay unit, number of available steps and the delay range. Table 3. Delay Circuit Characteristics | Delay Circuit | Unit | Steps | Range | |-------------------------------|----------------------------------------|-------|---------------------------------------------| | Clock channel $\Phi_{CLK\_x}$ | 1 ÷ f <sub>IN</sub> | 256 | 256 ÷ f <sub>IN</sub> <sup>[a]</sup> | | | 1.017ns at f <sub>IN</sub> = 983.04MHz | | 0 to 259.3ns at f <sub>IN</sub> = 983.04MHz | | SYSREF $\Phi_{REF\_r}$ | T <sub>DCB</sub> <sup>[b]</sup> | 8 | 07 * T <sub>DCB</sub> <sup>[c]</sup> | | | DLC = 0: 131ps | | DLC = 0: 0 to 0.917ns | | | DLC = 1: 262ps | | DLC = 1: 0 to 1.834ns | | | DLC = 2: 393ps | | DLC = 2: 0 to 2.751ns | | | DLC = 3: 524ps | | DLC = 3: 0 to 3.668ns | <sup>[</sup>a] At f<sub>IN</sub> = 983.04MHz, the clock channel delay range is equal to 260.416ns and encompasses 32 periods of a 122.88MHz clock signal. # Delay Calibration Block (DCB) The DCB sets the *SYSREF* delay unit by providing a reference signal to the QREF\_*r* delay circuits. Figure 3 shows the functional diagram. The DCB requires configuration and calibration. Verification of the calibration is optional. Description. The DCB consists of an internal DCO running at $f_{DCO}$ = 983.04±20MHz, three frequency dividers $P_{DCB}$ , $M_{DCB}$ and N DCB and a digital hold circuit. The DCB input frequency is the device input frequency $f_{IN}$ at the differential CLK, nCLK input. The input frequency acts as a reference to lock the oscillator to a stable and known frequency. The output of the DCB is the effective delay unit $T_{DCB}$ which is approx. one eighth of the oscillator period multiplied by the DLC multiplier. The DLC multiplier extends the delay unit by a factor of 1, 2, 3 or 4. For instance, at a DCO frequency of 983.04MHz, DLC = 1 sets the SYSREF delay unit to 131ps; DLC = 2 sets the delay unit to 262ps, etc. Configuration. Select a desired delay unit and corresponding DLC multiplier from Table 4. DLC[1:0] also sets the $N_{DCB}$ divider. Then, find a $P_{DCB}$ and $M_{DCB}$ divider configuration to locate the oscillator frequency into the range of $f_{DCO}$ = 983.04MHz according to the formula in Figure 3. The DCO lock condition is $f_1 = f_2$ while both $f_1$ and $f_2$ must be lower than 200MHz. For instance, if $f_{IN}$ = 245.76MHz and the smallest possible SYSREF delay unit is desired, set DLC = 1 (DLC[1:0] = 00; also sets $N_{DCB}$ = ÷1). Then, set $P_{DCB}$ = ÷24 and $M_{DCB}$ = ÷96. As a result, $f_1 = f_2$ = 10.24MHz, $f_{DCO}$ = 983.04MHz. This example configuration results in a delay unit of measured: 131ps. Figure 5 shows more configuration examples. Calibration. Calibration requires a valid DCB configuration with the DCO locking to an input frequency. Setting DCB\_CAL = 1 starts an automatic calibration. At the end, the DCB\_CAL bit will clear, the delay unit value is stored digitally and the DCO, PDCB, MDCB and NDCB frequency dividers turn off. The QREF\_r delay circuits now use the stored constant delay unit. The delay unit remains digitally stored until the next power cycle. The DCB calibration must run once as part of the device startup procedure and must be re-run after each input frequency or DCB configuration change. <sup>[</sup>b] $T_{DCB} \sim DLC \div (8 \cdot f_{DCO})$ . $f_{DCO} = 983.04 MHz$ . DLC = 1, 2, 3 or 4. <sup>[</sup>c] SYSREF phase delay supports $\geq$ 8 delay stops within one input reference period for $f_{IN}$ = 254.76MHz to $f_{IN}$ = 983.04MHz. Verification. Verify a successful calibration by reading the DAC\_CODE value. $0 < DAC_CODE < 32767$ indicates a successful calibration. If DAC\_CODE = 0 or DAC\_CODE = 32767, the DCB calibration should be re-run with an alternative $P_{DCB}$ , $M_{DCB}$ setting while maintaining the desired $M_{DCB} \cdot N_{DCB}/P_{DCB}$ ratio for locking the DCO to the input frequency. Figure 3. DCB Functional Diagram Table 4. DCB Delay Unit at $f_{DCO} = 983.04MHz$ | Т | DLC | | | | | | | |-------------------------------------|------------------|---------------|------------------|--|--|--|--| | T <sub>DCB</sub><br>Delay Unit (ps) | DLC[1:0] Setting | Numeric Value | N <sub>DCB</sub> | | | | | | 131 | 00 | 1 | 1 | | | | | | 262 | 01 | 2 | 2 | | | | | | 393 | 10 | 3 | 3 | | | | | | 524 | 11 | 4 | 4 | | | | | Table 5. DCB Divider Configuration Examples<sup>[a]</sup> | f <sub>IN</sub> (MHz) | T <sub>DCB</sub><br>Delay Unit in ps | DLC | P <sub>DCB</sub> | M <sub>DCB</sub> | |-----------------------|--------------------------------------|-----|------------------|------------------| | | 131 | 1 | 24 | 96 | | 245.76 | 262 | 2 | 24 | 48 | | 245.70 | 393 | 3 | 24 | 32 | | | 524 | 4 | 24 | 24 | | | 131 | 1 | 48 | 96 | | 491.52 | 262 | 2 | 48 | 48 | | 491.52 | 393 | 3 | 48 | 32 | | | 524 | 4 | 48 | 24 | | | 131 | 1 | 96 | 96 | | 983.04 | 262 | 2 | 96 | 48 | | 903.04 | 393 | 3 | 96 | 32 | | | 524 | 4 | 96 | 24 | [a] $f_{DCO} = 983.04MHz$ . # QCLK to SYSREF Phase Alignment To achieve an output phase alignment between the QCLK\_y clock and the QREF\_rSYSREF outputs, the CLK and REF input signals must be phase aligned or have a known, deterministic phase relationship. Figure 4 shows an example output phase alignment for aligned clock and SYREF inputs. The closest (smallest phase error) output alignment is achieved by setting the clock phase delay register $\Phi_{\text{QCLK}\_Y}$ to 0x00 (clock) and the SYSREF phase delay register $\Phi_{\text{QCLK}\_Y}$ to 0x04. With a SYSREF phase delay setting of 0x03 or less, the QREF\_r output phase is in advance of the QCLK\_y phase, which is applicable in JESD204B application. Phase delay settings and propagation delays are independent on the clock and SYSREF frequencies. Table 6 shows recommended phase delay setting several device configurations. Figure 4. QCLK to QREF Phase Alignment Table 6. Recommended Delay Settings for Closest Clock-SYSREF Output Phase Alignment<sup>[a]</sup> | Divider Configuration | ΦCLK_y | ΦREF_r | |-----------------------|--------|--------| | N = ÷1 | 0x00 | 0x04 | <sup>[</sup>a] QCLK and QREF outputs are aligned on the incident edge. ## **Differential Outputs** Table 7. Output Features | Output | Style | Ampl. <sup>[a]</sup> | Disable | Power Down | DC Bias | Termination | |--------------------------------------------------|--------|----------------------|---------|------------|--------------------|-----------------------------------------| | QCLK_y <sup>[b]</sup> ,<br>QREF_/ <sup>[c]</sup> | LVPECL | 250-1000mV | | | | $50\Omega$ to $V_T^{[d]}$ | | (Clock) | LVDS | 4 steps | Yes | Yes | - | 100 $Ω$ differential $^{[e][f]}$ | | QREF_r | LVPECL | 250-1000mV | Yes | Yes | - | $50Ω$ to $V_T^{[d]}$ | | (SYSREF) | LVDS | 4 steps | 162 | 165 | Yes <sup>[g]</sup> | 100 $Ω$ differential <sup>[e] [f]</sup> | <sup>[</sup>a] Amplitudes are measured single-ended. Differential amplitudes supported are 500mV, 1000mV, 1500mV and 2000mV. Table 8. Individual Clock Output (QCLK\_y) Settings[a] | PD | STYLE | EN | A[1:0] | Output Power | Termination <sup>[b]</sup> | State | Amplitude (mV) | | | | | | | |----|-------|----|--------|--------------|----------------------------------------------------|------------------------|----------------|-----|----|--|----------------------------------|--------|-----| | 1 | Х | Х | Х | Off | 100 $\Omega$ differential (LVDS) or no termination | Off | Х | | | | | | | | | | 0 | XX | | | Disable <sup>[c]</sup> | Х | | | | | | | | | 0 1 | | | 00 | | | | 250 | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 1 | 01 | | 100 $\Omega$ differential (LVDS) | Enable | 500 | | | | | | 10 | | | Litable | 750 | | | | | | | 0 | | | 11 | On | | | 1000 | | | | | | | | 0 | | 0 | XX | On | | Disable | Х | | | | | | | | | | | 00 | | | | 250 | | | | | | | | | 1 | 1 | 01 | | $50\Omega$ to V <sub>T</sub> (LVPECL) | Enable | 500 | | | | | | | | | | | 10 | | | LIIADIG | 750 | | | | | | | | | | | 11 | | | | 1000 | | | | | | | <sup>[</sup>a] Applicable to clock outputs: $QCLK_y$ and $QREF_r$ outputs in clock mode ( $MUX_r = 0$ ). <sup>[</sup>b] y = A0, A1, A2, B0, B1, C0, C1 and D. <sup>[</sup>c] r = A0, A1, A2, B0, B1, C0, C1 and D. <sup>[</sup>d] $V_T = V_{DD\_V} - 1.5V$ (250mV amplitude setting), $V_{DD\_V} - 1.75V$ (500mV amplitude setting), $V_{DD\_V} - 2.0V$ (750mV amplitude setting), $V_{DD\_V} - 2.25V$ (1000mV amplitude setting). <sup>[</sup>e] AC coupling and DC coupling supported. <sup>[</sup>f] See Application Information for output termination information. <sup>[</sup>g] In JESD204B applications, it is recommended to use QREF\_r (SYSREF) outputs configured to LVDS and 500mV amplitude. AC-coupling and DC-coupling is supported. <sup>[</sup>b] See Application Information for output termination information. <sup>[</sup>c] Differential output is disabled in static low state: $QCLK_y = L$ , $nQCLK_y = H$ . Table 9. Individual SYSREF Output (QREF\_r) Settings<sup>[a]</sup> | PD | STYLE | Enable | A[1:0] | nBIAS | Output<br>Power | Termination <sup>[b]</sup> | State | Amplitude (mV) | | | | |----|-------|--------|--------|-------|--------------------------|---------------------------------------|------------------------|----------------|------|--|--| | 1 | Х | Х | Х | Х | Off | 100Ω differential or no termination | Off | Х | | | | | | | 0 | XX | 0 | | | Disable <sup>[c]</sup> | Х | | | | | | | | 00 | 0 | | | Enabled | 250 | | | | | | 0 | | 01 | 0 | 100Ω differential (LVDS) | See Tal | See Table 10 | 500 | | | | | | | 1 | UI | 1 | | 10052 dillerential (LVD3) | | 500 | | | | | | | | | | | | | 10 | 0 | | | | 0 | | | 11 | 0 | On | On | | 1000 | | | | | | | 0 | XX | | | | Disable | Х | | | | | | | | 00 | | | | | 250 | | | | | | 1 | 1 | 01 | 0 | | $50\Omega$ to V <sub>T</sub> (LVPECL) | Enable 500 750 | 500 | | | | | | | 1 | 10 | | | | | 750 | | | | | | | | | 11 | | | | | 1000 | | | <sup>[</sup>a] Applicable QREF $_r$ outputs when configured as SYSREF output (MUX $_r$ = 1). Table 10. QREF\_r Setting for JESD204B Applications | | | QREF_r | | | | | | | |-----------|---------|-----------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------|-------------------|--|--|--| | BIAS_TYPE | nBIAS_r | Initial | Active Rising Edge on the REF Input | SYSREF Completed | Application | | | | | | 1 | Statio | Static Low (QREF = L, nQREF_r = H) | | | | | | | 0 | 0 | Static Low (QREF = L, nQREF_r = H) | Start switching for the<br>number of received<br>SYSREF pulses | Released to static low (QREF = L, nQREF_r = H) | QREF_rDC coupled | | | | | 1 | 0 | Static LVDS crosspoint level (QREF = nQREF_r = VOS) | Start switching for the<br>number of received<br>SYSREF pulses | Released to static LVDS crosspoint level (QREF = n, QREF_r = VOS) | QREF_r AC coupled | | | | | | 1 | Static LVDS cro | osspoint level (QREF = n, QR | EF_r = VOS) | | | | | <sup>[</sup>b] See Section "Application Information" on page 41 for output termination information. <sup>[</sup>c] Differential output is disabled in static low state: QCLK\_y = L, nQCLK\_y = H. ## Device Startup, Reset, and Synchronization At startup, an internal POR (power-on reset) resets the device and sets all register bits to its default value. In the default configuration the QCLK\_y and QREF\_r outputs are disabled at startup. Recommended configuration sequence (in order): - 1. (Optional) set the value of the CPOL register bit to define the SPI read mode, so that SPI settings can be validated by subsequent SPI read accesses. - 2. Configure the channel circuits and the outputs to the desired values and configure the DCB: - Output source MUX\_r, output divider N<sub>A-D</sub>, clock delay Φ<sub>A-D</sub>; MUX-output style, amplitude and power down mode for QCLK\_y and QREF\_r outputs - For synchronization between multiple devices: Set N<sub>A-D</sub> = ÷1 and set BYP\_INIT = 1) - (Optional) the global BIAS\_TYPE bit and nBIAS\_r for each QREF\_r in preparation for JESD204B/SYSREF operation - Phase delay for Φ<sub>REF</sub> <sub>r</sub> values for the QREF\_r outputs - Setup the DCB settings DLC, P<sub>DCB</sub> and M<sub>DCB</sub> as described in the paragraph Configuration, see Delay Calibration Block (DCB) - 3. If not already applied: apply a valid input frequency to CLK. Set the PB\_CAL bit and the DCB\_CAL bit to start the calibration of the precision bias current circuit and the DCB calibration. Both bits will auto-clear. See paragraph Configuration in section Delay Calibration Block (DCB). - (Optional): verify the success of the DCB calibration by reading the DAC\_CODE value. See paragraph Verification in section Delay Calibration Block (DCB) - 4. Set the initialization bit INIT\_CLK. This will initiate the N\_x divider and ΦCLK\_x delay circuits and synchronize them to each other. The INIT\_CLK bit will self-clear. - 5. At this point, the configuration of the registers 0x00 to 0x73 should be completed and the SPI transfer ended. Set nCS to high level. - 6. In a separate SPI write access, enable the outputs as desired by accessing the output-enable registers 0x74 and 0x76. Registers in the address range 0x78 to 0xFF should not be used. Do not write into any registers in the 0x78 to 0xFF range. Changing Frequency Dividers and Phase Delay Values #### Clock Frequency Divider and Delay Following procedure has to be applied for a change of a clock divider and phase delay value $N_{A-D}$ , and $\Phi_{CLKA-D}$ : - 1. (Optional) set the value of the CPOL register to define the SPI read mode, so that SPI settings can be validated by subsequent SPI read accesses. - 2. (Optional) disable the outputs whose frequency divider or delay value is changed. - 3. Configure the $N_{A-D}$ dividers and the delay circuits $\Phi_{CLKA-D}$ to the desired new values. - For synchronization between multiple devices: Set N<sub>A-D</sub> = ÷1 and set BYP\_INIT = 1) - 4. Set the initialization bit INIT\_CLK. This will initiate all divider and delay circuits and synchronize them to each other. The INIT\_CLK bit will self-clear. During this initialization step, all QCLK\_y and QREF\_r outputs are reset to the logic low state. - 5. (Optional) Enable the outputs whose frequency divider was changed. #### SYSREF Delay Following procedure has to be applied for a change of any SYSREF phase delay value $\Phi_{\mathsf{REF}}$ r: - 1. (Optional) set the value of the CPOL register to define the SPI read mode, so that SPI settings can be validated by subsequent SPI read accesses. - 2. Configure any delay circuits $\Phi_{\mathsf{REF}_{-}}$ to their desired new values. During configuration of $\Phi_{\mathsf{REF}_{-}}$ outputs are not stopped or interrupted. ### SPI Interface The 8V79S680 has a 3-wire serial control port capable of responding as a slave in an SPI configuration to allow read and write access to any of the internal registers for device programming or read back. The SPI interface consists of the SCLK (clock), SDAT (serial data input and output), and nCS (chip select) pins. A data transfer consists of any integer multiple of 8 bits and is always initiated by the SPI master on the bus. Internal register data is organized in SPI bytes of 8 bits each. If nCS is at logic high, the SDAT data I/O is in high-impedance state and the SPI interface of the 8V79S680 is disabled. In a write operation, data on SDAT will be clocked in on the rising edge of SCLK. In a read operation, data on SDAT will be clocked out on the falling or rising edge of SCLK depending on the CPOL setting (CPOL = 0: output data changes on the falling edge, CPOL = 1: output data changes on the rising edge). Starting a data transfer requires nCS to set and hold at logic low level during the entire transfer. Setting nCS = 0 will enable the SPI interface with SDAT in data input mode. The master must initiate the first 8-bit transfer. The first bit presented to the slave is the direction bit R/nW (1 = Read, 0 = Write) and the following seven bits are the address bits A[0:6] pointing to an internal register in the address space 0 to 127. Data is presented with the LSB (least significant bit) first. Read operation from an internal register: a read operation starts with an 8 bit transfer from the master to the slave: SDAT is clocked on the rising edge of SCLK. The first bit is the direction bit R/nW which must be to 1 to indicate a read transfer, followed by 7 address bits A[0:6]. After the first 8 bits are clocked into SDAT, the SDAT I/O changes to output: the register content addressed by A[0:6] is loaded into the shift register and the next 8 SCLK falling clock cycles (if CPOL = 0) will then present the loaded register data on the SDAT output and transfer these to the master. Transfers must be completed by de-asserting nCS after any multiple 8 SCLK cycles. If nCS is de-asserted at any other number of SCLKs, the SPI behavior is undefined. SPI byte (8 bit) and back-to-back read transfers of multiple registers are supported with an address auto-increment. During multiple transfers, nCS must stay at logic low level and SDAT will present multiple registers (A), (A+1), (A+2), etc. with each 8 SCLK cycles. During SPI Read operations, the user may continue to hold nCS low and provide further bytes in a single block read. Write operation to a 8V79S680 register: During a write transfer, a SPI master transfers one or more bytes of data into the internal registers of the 8V79S680. A write transfer starts by asserting nCS to low logic level. The first bit presented by the master must set the direction bit R/nW to 0 (Write) and the 7 address bits A[0:6] must contain the 7-bit register address. Bits D0 to D7 contain 8 bit of payload data, which is written into the register addressed by A[0:6] at the end of a 8-bit write transfer. Multiple, subsequent register transfers from the master to the slave are supported by holding nCS asserted at logic low level during write transfers. The 7 bit register address will auto-increment. Transfers must be completed by de-asserting nCS after any multiple 8 SCLK cycles. If nCS is de-asserted at any other number of SCLKs, the SPI behavior is undefined. End of transfer: After de-asserting nCS, the SPI bus is available to transfers to other slaves on the SPI bus. See also the READ diagram (Figure 5) and WRITE diagram (Figure 6) displaying the transfer of two bytes of data from and into registers. Registers 0x78 to 0xFF: Registers in the address range 0x78 to 0xFF should not be used. Do not write into any registers in the 0x78 to 0xFF range. Figure 5. Logic Diagram: READ Data from 8V79S680 Registers for CPOL = 0 and CPOL = 1 Figure 6. Logic Diagram WRITE Data into 8V79S680 Registers Table 11. SPI Read / Write Cycle Timing Parameters | Symbol | Parameter | Test Condition | Minimum | Maximum | Unit | |-------------------|--------------------------------------------|----------------|---------|---------|------| | f <sub>SCLK</sub> | SCLK frequency | | | 20 | MHz | | t <sub>S1</sub> | Setup time, nCS (falling) to SCLK (rising) | | 5 | | ns | | t <sub>S2</sub> | Setup time, SDAT (input) to SCLK (rising) | | 5 | | ns | | t <sub>S3</sub> | Setup time, nCS (rising) to SCLK (rising) | | 5 | | ns | | t <sub>H1</sub> | Hold time, SCLK (rising) to SDAT (input) | | 5 | | ns | | t <sub>H2</sub> | Hold time, SCLK (falling) to nCS (rising) | | 5 | | ns | | t <sub>PD1F</sub> | Propagation delay, SCLK (falling) to SDAT | CPOL = 0 | | 12 | ns | | t <sub>PD1R</sub> | Propagation delay, SCLK (rising) to SDAT | CPOL = 1 | | 12 | ns | | t <sub>PD2</sub> | Propagation delay, nCS to SDAT disable | | | 12 | ns | Figure 7. SPI Timing Diagram # Register Descriptions This section contains a list of all addressable registers and a register description, sorted by function, followed for a detailed description of each bit field for each register. Several functional blocks with multiple instances in this device have individual registers controlling their settings, but since the registers have an identical format and bit meaning, they are described only once, but with an additional table to indicate their addresses and default values. All writable register fields will come up with a default values as indicated in the Factory Defaults column unless altered by values loaded from non-volatile storage during the initialization sequence. Fixed read-only bits will have defaults as indicated in their specific register descriptions. Read-only status bits will reflect valid status of the conditions they are designed to monitor once the internal power-up reset has been released. Unused registers and bit positions are Reserved. Reserved bit fields will be unaffected by writes and are undefined on reads. Table 12. Configuration Registers | Register Address | Register Description | |------------------|---------------------------| | 0x00 - 0x17 | Reserved | | 0x18 - 0x1B | SYSREF Control | | 0x1C - 0x1F | Reserved | | 0x20 | Channel A, Output Divider | | 0x21 | Channel A Delay ΦCLK_A | | 0x22 | Channel A PD | | 0x23 | Reserved | | 0x24 | Output State QCLK_A0 | | 0x25 | Output State QCLK_A1 | | 0x26 | Output State QCLK_A2 | | 0x27 | Reserved | | 0x28 | ФREF_A0 Delay, MUX, PD | | 0x29 | ΦREF_A1 Delay, MUX, PD | | 0x2A | ФREF_A2 Delay, MUX, PD | | 0x2B | Reserved | | 0x2C | Output State QREF_A0 | | 0x2D | Output State QREF_A1 | | 0x2E | Output State QREF_A2 | | 0x2F | Reserved | | 0x30 | Channel B, Output Divider | | 0x31 | Channel B Delay ΦCLK_B | | 0x32 | Channel B PD | | 0x33 | Reserved | | 0x34 | Output State QCLK_B0 | | 0x35 | Output State QCLK_B1 | | 0x36 - 0x37 | Reserved | | 0x38 | ΦREF_B0 Delay, MUX, PD | | 0x39 | ΦREF_B1 Delay, MUX, PD | Table 12. Configuration Registers (Cont.) | Register Address | Register Description | |------------------|---------------------------| | 0x3A-0x3B | Reserved | | 0x3C | Output State QREF_B0 | | 0x3D | Output State QREF_B1 | | 0x3E-0x3F | Reserved | | 0x40 | Channel C, Output Divider | | 0x41 | Channel C Delay ΦCLK_C | | 0x42 | Channel C PD | | 0x43 | Reserved | | 0x44 | Output State QCLK_C0 | | 0x45 | Output State QCLK_C1 | | 0x46-0x47 | Reserved | | 0x48 | ΦREF_C0 Delay, MUX, PD | | 0x49 | ΦREF_C1 Delay, MUX, PD | | 0x4A-0x4B | Reserved | | 0x4C | Output State QREF_C0 | | 0x4D | Output State QREF_C1 | | 0x4E-0x4F | Reserved | | 0x50 | Channel D, Output Divider | | 0x51 | Channel D Delay ΦCLK_D | | 0x52 | Channel D PD | | 0x53 | Reserved | | 0x54 | Output State QCLK_D | | 0x55-0x57 | Reserved | | 0x58 | ΦREF_D Delay, MUX, PD | | 0x59-0x5B | Reserved | | 0x5C | Output State QREF_D | | 0x5D-0x6B | Reserved | | 0x6C-0x6D | DAC_CODE | | 0x6E-0x6F | General Control | | 0x70 | Reserved | | 0x71-0x73 | General Control | | 0x74 | Output State QCLK | | 0x75 | Reserved | | 0x76 | Output State QREF | | | · | Table 12. Configuration Registers (Cont.) | Register Address | Register Description | |------------------|----------------------| | 0x77 | Reserved | | 0x78 | Do not use | | 0x79 | Do not use | | 0x7A | Do not use | | 0x7B | Do not use | | 0x7C-0x7D | Do not use | | 0x7E | Do not use | | 0x7F | Do not use | | 0x80-0xFF | Do not use | # Channel and Clock Output Registers The content of the channel register and clock output registers set the clock divider, output style, amplitude, power down state, enable state and the clock phase delay. Table 13. Channel and Clock Output Register Bit Field Locations | | Bit Field Location | | | | | | | | | |-------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------|----------------|----------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------|----------------|---------------|--| | Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 0x20<br>0x30<br>0x40<br>0x50 | Reserved | Reserved | Reserved | Reserved | Reserved | N_ <i>A</i> [2:0]<br>N_ <i>B</i> [2:0]<br>N_ <i>C</i> [2:0]<br>N_ <i>D</i> [2:0] | | | | | 0x21<br>0x31<br>0x41<br>0x51 | | ΦCLK_A[7:0]<br>ΦCLK_B[7:0]<br>ΦCLK_C[7:0]<br>ΦCLK_D[7:0] | | | | | | | | | 0x22<br>0x32<br>0x42<br>0x52 | PD_ <i>A</i> PD_ <i>B</i> PD_ <i>C</i> PD_ <i>D</i> | Reserved | | 0x24: QCLK_A0<br>0x25: QCLK_A1<br>0x26: QCLK_A2 | PD_ <i>A0</i><br>PD_ <i>A1</i><br>PD_ <i>A2</i> | Reserved | Reserved | STYLE_A0<br>STYLE_A1<br>STYLE_A2 | A_ <i>AO</i> [1:0]<br>A_ <i>A1</i> [1:0]<br>A_ <i>A2</i> [1:0] | | Rese | erved | | | 0x34: QCLK_B0<br>0x35: QCLK_B1 | PD_ <i>B0</i><br>PD_ <i>B1</i> | Reserved | Reserved | STYLE_B0<br>STYLE_B1 | Reserved | | erved | | | | 0x44: QCLK_C0<br>0x45: QCLK_C1 | PD_ <i>C0</i><br>PD_ <i>C1</i> | Reserved | Reserved | STYLE_C0<br>STYLE_C1 | A_ <i>C0</i> [1:0]<br>A_ <i>C1</i> [1:0] Reserve | | erved | | | | 0x54: QCLK_D | PD_ <i>D</i> | Reserved | Reserved | STYLE_D | A_ <i>D</i> [1:0] Reserved | | erved | | | | 0x74 | EN_QCLK_<br>A0 | EN_QCLK_<br>A1 | EN_QCLK_<br>A2 | EN_QCLK_<br>B0 | EN_QCLK_<br>B1 | EN_QCLK_<br>C0 | EN_QCLK_<br>C1 | EN_QCLK_<br>D | | Table 14. Channel and Clock Output Register Descriptions $^{[a]}$ | Register Description | | | | | | | | |----------------------|-------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------|--|--| | Bit Field Name | Field Type | Default<br>(Binary) | | Description | | | | | | | | Output Frequency Divider N | | | | | | | | | N_x[2:0] Frequency Divider | | | | | | | | | 000 | 000 ÷1 (Divider bypassed and powered-down) | | | | | | | | 001 | ÷2 | | | | | | | 000 | 010 | ÷4 | | | | | N_x[2:0] | R/W | 000 | 011 | ÷6 | | | | | Ν_λ[2.0] | TX/ VV | Value: ÷1 | 100 | ÷8<br>÷12 | | | | | | | value. · i | 110 | ÷12<br> ÷16 | | | | | | | | 111 | Not defined | | | | | | | | 111 | 140t definied | | | | | | | | | If N_x[2:0] = 000 (÷1), set B initialization. | YP_INIT = 1 to exclude the divider from | | | | DD v | R/W | 0 | 0 = Channel x is powered up | | | | | | PD_x | R/VV | 0 | 1 = Channel x is powered down | | | | | | PD_y | R/W | 0 | 0 = Output QCLK_y is powered up | | | | | | 1 D_y | 17/77 | Ů | | CLK_y is powered down | | | | | | R/W | 0000 0000<br>Value: 0ns | CLK_x Phase Delay | | | | | | | | | $\Phi$ CLK_x[7:0] Phase Delay in units of the input period: $\Phi$ CLK_x[7:0] ÷ f <sub>IN</sub> (256 steps). | | | | | | ФСLK_x[7:0] | | | 0000 0000 | | | | | | | | | 0000 0001 | 0000 0001 | | | | | | | | | | | | | | | | | 1111 1111 255 ÷ f <sub>IN</sub> | | | | | | | | | QCLK_y Outp | • | 1 | | | | | | 00 | _ | TYLE = 0 (LVDS) | Setting for STYLE = 1 (LVPECL) | | | | Λ . [4.0] | D/M/ | | | 100Ω across | Termination: $50\Omega$ to VT | | | | A_y[1:0] | R/W | Value: | A[1:0] = 00: 2 | | | | | | | | 250mV | A[1:0] = 01: 500mV<br>A[1:0] = 10: 750mV | | | | | | | | | A[1:0] = 10: 7<br>A[1:0] = 11:10 | | | | | | | | | QCLK_y Outp | | | | | | | | 0 | | LVDS (requires LVDS 100 $\Omega$ ( | output termination) | | | | STYLE_y | | | | , , | • | | | | | Value: LVDS | | 1 = Output is LVPECL (requires LVPECL $50\Omega$ output termination to the specified recommended termination voltage) | | | | | | | | 0 | QCLK_y Outp | put Enable: | | | | | EN_y | | | 0 = QCLK_y | Output is disabled at the logic | low state | | | | <i>y</i> | | Value:<br>disabled | 1 = QCLK_ <i>y</i> | Output is enabled | | | | <sup>[</sup>a] x = A, B, C, D; y = A0, A1, A2, B0, B1, C0, C1, D. # **QREF Output State Registers** The content of the QREF output registers selects the source signal of the QREF outputs, set the phase delay, the style, the amplitude, the power state, the enable state and the output bias. Table 15. QREF Output State Register Bit Field Locations<sup>[a]</sup> | | Bit Field Location | | | | | | | | |-------------------------------------------------|-------------------------------------------------|----------------|----------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------|----------------|---------------| | Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x28: QREF_A0<br>0x29: QREF_A1<br>0x2A:QREF_A2 | Reserved | Reserved | Reserved | MUX_ <i>A0</i><br>MUX_ <i>A1</i><br>MUX_ <i>A2</i> | | ΦREF_ <i>A0</i> [2:0]<br>ΦREF_ <i>A1</i> [2:0]<br>ΦREF_ <i>A2</i> [2:0] | | Reserved | | 0x38: QREF_B0<br>0x39: QREF_B1 | Reserved | Reserved | Reserved | MUX_ <i>B0</i><br>MUX_ <i>B1</i> | ΦREF_ <i>B0</i> [2:0]<br>ΦREF_ <i>B1</i> [2:0] | | Reserved | | | 0x48: QREF_C0<br>0x49: QREF_C1 | Reserved | Reserved | Reserved | MUX_C0<br>MUX_C1 | ΦREF_ <i>C0</i> [2:0]<br>ΦREF_ <i>C1</i> [2:0] | | Reserved | | | 0x58: QREF_D | Reserved | Reserved | Reserved | MUX_D | ΦREF_ <i>D</i> [2:0] | | Reserved | | | 0x2C: QREF_A0<br>0x2D: QREF_A1<br>0x2E: QREF_A2 | PD_ <i>A0</i><br>PD_ <i>A1</i><br>PD_ <i>A2</i> | Reserved | nBIAS_ <i>A0</i><br>nBIAS_ <i>A1</i><br>nBIAS_ <i>A2</i> | STYLE_A0<br>STYLE_A1<br>STYLE_A2 | A_ <i>A0</i> [1:0]<br>A_ <i>A1</i> [1:0] Re<br>A_ <i>A2</i> [1:0] | | Reserved | Reserved | | 0x3C: QREF_B0<br>0x3D: QREF_B1 | PD_ <i>B0</i><br>PD_ <i>B1</i> | Reserved | nBIAS_ <i>B0</i><br>nBIAS_ <i>B1</i> | STYLE_B0<br>STYLE_B1 | | <i>0</i> [1:0]<br><i>1</i> [1:0] | Reserved | Reserved | | 0x4C: QREF_C0<br>0x4D: QREF_C1 | PD_ <i>C0</i><br>PD_ <i>C1</i> | Reserved | nBIAS_C0<br>nBIAS_C1 | STYLE_C0<br>STYLE_C1 | | <i>0</i> [1:0]<br><i>1</i> [1:0] | Reserved | Reserved | | 0x5C: QREF_D | PD_D | Reserved | nBIAS_D | STYLE_D | A_D[1:0] Reserved | | Reserved | | | 0x76 | EN_QREF_<br>A0 | EN_QREF_<br>A1 | EN_QREF_<br>A2 | EN_QREF_<br>B0 | EN_QREF_<br>B1 | EN_QREF_<br>C0 | EN_QREF_<br>C1 | EN_QCLK_<br>D | <sup>[</sup>a] r = A0, A1, A2, B0, B1, C0, C1, D. Table 16. QREF Output State Register Descriptions<sup>[a]</sup> | Register Description | | | | | | | | |----------------------|-------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------| | Bit Field Name | Field Type | Default<br>(Binary) | Description | | | | | | MUX_r | R/W | 1<br>Value:<br>QREF =<br>SYSREF | 0 = QREF_r output signal source is the channel's clock signal 1 = QREF_r output signal source is the centrally generated SYSREF signal | | | | | | ΦREF_/[2:0] | R/W | 000<br>Value: 0ps | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | nBIAS_r | nBIAS_r R/W | 0 | Individual QR set to LVPEC 0 = Normal of the control contr | CL mode. peration biased to the L t has no effect | VDS cross-poir if BIAS_TYPE = coupling and L QREF_routp QREF_r outp | nt voltage if BI<br>= 0.<br>VDS style on<br>ut operation if<br>uts are initially<br>) and will star | logic low (QREF_r = L,<br>t switching on the first rising | | | | | 1 | 0 | edge of the REF input. Use in DC-coupled applications. Disabled with static low/high levels. During a SYSREF event, the output remains at static low levels (QREF_r = nQREF_r = H). Both QREF_r and nQREF_r outputs are initially set to the LVDS crosspoint level (VOS) and will start switching on the first rising edge of the REF input. Use in AC-coupled applications. | | | | | | | 1 | 1 | | REF event, th | e LVDS crosspoint voltage.<br>e output remains at the LVDS | Table 16. QREF Output State Register Descriptions<sup>[a]</sup> | | Register Description | | | | | | | |----------------|---------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--| | Bit Field Name | Field Type | Default<br>(Binary) | Description | | | | | | | | | QREF_r Output Amplitude | | | | | | | | 00 | Setting for STYLE = 0 (LVDS) Termination: $100\Omega$ across | Setting for STYLE = 1 (LVPECL) Termination: 50Ω to VT | | | | | A_/[1:0] | A_/[1:0] R/W Value: 250mV | | A[1:0] = 00: 250mV<br>A[1:0] = 01: 500mV<br>A[1:0] = 10: 750mV<br>A[1:0] = 11:1000mV | | | | | | PD_r | R/W | 0<br>Value:<br>Powered up | QREF_r Output Power Down: 0 = Output is powered up 1 = Output is powered down. STYLE, EN and A[1:0] settings have no effect | | | | | | STYLE_r | R/W | 0<br>Value:<br>LVDS | QREF_r Output Format: 0 = Output is LVDS (requires LVDS 100Ω output termination) 1 = Output is LVPECL (requires LVPECL 50Ω output termination of to the specified recommended termination voltage) | | | | | | EN_r | R/W | 0<br>Value:<br>Disabled | QREF_r Output Enable: 0 = Output is disabled at the logic low state 1 = Output is enabled | | | | | <sup>[</sup>a] r = A0, A1, A2, B0, B1, C0, C1, D. # SYSREF Control Registers Table 17. SYSREF Control Register Bit Field Locations | | Bit Field Location | | | | | | | | | |------------------|--------------------|------------|----------|----------|------------|----------|----------|----------|--| | Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 0x18 | PD_S | Reserved | | 0x19 | BIAS_TYPE | DLC[1:0 | | Reserved | Reserved | Reserved | Reserved | M_DCB[8] | | | 0x1A | | M_DCB[7:0] | | | | | | | | | 0x1B | Reserved | | | | P_DCB[6:0] | | | | | Table 18. SYSREF Control Register Descriptions | Register Description | | | | | | | | |----------------------|------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit Field Name | Field Type | Default<br>(Binary) | | Description | | | | | PD_S | R/W | 1<br>Value:<br>Powered<br>down | SYSREF Global Power-down: 0 = SYSREF functional blocks are powered-up 1 = SYSREF functional blocks are powered-down | | | | | | | | R/W 1 | Global to all (<br>QREF_ <i>r</i> outp | uts set to LVPE | s bit to control the LVDS output operation. Not applicable to ECL mode. | | | | | | | BIAS_TYPE | | QREF_r output operation if set to LVDS. | | | | | | | 0 | 0 | QREF_r outputs are initially logic low (QREF_r = L, nQREF_r = H) and will start switching on the first rising edge of the REF input. Use in DC-coupled applications. | | | | BIAS_TYPE | R/W | | 0 | 1 | Disabled with static low/high levels. During a SYSREF event, the output remains at static low levels (QREF_r = L, nQREF_r = H). | | | | | | | 1 | 0 | Both QREF_r and nQREF_r outputs are initially set to the LVDS crosspoint level (VOS) and will start switching on the first rising edge of the REF input. Use in AC-coupled applications. | | | | | | | 1 | 1 | Output is statically set to the LVDS crosspoint voltage. During a SYSREF event, the output remains at the LVDS crosspoint level (VOS). | | | Table 18. SYSREF Control Register Descriptions | | Register Description | | | | | | | | |----------------|----------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|--| | Bit Field Name | Field Type | Default<br>(Binary) | Description | | | | | | | | | | Delay Unit N<br>Effective de | Multiplier: lay unit for the SYSREF outputs is (1 + DLC[1:0]) ÷ (8 · f <sub>DCO</sub> ). | | | | | | | | 00 | DLC[1:0] | Effective SYSREF Delay Unit for f <sub>DCO</sub> = 983.04MHz | | | | | | DLC[1:0] | R/W | Value | 00 | 131ps | | | | | | | | Value:<br>131ps | 01 | 262ps | | | | | | | | | 10 | 393ps | | | | | | | | | 11 | 524ps | | | | | | M_DCB[8:0] | R/W | 0 0000<br>1000 | Delay Calibration Block (DCB) DCO feedback divider. Set in conjunction with f <sub>IN</sub> 8 P_DCB to achieve a DCO frequency of 983.04±20MHz: f <sub>DCO</sub> = f <sub>IN</sub> ÷ P <sub>DCB</sub> · M <sub>DCE</sub> | | | | | | | | | | | | | | | | | P_DCB[6:0] | R/W | 000 1000<br>Value: 8 | Delay Calibration Block (DCB) DCO input divider. Set in conjunction with $f_{IN}$ and M_DCB to achieve DCO frequency of 983.04±20MHz: $f_{DCO} = f_{IN} \div P_{DCB} \cdot M_{DCB}$ . DCO phase detector frequency should not exceed 200MHz. | | | | | | # General Control Registers Table 19. General Control Register Bit Field Locations | | | | Bit F | ield Location | | | | | | |------------------|----------|---------------|----------------|---------------|----------|----------|----------|----------|--| | Register Address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 0x6C | Reserved | | DAC_CODE[14:8] | | | | | | | | 0x6D | | DAC_CODE[7:0] | | | | | | | | | 0x6E | Reserved | | 0x6F | Reserved | Reserved | | | PBIA | S[5:0] | | | | | 0x70 | Reserved | | 0x71 | INIT_CLK | Reserved | | 0x72 | DCB_CAL | Reserved | | 0x73 | PB_CAL | Reserved | Reserved | Reserved | Reserved | Reserved | BYP_INIT | CPOL | | Table 20. General Control Register Descriptions | | Register Description | | | | | | | |----------------|----------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit Field Name | Field Type | Default<br>(Binary) | Description | | | | | | DAC_CODE[14:0] | R only | Х | DAC_CODE is the result of the internal DCB calibration routine. Trigger calibration by setting the DCB_CAL bit. | | | | | | PBIAS[5:0] | R only | Х | BIAS level. | | | | | | INIT_CLK | W only<br>Auto-Clear | X | Clock divider and phase clock phase delay initialization. Set INIT_CLK = 1 to initialize N_x divider and $\Phi$ CLK_x clock phase delay functions. Required as part of the startup procedure and after each change of a clock divider or clock phase delay value. | | | | | | PB_CAL | W only<br>Auto-Clear | Х | Precision Bias Calibration: Set PB_CAL to 1 starts the auto-calibration of an internal precision bias current source. The bias current is used as reference for outputs configured as LVDS. This bit will auto-clear after the calibration completed. Required to set as part of the startup procedure. | | | | | Table 20. General Control Register Descriptions | | Register Description | | | | | | | |----------------|----------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit Field Name | Field Type | Default<br>(Binary) | Description | | | | | | DCB_CAL | W only<br>Auto-Clear | Х | DCB Calibration: Setting this bit to 1 will begin the auto-calibration of the DCB. The DCB provides a reference for the SYSREF delay circuits. This bit will auto-clear. This bit should be set as part of the startup procedure. The result of the calibration routine is stored in the DAC_CODE register. | | | | | | BYP_INIT | R/W | 1 | Bypass Clock Frequency Divide Initializer: $0 = \text{The clock dividers N}_{A-D}$ are initialized when INIT_CLK = 1 $1 = \text{The clock dividers N}_{A-D}$ are excluded from the initialization. This setting is only applicable to $N_{A-D}$ dividers = $\div 1$ and should be used to achieve output phase alignment across multiple devices. | | | | | | CPOL | R/W | 0 | SPI Read Operation SCLK Polarity: 0 = Data bits on MISO are output at the falling edge of SCLK edge. 1 = Data bits on MISO are output at the rising edge of SCLK edge. | | | | | ## **Electrical Characteristics** ## **Absolute Maximum Ratings** The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the 8V79S680 at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Table 21. Absolute Maximum Ratings | Item | Rating | |-------------------------------------------------------------------|-----------------------------------| | Supply Voltage, V <sub>DD_V</sub> | 3.6V | | Inputs | -0.5V to V <sub>DD_V</sub> + 0.5V | | Outputs, V <sub>O</sub> (LVCMOS) | -0.5V to V <sub>DD_V</sub> + 0.5V | | Outputs, I <sub>O</sub> (LVPECL) Continuous Current Surge Current | 50mA<br>100mA | | Outputs, I <sub>O</sub> (LVDS) Continuous Current Surge Current | 50mA<br>100mA | | Input termination current, I <sub>VT</sub> | ±35mA | | Operating Junction Temperature, T <sub>J</sub> | 125°C | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | | ESD - Human Body Model <sup>[a]</sup> | 2000V | | ESD - Charged Device Model <sup>[a]</sup> | 500V | <sup>[</sup>a] According to JEDEC JS-001-2012/JESD22-C101. ### Pin Characteristics Table 22. Pin Characteristics, $V_{DD_V} = 3.3V \pm 5\%$ , $T_A = -40$ °C to +85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------|--------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 2 | 4 | pF | | R <sub>PD</sub> | Input Pull-Down Resistor | SCLK | | 51 | | kΩ | | R <sub>PU</sub> | Input Pull-Up Resistor | nCS | | 51 | | kΩ | | R <sub>OUT</sub> | LVCMOS Output Impedance | SDAT (when output) | | 25 | | Ω | ### DC Characteristics Table 23. Power Supply DC Characteristics, $V_{DD_V} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C^{[a]}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------------|----------------------|-------------------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | $V_{DD_{-}V}$ | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> (Total) | Power Supply Current | QCLK_ $y$ and QREF_ $r$ set to LVDS, 750mV amplitude, terminated 100 $\Omega$ , Nx dividers set to $\div$ 1 | | | 705 | mA | <sup>[</sup>a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. Table 24. Typical Power Supply Current Characteristics, $V_{DD\_V} = 3.3V$ , $T_A = 25^{\circ}C^{[a]}$ | | | | | Test Case | | | | | | |----------------------|-----------------------------------------------|-------------------------------|--------|-----------|-------|-------|-------|-------|------| | Symbol | Supply | Pin Current | 1 | 2 | 3 | 4 | 5 | 6 | Unit | | | QCLK_y | Style | LVPECL | LVPECL | LVDS | LVDS | LVDS | LVDS | | | | | State | On | On | On | On | On | On | | | | | Amplitude | 500 | 750 | 500 | 500 | 750 | 750 | mV | | | QREF_r | Style | LVDS | LVDS | LVDS | LVDS | LVDS | LVDS | | | | | State | Off | Off | Off | On | On | On | | | | | Amplitude | _ | _ | - | 250 | 250 | 500 | mV | | I <sub>DD_CA</sub> | Current through V <sub>DD_QCLKA</sub> pin(s) | | 109.6 | 127.3 | 73.0 | 73.0 | 95.0 | 95.0 | mA | | I <sub>DD_RA01</sub> | Current through V | DD_QREFA01 pin(s) | 1.5 | 1.5 | 1.5 | 27.0 | 26.9 | 43.0 | mA | | I <sub>DD_RA2</sub> | Current through V <sub>DD_QREFA2</sub> pin(s) | | 0.8 | 0.7 | 0.8 | 13.5 | 13.5 | 20.5 | mA | | I <sub>DD_CB</sub> | Current through V | DD_QCLKB pin(s) | 72.4 | 83.6 | 48.0 | 48.0 | 63.0 | 63.0 | mA | | I <sub>DD_RB</sub> | Current through V | DD_QREFB pin(s) | 1.5 | 1.5 | 1.5 | 27.0 | 27.0 | 43.0 | mA | | I <sub>DD_CC</sub> | Current through V | DD_QCLKC pin(s) | 76.2 | 87.7 | 49.3 | 49.0 | 63.0 | 63.0 | mA | | I <sub>DD_RC</sub> | Current through V | DD_QREFC pin(s) | 1.5 | 1.5 | 1.5 | 27.0 | 27.0 | 43.0 | mA | | I <sub>DD_CD</sub> | Current through V | DD_QCLKD pin(s) | 43.8 | 49.6 | 29.5 | 29.5 | 36.4 | 36.4 | mA | | I <sub>DD_RD</sub> | Current through V | DD_QREFD pin(s) | 0.8 | 0.8 | 0.8 | 13.6 | 13.6 | 20.7 | mA | | I <sub>DD_CLK</sub> | Current through V | DD_CLK pin(s) | 40.3 | 40.2 | 39.8 | 40.2 | 40.2 | 40.1 | mA | | I <sub>DD_REF</sub> | Current through V <sub>DD_REF</sub> pin(s) | | 9.8 | 9.8 | 9.7 | 52.8 | 53.5 | 54.2 | mA | | I <sub>DD_SPI</sub> | Current through V | DD_SPI pin(s) | 12.8 | 13.1 | 12.9 | 13.3 | 13.4 | 13.4 | mA | | PTOT | Total Device Power Co | onsumption | 1.223 | 1.377 | 0.885 | 1.365 | 1.559 | 1.766 | W | | PTOT, SYS | Total System Pow | er Consumption <sup>[b]</sup> | 1.403 | 1.557 | 0.885 | 1.365 | 1.559 | 1.766 | W | <sup>[</sup>a] f<sub>IN</sub> (input) = 983.04MHz, f<sub>SYSREF</sub> = 7.68MHz. Supply current is independent on the output frequency. QCLK\_y outputs terminated according to amplitude settings. QREF\_r outputs unterminated when SYSREF is turned off. <sup>[</sup>b] Includes total device power consumption and the power dissipated in external output termination components. Table 25. LVCMOS (JESD8-7A, 1.8V) DC Characteristics, $V_{DD\_V} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C^{[a]}$ [b] | Symbol | | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------------|--------------------|--------------------------------------------------|---------|---------|---------|-------| | V <sub>T+</sub> | Positive-going input threshold voltage | SCLK, nCS, SDAT | | 0.660 | | 1.365 | V | | V <sub>T-</sub> | Negative-going input threshold voltage | | | 0.495 | | 1.170 | V | | V <sub>H</sub> | Hysteresis<br>Voltage | | V <sub>T+</sub> – V <sub>T-</sub> | 0.165 | | 0.780 | V | | I <sub>IH</sub> | Input<br>High Current | | V <sub>DD_V</sub> = 3.3V, V <sub>IN</sub> = 1.8V | | | 150 | μΑ | | I <sub>IL</sub> | Input<br>Low Current | | V <sub>DD_V</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μΑ | | V <sub>OH</sub> | Output<br>High Voltage | SDAT (when output) | I <sub>OH</sub> = -4mA | 1.4 | | | V | | V <sub>OL</sub> | Output<br>Low Voltage | | I <sub>OL</sub> = 4mA | | | 0.45 | V | <sup>[</sup>a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. Table 26. Differential Input DC Characteristics, $V_{DD\_V} = 3.3V \pm 5\%$ , $T_A = -40$ °C to +85°C<sup>[a]</sup> | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |----------------------|----------------------------------|------------------------|-----------------|---------|---------|---------|-------| | R <sub>IN</sub> | Input Resistance | CLK, nCLK<br>REF, nREF | | 43.5 | 50 | 56.5 | Ω | | R <sub>IN_DIFF</sub> | Differential Input<br>Resistance | CLK, nCLK<br>REF, nREF | | 87 | 100 | 113 | Ω | <sup>[</sup>a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. <sup>[</sup>b] Table is valid for the SPI interface pins nCS, SCLK and SDAT. SPI inputs have hysteresis. Table 27. LVPECL DC Characteristics (QCLK\_y, QREF\_r, STYLE = 1), $V_{DD_V} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C^{[a]}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------| | V <sub>OH</sub> | Output High Voltage <sup>[b]</sup> | Any Amplitude Setting | V <sub>DD_V</sub> - 1.10 | V <sub>DD_V</sub> - 0.85 | V <sub>DD_V</sub> - 0.65 | V | | V <sub>OL</sub> | Output Low Voltage <sup>[b]</sup> | 250mV Amplitude Setting | V <sub>DD_V</sub> - 1.30 | V <sub>DD_V</sub> - 1.15 | V <sub>DD_V</sub> - 1.10 | V | | | | 500mV Amplitude Setting | V <sub>DD_V</sub> - 1.55 | V <sub>DD_V</sub> - 1.40 | V <sub>DD_V</sub> - 1.25 | V | | | | 750mV Amplitude Setting | V <sub>DD_V</sub> - 1.80 | V <sub>DD_V</sub> - 1.65 | V <sub>DD_V</sub> - 1.50 | V | | | | 1000mV Amplitude Setting | V <sub>DD_V</sub> - 2.10 | V <sub>DD_V</sub> - 1.90 | V <sub>DD_V</sub> - 1.75 | V | <sup>[</sup>a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. Table 28. LVDS DC Characteristics (QCLK\_y, QREF\_r, STYLE = 0), $V_{DD_V}$ = 3.3V $\pm$ 5%, $T_A$ = -40°C to +85°C<sup>[a] [b]</sup> | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|--------------------------|---------|---------|---------|-------| | V <sub>OS</sub> | Offset Voltage <sup>[c]</sup> | 250mV Amplitude Setting | 2.00 | 2.40 | 2.80 | V | | | | 500mV Amplitude Setting | 1.80 | 2.23 | 2.60 | V | | | | 750mV Amplitude Setting | 1.70 | 2.08 | 2.50 | V | | | | 1000mV Amplitude Setting | 1.55 | 1.93 | 2.35 | V | | $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change | | | | 50 | mV | <sup>[</sup>a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. <sup>[</sup>b] Outputs terminated with $50\Omega$ to $V_{DD\_V}$ – 1.5V (250mV amplitude setting), $V_{DD\_V}$ – 1.75V (500mV amplitude setting), $V_{DD\_V}$ – 2.0V (750mV amplitude setting), $V_{DD\_V}$ – 2.25V (1000mV amplitude setting). <sup>[</sup>b] Outputs are terminated $100\Omega$ . <sup>[</sup>c] V<sub>OS</sub> changes with V<sub>DD\_V</sub>. ## **AC Characteristics** Table 29. AC Characteristics, $V_{DD\_V}$ = 3.3V $\pm$ 5%, $T_A$ = -40°C to +85°C<sup>[a]</sup> | Symbol | Parame | ter | Test Conditions | Minimum | Typical | Maximum | Units | |----------------------|---------------------------------------------------------------|------------------------|-------------------------------------------------------------|---------|---------|-------------------------|-------| | f <sub>IN</sub> | Input<br>Frequency <sup>[b]</sup> | CLK,<br>nCLK | | 0 | 983.04 | 3000 | MHz | | | | REF,<br>nREF | | 0 | | 100 | MHz | | V <sub>IN</sub> | Input Voltage<br>Amplitude <sup>[c]</sup> | CLK, nCLK<br>REF, nREF | | 0.15 | | 1.2 | V | | V <sub>DIFF_IN</sub> | Differential Input<br>Voltage<br>Amplitude <sup>[c] [d]</sup> | CLK, nCLK<br>REF, nREF | | 0.3 | | 2.4 | V | | V <sub>CMR</sub> | Common Mode In | put Voltage | | 1.125 | | $V_{DD_V} - (V_{IN/2})$ | V | | f <sub>OUT</sub> | Output Frequency | 1 | QCLK, QREF (Clock), N = ÷1 to ÷16 | 0 | 983.04 | 3000÷N | MHz | | | | | QREF (SYSREF) | 0 | | 100 | MHz | | odc | Output Duty Cycle | ) <sup>[e]</sup> | QCLK, QREF (Clock), f <sub>CLK</sub> ≤ 2500MHz | 45 | 50 | 55 | % | | | | | QCLK, QREF (Clock),<br>2500MHz < f <sub>CLK</sub> ≤ 3000MHz | 43 | 50 | 57 | % | | | | | QREF (SYSREF at 7.68MHz) | 45 | 50 | 55 | % | | $t_R / t_F$ | Output Rise/Fall Time | | QCLK, QREF (LVPECL), 20% to 80% | | | 250 | ps | | | | | QCLK, QREF (LVDS), 20% to 80% | | | 250 | ps | | | | | QREF (SYSREF, LVDS), 20% to 80% | | | 250 | ps | | $V_{O(PP)}^{[f]}$ | LVPECL Output V | • | 250mV Amplitude Setting | 260 | 300 | 320 | mV | | | Swing, Peak-to-pe | eak, | 500mV Amplitude Setting | 430 | 532 | 650 | mV | | | 000.012 | | 750mV Amplitude Setting | 675 | 785 | 920 | mV | | | | | 1000mV Amplitude Setting | 950 | 981 | 1150 | mV | | | LVPECL Different | • | 250mV Amplitude Setting | 520 | 600 | 640 | mV | | | Voltage Swing, Pe 983.04MHz | eak-to-peak, | 500mV Amplitude Setting | 860 | 1064 | 1300 | mV | | | 000.012 | | 750mV Amplitude Setting | 1350 | 1570 | 1840 | mV | | | | | 1000mV Amplitude Setting | 1900 | 1962 | 2300 | mV | | $V_{O(PP)}^{[g]}$ | LVDS Output Volt | 0 | 250mV Amplitude Setting | 190 | 240 | 280 | mV | | | Peak-to-peak, 983 | 3.04MHz | 500mV Amplitude Setting | 400 | 500 | 570 | mV | | | | | 750mV Amplitude Setting | 625 | 750 | 840 | mV | | | | | 1000mV Amplitude Setting | 800 | 1000 | 1160 | mV | | | LVDS Differential | • | 250mV Amplitude Setting | 380 | 480 | 560 | mV | | | Voltage Swing, Pe 983.04MHz | eak-to-peak, | 500mV Amplitude Setting | 800 | 1000 | 1140 | mV | | | | | 750mV Amplitude Setting | 1250 | 1500 | 1680 | mV | | | | | 1000mV Amplitude Setting | 1600 | 2000 | 2320 | mV | Table 29. AC Characteristics, $V_{DD_V} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C^{[a]}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|---------|---------|-------| | <i>t</i> sk(o) | Output Skew; NOTE <sup>[h] [i]</sup> | QCLK (same N divider) <sup>[j]</sup> | | | 100 | ps | | | All delays set to 0 | QCLK (any N divider, incident rising edge) | | | 100 | ps | | | | QREF (Clock) | | | 100 | ps | | | | QREF (SYSREF) | | | 100 | ps | | | | QCLK to QREF (QREF as clock output) <sup>[j]</sup> | | | 190 | ps | | <i>t</i> sk(pp) | Part-to-part skew | CLK to any QCLK <sup>[j]</sup> | | | 375 | ps | | | All delays set to 0 | REF to any QREF | | | 375 | ps | | t <sub>PD</sub> P | Propagation Delay <sup>j</sup> All delay circuits set to 0 | CLK to QCLK_y <sup>[j]</sup> | 300 | | 850 | ps | | | | CLK to QCLK_y (divider bypass)[j] | 300 | 550 | 850 | ps | | | | REF to QREF_ $r$ ( $\Phi$ REF_ $y = 0)$ | 700 | 900 | 1050 | ps | | $\Delta t_{PD}$ | Propagation delay variation between the clock input and any QCLK_y output | CLK to QCLKy <sup>[j]</sup> | -100 | | +100 | ps | | | Output isolation between any | $f_{QCLK_y} = 983.04MHz^{[k]}$ | 60 | | | dB | | | QCLK-QCLK and QREF-QREF outputs | $f_{QCLK\_y} = 491.52MHz^{[k]}$ | 65 | | | dB | | | a.i dita odipato | $f_{QCLK\_y} = 245.76MHz^{[k]}$ | 70 | | | dB | | | Output isolation between any QREF/QCLK outputs | f <sub>QCLK_y</sub> = 983.04MHz, 491.52MHz,<br>245.76MHz; f <sub>QREF_r</sub> = 7.68MHz | 50 | | | dB | <sup>[</sup>a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. - [b] The CLK, nCLK input supports 0Hz if the applied static signal has a minimum amplitude as specified by V<sub>IN,</sub> V<sub>DIFF\_IN.</sub> For REF, nREF interfaces at 0Hz, See "CLK, nCLK and REF, nREF Interface in JESD204B Applications". - [c] $V_{IL}$ should not be less than -0.3V and $V_{IH}$ should not be greater than $V_{DD}$ $V_{IL}$ - [d] Common Mode Input Voltage is defined as the cross-point voltage. - [e] Input = 50% duty cycle. - [f] LVPECL outputs terminated with $50\Omega$ to $V_T = V_{DD\_V} 1.5V$ (250mV amplitude setting), $V_{DD\_V} 1.75V$ (500mV amplitude setting), $V_{DD\_V} 2.0V$ (750mV amplitude setting), $V_{DD\_V} 2.25V$ (1000mV amplitude setting). - [g] LVDS outputs terminated $100\Omega$ across Q, nQ. - [h] This parameter is defined in accordance with JEDEC standard 65. - [i] Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points - [j] All frequency dividers N are in ÷1, ÷2, ÷4 or ÷8; output amplitude setting 750mV. - [k] Output amplitudes set to 500mV or 750mV. Table 30. DCB and Phase Delay Characteristics, $V_{DD\_V}$ = 3.3V $\pm$ 5%, $T_A$ = -40°C to +85°C [a] | Symbol | Parameter | Test C | onditions | Minimum | Typical | Maximum | Units | |--------------------------------|---------------------------------|---------------------------------------------------------------------|-------------------------|---------|---------|---------|-------| | f <sub>DCO</sub> | DCO Lock Range | | | 963.04 | 983.04 | 1003.04 | MHz | | T <sub>DCB</sub> | ΦREF_r Delay Unit Range | f <sub>DCO</sub> = 983.04MHz | DLC = 1 (DLC[1:0] = 00) | 115 | 131 | 150 | ps | | | | | DLC = 2 (DLC[1:0] = 01) | 230 | 262 | 300 | ps | | | | | DLC = 3 (DLC[1:0] = 10) | 345 | 393 | 450 | ps | | | | | DLC = 4 (DLC[1:0] = 11) | 460 | 524 | 600 | ps | | | | f <sub>DCO</sub> = 963.04MHz | DLC = 1 (DLC[1:0] = 00) | 113 | 134 | 152 | ps | | | | (min DCO frequency) | DLC = 2 (DLC[1:0] = 01) | 226 | 268 | 304 | ps | | | | | DLC = 3 (DLC[1:0] = 10) | 339 | 402 | 456 | ps | | | | | DLC = 4 (DLC[1:0] = 11) | 452 | 536 | 608 | ps | | | | f <sub>DCO</sub> = 1003.04MHz | DLC = 1 (DLC[1:0] = 00) | 112 | 128 | 142 | ps | | | | (max DCO frequency) | DLC = 2 (DLC[1:0] = 01) | 224 | 256 | 284 | ps | | | | | DLC = 3 (DLC[1:0] = 10) | 336 | 384 | 426 | ps | | | | | DLC = 4 (DLC[1:0] = 11) | 448 | 512 | 568 | ps | | T <sub>IN</sub> [b] | ΦCLK_x Delay Unit | f <sub>IN</sub> = 983.04MHz | | | 1017 | | ps | | f <sub>1,</sub> f <sub>2</sub> | DCO Phase Detector<br>Frequency | | | | | 200 | MHz | | Δt <sub>D</sub> | Delay unit variation | ΦREF_r delay unit variation (deviation from nominal, DLC[1:0] = 00) | | -30 | 0 | +30 | ps | | | | ΦCLK_y delay unit variation (deviation from nominal) | | -20 | 0 | +20 | ps | <sup>[</sup>a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. <sup>[</sup>b] $\Phi$ CLK\_x clock channel delay unit is equal to 1 ÷ f<sub>IN.</sub> #### Additive Clock Phase Noise Characteristics The 8V79S680 is a buffer device, it does not filter the phase noise on the input clock source. Phase noise caused by noise sources within the device can add to the input signal noise, resulting in an increased noise on the outputs (additive phase noise). Phase noise from within the part is not correlated with the noise on the input, therefore the root-sum-square method must be used to calculate the output phase noise: $\Phi_{OUT}^2 = \Phi_{IN}^2 + \Phi_{DEVICE}^2$ . As a consequence, at frequency offsets where the input phase noise $\Phi_{IN}$ is higher than internal noise sources, the effect of additive phase noise is not measurable. Simulations of the device phase noise performance are done with an ideal input source, however, simulation models may not account for all possible internal noise sources. Table 31 shows the simulation results for the 8V79S680 buffer with an ideal input source. Table 33 shows output phase noise measured with a low-noise input source, with one column for the measured data and a second column which de-rates the measured data by a factor to model the process variation. Table 33 shows that the input phase noise is the dominating factor in the measured data up to an offset of 100kHz. Above 100kHz, the noise floor of the device dominates the characteristics. Table 31. Additive Clock Phase Noise Characteristics (Simulation<sup>[a]</sup>), $V_{DD_V} = 3.3V \pm 5\%^{[b]}$ | Symbol | Parameter | | Test Conditions | 25°C | 85°C, Worst Case | Units | |-----------------------|-------------|-----------|-------------------------------------------|--------|------------------|--------| | Φ <sub>N</sub> (1k) | QCLK_y | | 1kHz offset from Carrier | -146.2 | -145.5 | dBc/Hz | | Φ <sub>N</sub> (10k) | Phase Noise | 245.76MHz | 10kHz offset from Carrier | -156.6 | -155.3 | dBc/Hz | | Φ <sub>N</sub> (100k) | | | 100kHz offset from Carrier | -161.9 | -159.6 | dBc/Hz | | Φ <sub>N</sub> (1M) | | | 1MHz offset from Carrier | -162.4 | -160.5 | dBc/Hz | | Φ <sub>N</sub> (10M) | | | 10MHz offset from Carrier and Noise Floor | -162.4 | -160.5 | dBc/Hz | | Φ <sub>N</sub> (1k) | | | 1kHz offset from Carrier | -141.6 | -141.6 | dBc/Hz | | Φ <sub>N</sub> (10k) | | 491.52MHz | 10kHz offset from Carrier | -152.7 | -151.6 | dBc/Hz | | Φ <sub>N</sub> (100k) | | | 100kHz offset from Carrier | -159.2 | -157.0 | dBc/Hz | | Φ <sub>N</sub> (1M) | | | 1MHz offset from Carrier | -159.8 | -158.1 | dBc/Hz | | Φ <sub>N</sub> (10M) | | | 10MHz offset from Carrier and Noise Floor | -159.9 | -158.2 | dBc/Hz | | Φ <sub>N</sub> (1k) | | | 1kHz offset from Carrier | -134.5 | -132.0 | dBc/Hz | | Φ <sub>N</sub> (10k) | | 983.04MHz | 10kHz offset from Carrier | -141.4 | -141.8 | dBc/Hz | | Φ <sub>N</sub> (100k) | | | 100kHz offset from Carrier | -155.8 | -152.6 | dBc/Hz | | Φ <sub>N</sub> (1M) | | | 1MHz offset from Carrier | -157.2 | -155.3 | dBc/Hz | | Φ <sub>N</sub> (10M) | | | 10MHz offset from Carrier and Noise Floor | -157.2 | -155.8 | dBc/Hz | <sup>[</sup>a] Ideal input signal: rectangular clock signal with a slew rate of 5V/ns and without phase noise. <sup>[</sup>b] Phase noise and spurious specifications apply for device operation with QREF\_r outputs inactive (no SYSREF pulses generated). Phase noise specifications are applicable for all outputs active, Nx not equal, process and voltage variations included. Figure 8. Additive Clock Phase Noise Characteristics (85°C, Worst Case Simulation Model) Table 32. Additive Clock Phase Noise Characteristics (Measured), $V_{DD_V} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ [a][b] | Symbol | Parameter | | Test Conditions | Measured <sup>[c]</sup> | De-Rated <sup>[d]</sup> | Units | |-----------------------|------------------------------------|-----------|-------------------------------------------|-------------------------|-------------------------|--------| | Φ <sub>N</sub> (1k) | QCLK | 245.76MHz | 1kHz offset from Carrier | -141.4 | -137.2 | dBc/Hz | | Φ <sub>N</sub> (10k) | Phase Noise | | 10kHz offset from Carrier | -151.7 | -149.5 | dBc/Hz | | Φ <sub>N</sub> (100k) | | | 100kHz offset from Carrier | -157.8 | -155.5 | dBc/Hz | | Φ <sub>N</sub> (1M) | | | 1MHz offset from Carrier | -158.6 | -156.2 | dBc/Hz | | Φ <sub>N</sub> (10M) | | | 10MHz offset from Carrier and Noise Floor | -158.8 | -156.3 | dBc/Hz | | Φ <sub>N</sub> (1k) | | | 1kHz offset from Carrier | -135.3 | -128.4 | dBc/Hz | | Φ <sub>N</sub> (10k) | | 491.52MHz | 10kHz offset from Carrier | -145.8 | -140.5 | dBc/Hz | | Φ <sub>N</sub> (100k) | | | 100kHz offset from Carrier | -154.2 | -149.5 | dBc/Hz | | Φ <sub>N</sub> (1M) | | | 1MHz offset from Carrier | -157.2 | -155.4 | dBc/Hz | | Φ <sub>N</sub> (10M) | | | 10MHz offset from Carrier and Noise Floor | -157.6 | -156.3 | dBc/Hz | | Φ <sub>N</sub> (1k) | | | 1kHz offset from Carrier | -131.3 | -125.7 | dBc/Hz | | Φ <sub>N</sub> (10k) | | 983.04MHz | 10kHz offset from Carrier | -141.2 | -138.5 | dBc/Hz | | Φ <sub>N</sub> (100k) | | | 100kHz offset from Carrier | -149.6 | -146.5 | dBc/Hz | | Φ <sub>N</sub> (1M) | | | 1MHz offset from Carrier | -154.5 | -152.2 | dBc/Hz | | Φ <sub>N</sub> (10M) | | | 10MHz offset from Carrier and Noise Floor | -155.3 | -152.5 | dBc/Hz | | <i>t</i> jit(Ø) | Clock RMS Phase Jitter<br>(Random) | | Integration Range: 1kHz - 61.44MHz | | 100 | fs | | | | | Integration Range: 12kHz - 20MHz | | 100 | fs | <sup>[</sup>a] Phase noise and spurious specifications apply for device operation with QREF\_r outputs inactive (no SYSREF pulses generated). Phase noise specifications are applicable for all outputs active, Nx not equal. <sup>[</sup>b] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. <sup>[</sup>c] Measured results at the max. temperature of 85°C using an input source with a phase noise characteristics of: <sup>245.76</sup>MHz: -143.7dBc/Hz (1kHz offset), -152.5dBc/Hz (10kHz), -160.8dBc/Hz (100kHz), -172.6dBc/Hz (1MHz), -179.5dBc/Hz (10MHz). <sup>• 491.52</sup>MHz: -137.7dBc/Hz (1kHz offset), -147.4dBc/Hz (10kHz), -156.1dBc/Hz (100kHz), -167.6dBc/Hz (1MHz), -170.1dBc/Hz (10MHz). <sup>• 983.04</sup>MHz: -132.5dBc/Hz (1kHz offset), -141.4dBc/Hz (10kHz), -149.9dBc/Hz (100kHz), -161.4dBc/Hz (1MHz), -164.2dBc/Hz (10MHz). <sup>[</sup>d] De-rating factor applied to the characterized data at 85°C to account for worst-case process variation. Figure 9. Additive Clock Phase Noise Characteristics (Measured), $f_{CLK} = 245.76 MHz$ Figure 10. Additive Clock Phase Noise Characteristics (Measured), $f_{CLK}$ = 491.52MHz Figure 11. Additive Clock Phase Noise Characteristics (Measured), $f_{CLK}$ = 983.04MHz | Symbol | Parameter | | Test Conditions | Typical | Unit | |-----------------------|-------------|-------------------------|----------------------------|---------|--------| | Φ <sub>N</sub> (1k) | | [a] | 1kHz offset from Carrier | -146 | dBc/Hz | | Φ <sub>N</sub> (10k) | | 15.36MHz <sup>[a]</sup> | 10kHz offset from Carrier | -152.5 | dBc/Hz | | Ф <sub>N</sub> (100k) | | | 100kHz offset from Carrier | -156 | dBc/Hz | | Φ <sub>N</sub> (1M) | QREF_r | | 1MHz offset from Carrier | -156 | dBc/Hz | | Φ <sub>N</sub> (1k) | Phase Noise | 30.72MHz | 1kHz offset from Carrier | -147.5 | dBc/Hz | | Φ <sub>N</sub> (10k) | | | 10kHz offset from Carrier | -153.5 | dBc/Hz | | Φ <sub>N</sub> (100k) | | | 100kHz offset from Carrier | -155.5 | dBc/Hz | | Φ <sub>N</sub> (1M) | | | 1MHz offset from Carrier | -155.5 | dBc/Hz | <sup>[</sup>a] Measured results with DLC[1:0] = 00 and $\Phi$ REF\_r = 3. # **Application Information** ## Termination for QCLK\_y, QREF\_r LVDS Outputs (STYLE = 0) Figure 12 shows an example termination for the QCLK\_y, QREF\_rLVDS outputs. In this example, the characteristic transmission line impedance is $50\Omega$ . The termination resistor R ( $100\Omega$ ) is matched to the line impedance. The termination resistor must be placed at the line end. No external termination resistor is required if R is an internal part of the receiver circuit. The LVDS termination in Figure 12 is applicable for any output amplitude setting specified in Table 7. Figure 12. LVDS (STYLE = 0) Output Termination ## AC Termination for QCLK\_y, QREF\_r LVDS Outputs (STYLE = 0) Figure 13 and Figure 14 show example AC terminations for the QCLK\_y, QREF\_r LVDS outputs. In the examples, the characteristic transmission line impedance is $50\Omega$ . In Figure 13, the termination resistor R ( $100\Omega$ ) is placed at the line end. No external termination resistor is required if R is an internal part of the receiver circuit, which is shown in Figure 14. The LVDS terminations in both Figure 13 and Figure 14 are applicable for any output amplitude setting specified in Table 7. The receiver input should be re-biased according to its common mode range specifications. Figure 13. LVDS (STYLE = 0) AC Output Termination Figure 14. LVDS (STYLE = 0) AC Output Termination ## Termination for QCLK\_y, QREF\_r LVPECL Outputs (STYLE = 1) Figure 15 shows an example termination for the QCLK\_y, QREF\_rLVPECL outputs. In this example, the characteristic transmission line impedance is $50\Omega$ . The R1 ( $50\Omega$ ) and R2 ( $50\Omega$ ) resistors are matched load terminations. The output is terminated to the termination voltage V<sub>T</sub>. The V<sub>T</sub> must be set according to the output amplitude setting defined in Table 7. The termination resistors must be placed close at the line end. Figure 15. LVPECL (STYLE = 1) Output Termination ## Package Exposed Pad Thermal Release Path In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 16. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Lead-frame Base Package, Amkor Technology. Figure 16. Assembly for Exposed Pad Thermal Release Path - Side View (drawing not to scale) ### Thermal Characteristics Table 33. Thermal Resistance for 64-VFQFPN Package<sup>[a]</sup> | Symbol | Thermal Parameter | Condition | Value | Unit | |-------------------|---------------------|----------------|-------|------| | | | 0 m/s air flow | 22.76 | °C/W | | | Junction to ambient | 1 m/s air flow | 19.25 | °C/W | | | | 2 m/s air flow | 17.70 | °C/W | | $\Theta_{JA}$ | | 3 m/s air flow | 16.87 | °C/W | | | | 4 m/s air flow | 16.37 | °C/W | | | | 5 m/s air flow | 16.03 | °C/W | | $\Theta_{\sf JC}$ | Junction to case | | 14.33 | °C/W | | ΘЈВ | Junction to board | | 1.1 | °C/W | <sup>[</sup>a] Standard JEDEC 2S2P multilayer PCB. #### Case Temperature Considerations This device supports applications in a natural convection environment which does not have any thermal conductivity through ambient air. The printed circuit board (PCB) is typically in a sealed enclosure without any natural or forced air flow and is kept at or below a specific temperature. The device package design incorporates an exposed pad (ePad) with enhanced thermal parameters which is soldered to the PCB where most of the heat escapes from the bottom exposed pad. For this type of application, it is recommended to use the junction-to-board thermal characterization parameter $\Psi_{JB}$ (Psi-JB) to calculate the junction temperature ( $T_{J}$ ) and ensure it does not exceed the maximum allowed operating junction temperature in the Absolute Maximum Rating table. The junction-to-board thermal characterization parameter, $\Psi_{JB}$ is calculated using the following equation: $T_J = T_{CB} + \Psi_{JB} \times P_{D_i}$ where: T<sub>J</sub> = Junction temperature at steady state condition in (°C) T<sub>CB</sub> = Case temperature (Bottom) at steady state condition in (°C) $\Psi_{JB}$ = Thermal characterization parameter to report the difference between junction temperature and the temperature of the board measured at the top surface of the board P<sub>D</sub> = power dissipation (W) in desired operating configuration The ePad provides a low thermal resistance path for heat transfer to the PCB and represents the key pathway to transfer heat away from the IC to the PCB. It's critical that the connection of the exposed pad to the PCB is properly constructed to maintain the desired IC case temperature ( $T_{CB}$ ). A good connection ensures that temperature at the exposed pad ( $T_{CB}$ ) and the board temperature ( $T_{CB}$ ) are relatively the same. An improper connection can lead to increased junction temperature, increased power consumption and decreased electrical performance. In addition, there could be long-term reliability issues and increased failure rate. Example Calculation for Junction Temperature (T<sub>J</sub>): $T_J = T_{CB} + \Psi_{JB} \times P_D$ Table 34. Thermal Resistance for 64-VFQFPN Package<sup>[a]</sup> | Package type | 64-VFQFPN | |-----------------|------------------------| | Body size (mm) | 9 x 9 x 0.85 mm | | ePad size (mm) | 6.00mm x 6.00mm | | Thermal Via | 8x8 Matrix | | $\Psi_{JB}$ | 1.1 C/W | | T <sub>CB</sub> | 85°C | | $P_{D}$ | 1.766 W <sup>[b]</sup> | [a] Standard JEDEC 2S2P multilayer PCB. [b] See Table 24, test case 6. For the variables above, the junction temperature is $T_J = T_{CB} + \Psi_{JB} \times P_D = 85^{\circ}\text{C} + 1.1^{\circ}\text{C/W} \times 1.766\text{W} = 86.9^{\circ}\text{C}$ . Since this operating junction temperature is below the maximum operating junction temperature of $125^{\circ}\text{C}$ , there are no long term reliability concerns. In addition, since the junction temperature at which the device was characterized using forced convection is $87.6^{\circ}\text{C}$ , this device can function without the degradation of the specified AC or DC parameters. # Package Outline Drawings The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available. www.idt.com/document/psc/64-vfqfpn-package-outline-drawing-90-x-90-x-09-mm-body-05mm-pitch-epad-60-x-60-mm-nlg64p5 # Ordering Information | Orderable Part Number | Package | MSL Rating | Shipping Packaging | Temperature | |----------------------------------|----------------------|------------|--------------------|----------------| | 8V79S680NLGI | Dalls 6/6 6/1 VEGEDN | 3 | Tray | -40°C to +85°C | | 8V79S680NLGI8 RoHS 6/6 64-VFQFPN | | 3 | Tape and Reel | -40 C to +65 C | # Marking Diagram # Glossary | Abbreviation | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Index x | Denominates a channel, channel frequency divider and the associated configuration bits. Range: A, B, C, D. | | Index y | Denominates a QCLK output and associated configuration bits. Range: A0, A1, A2, B0, B1, C0, C1, D. | | Index r | Denominates a QREF output and associated configuration bits. Range: A0, A1, A2, B0, B1, C0, C1, D. | | V <sub>DD_V</sub> | Denominates voltage supply pins. Range: V <sub>DD_QCLKA</sub> , V <sub>DD_QREFA01</sub> , V <sub>DD_QREFA2</sub> , V <sub>DD_QCLKB</sub> , V <sub>DD_QREFB</sub> , V <sub>DD_QCLKC</sub> , V <sub>DD_QREFC</sub> , V <sub>DD_QCLKD</sub> , V <sub>DD_QREFD</sub> , V <sub>DD_QCLK</sub> , V <sub>DD_QREF</sub> . | | [] | Index brackets describe a group associated with a logical function or a bank of outputs. | | {} | List of discrete values. | # Revision History | Date | Description of Change | |------------------|---------------------------------------------------------------------------------------------------------------------------------| | January 11, 2019 | <ul> <li>Updated the Package Outline Drawings; however, no mechanical changes</li> <li>Completed other minor changes</li> </ul> | | July 26, 2017 | ■ Updated the definition of nBIAS_r in Table 10 | | June 22, 2017 | <ul> <li>Updated the description of BIAS_TYPE[1] in Table 10</li> <li>Updated the Package Drawings</li> </ul> | | August 4, 2016 | Initial release. | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/