# RICOH

# 2 to 5 Serial Cell Li-Ion / Li-Polymer Battery Protection IC for Secondary Protection

NO.EA-267-160407

# OUTLINES

The R5434D is an overcharge protection IC for 2 to 5 serial Li-ion/Li-polymer secondary battery. When an overcharge is detected, after the IC internally fixed delay time, the output of COUT becomes "H". After detecting the overcharge, when the cell voltage becomes lower than the overcharge release voltage, the overcharge state is released.

By forcing VDD+3.0V or more to the CTLC pin, the test time of protection circuit board can be shortened, and overcharge delay time becomes about 1/30. The output type is CMOS.

# **FEATURES**

- Low Supply Current Cell Voltage 3.9V, for 5-cell ······ Typ. 3.0µA
- High-accuracy Detector Threshold
- Overcharge Detector ······ ±25mV (Ta=25°C)
- 2 to 5 Cells Selectable Protection
- COUT Output (CMOS Output, Active-high) ...... Typ. 3.7V

("Low" at normal times, "High" at detecting times)

- Small Package ······ SON-8

# **APPLICATIONS**

• Li-ion or Li-polymer Battery Protection

<sup>(1)</sup> V<sub>DET1n</sub>, V<sub>REL1n</sub>: n =1, 2, 3, 4, 5

NO.EA-267-160407

# **SELECTION GUIDE**

The overcharge and the delay time are user-selectable options.

#### **Selection Guide**

| Product Name        | Package | Quantity per Reel | Pb Free | Halogen Free |
|---------------------|---------|-------------------|---------|--------------|
| R5434Dxxx\$*-TR -FE | SON-8   | 5,000 pcs         | Yes     | Yes          |

xxx: Specify the combination of the overcharge detector threshold (V<sub>DET1n</sub>) and the overcharge release voltage (V<sub>REL1n</sub>)<sup>(1)</sup>.

 $V_{DET1n}^{(2)}$ : 3.6 V to 4.6 V in 5 mV step  $V_{REL1n}^{(2)}$ :  $V_{DET1n} - 0.1$  V to  $V_{DET1n} - 0.4$  V in 50 mV step

- \$: Specify the delay time option.A: Overcharge Detection Delay Time (t<sub>VDET1</sub>) : 1.5s
- \*: Specify the overcharge release option. A: Voltage Released Type

## **Product Code List**

The product code is determined by the combination of the set output voltage (overcharge detection voltage:  $V_{\text{DET1n}}$ , overcharge release voltage:  $V_{\text{REL1n}}$ ), the delay time (overcharge detection delay time:  $t_{\text{VDET1}}$ ), and the overcharge release options.

| Product Code | Set Voltages (V)   |                    | Overcharge Detection<br>Delay Time (s) | Overcharge Released Type |
|--------------|--------------------|--------------------|----------------------------------------|--------------------------|
|              | V <sub>DET1n</sub> | V <sub>REL1n</sub> | tvdet1                                 |                          |
| R5434D401AA  | 4.300              | 4.000              | 1.5                                    | Voltage Release          |
| R5434D402AA  | 4.220              | 4.120              | 1.5                                    | Voltage Release          |
| R5434D403AA  | 4.250              | 4.000              | 1.5                                    | Voltage Release          |
| R5434D404AA  | 4.350              | 4.050              | 1.5                                    | Voltage Release          |
| R5434D405AA  | 3.825              | 3.575              | 1.5                                    | Voltage Release          |

<sup>&</sup>lt;sup>(1)</sup> Refer to *Product Code Table* for details.

<sup>&</sup>lt;sup>(2)</sup>  $V_{DET1n}$ ,  $V_{REL1n}$ : n = 1, 2, 3, 4, 5

NO.EA-267-160407

# **BLOCK DIAGRAM**



## R5434DxxxAA Block Diagram

NO.EA-267-160407

# **PIN DESCRIPTION**



| Pin No. | Symbol | Description                                         |
|---------|--------|-----------------------------------------------------|
| 1       | VC5    | Positive terminal pin for Cell-5                    |
| 2       | VC4    | Positive terminal pin for Cell-4                    |
| 3       | VC3    | Positive terminal Pin for Cell-3                    |
| 4       | VC2    | Positive terminal pin for Cell-2                    |
| 5       | VDD    | VDD pin, positive terminal pin for Cell-1           |
| 6       | CTLC   | COUT control pin / Output delay time shortening pin |
| 7       | COUT   | Output pin of overcharge detection, CMOS output     |
| 8       | VSS    | VSS pin. Ground pin for the IC                      |

\* The tab suspended leads are connected to the GND level. Do not short or wire those parts to other voltage level parts.

NO.EA-267-160407

# **ABSOLUTE MAXIMUM RATINGS**

 $(Ta = 25^{\circ}C, V_{SS} = 0V)$ 

| Symbol            | Item                                      | Ratings                                                  | Unit |
|-------------------|-------------------------------------------|----------------------------------------------------------|------|
| M                 | Supply voltage                            | -0.3 to 30                                               | V    |
| V DD              | (Positive terminal pin voltage of Cell-1) | $V_{\text{C2}}\text{-}0.3$ to $V_{\text{C2}}\text{+}6.5$ | V    |
| V <sub>C2</sub>   | Positive input pin voltage for Cell-2     | Vc3 -0.3 to Vc3+6.5                                      |      |
| V <sub>C3</sub>   | Positive input pin voltage for Cell-3     | Vc4 -0.3 to Vc4+6.5                                      |      |
| V <sub>C4</sub>   | Positive input pin voltage for Cell-4     | VC5-0.3 to Vc5+6.5                                       | V    |
| V <sub>C5</sub>   | Positive input pin voltage for Cell-5     | -0.3 to 6.5                                              |      |
| VCTLC             | CTLC pin voltage                          | -0.3 to 30                                               |      |
| V <sub>COUT</sub> | COUT pin output voltage                   | -0.3 to V <sub>OH1</sub> +0.3                            | V    |
| PD                | Power Dissipation (1)                     | 480                                                      | mW   |
| Tj                | Junction Temperature Range                | -40 to 125                                               | °C   |
| Tstg              | Storage Temperature Range                 | -55 to 125                                               | °C   |

#### **ABSOLUTE MAXIMUM RATINGS**

Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause the permanent damages and may degrade the life time and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings is not assured.

# **RECOMMENDED OPERATING CONDITION**

| Symbol | Item                        | Rating    | Unit |
|--------|-----------------------------|-----------|------|
| Vdd    | Operating Input Voltage     | 4.0 to 25 | V    |
| Та     | Operating Temperature Range | -40 to 85 | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if when they are used over such conditions by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions.

<sup>(1)</sup> Refer to POWER DISSIPATION in SUPPLEMENTSRY ITEMS for detail information.

**RICOH** 

NO.EA-267-160407

# **ELECTRICAL CHARACTERISTICS**

VCELLn = CELLn (Ex. VCELL1 is a voltage difference between VDD and VC2), n = 1, 2, 3, 4, 5, unless otherwise noted. The specifications surrounded by  $\square$  are guaranteed by Design Engineering at  $0^{\circ}C \le Ta \le 60^{\circ}C$ .

| R5434DxxxAA Electrical Characteristics (Ta = 25°C |                                                   |                                                                                                                                                   |                               |                           | = 25°C)                       |      |         |
|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------|-------------------------------|------|---------|
| Symbol                                            | Item                                              | Conditions                                                                                                                                        | Min.                          | Тур.                      | Max.                          | Unit | Circuit |
| Vorte                                             | CELLn Overcharge                                  | Detect rising edge of supply voltage (25°C)                                                                                                       | V <sub>DET1n</sub><br>-0.025V | V <sub>DET1n</sub>        | V <sub>DET1n</sub><br>+0.025V | V    | Δ       |
| VDETIN                                            | Detection Threshold                               | Detect rising edge of supply voltage (0 to 60°C)                                                                                                  | V <sub>DET1n</sub><br>-0.030V | V <sub>DET1n</sub>        | V <sub>DET1n</sub><br>+0.030V | v    |         |
| V <sub>REL1n</sub>                                | CELLn Overcharge<br>Release Voltage               | Detect falling edge of supply voltage                                                                                                             | V <sub>REL1n</sub><br>-0.050V | $V_{REL1n}$               | V <sub>REL1n</sub><br>+0.050V | V    | А       |
| tvdet1                                            | Overcharge Detection<br>Delay Time                | V <sub>CELLn</sub> =3.5V (n=2,3,4,5),<br>V <sub>CELL1</sub> =3.5V to 4.5V,                                                                        | 1.05                          | 1.50                      | 1.95                          | S    | В       |
| tvrel1                                            | Overcharge Release<br>Delay Time                  | V <sub>CELLn</sub> =3.5V (n=2,3,4,5),<br>V <sub>CELL1</sub> =4.5V to 3.5V,                                                                        | 11                            | 16                        | 21                            | ms   | В       |
| tvdtr1                                            | Overcharge Detection<br>Timer Reset Delay<br>Time | V <sub>CELLn</sub> =V <sub>DET1n</sub> +0.050V<br>to V <sub>REL1n</sub> -0.100V<br>to V <sub>DET1n</sub> +0.050V<br>to V <sub>REL1n</sub> -0.100V | 8                             | 16                        | 24                            | ms   | В       |
| V <sub>IH-1</sub>                                 | CTLC Pin "High1"<br>Input Voltage                 |                                                                                                                                                   | V <sub>DD</sub><br>-0.7V      |                           | V <sub>DD</sub><br>+0.3V      | V    | С       |
| VIH-2                                             | CILC Pin "High2"<br>Input Voltage                 |                                                                                                                                                   | V <sub>DD</sub><br>+3.0V      |                           |                               | V    | С       |
| VIM                                               | CTLC Pin "Middle"<br>Input Voltage                | $V_{DD} \ge 4 V$                                                                                                                                  | 2.0                           |                           | V <sub>DD</sub><br>-2.0V      | V    | С       |
| VIL                                               | CTLC Pin "Low" Input<br>Voltage                   | $V_{DD} \ge 4 V$                                                                                                                                  | V <sub>SS</sub><br>-0.3V      |                           | 0.5                           | V    | D       |
| Vol                                               | COUT Nch. ON<br>Voltage                           | I <sub>OL</sub> =50μA,<br>V <sub>CELLn</sub> = 3.5V, CTLC= VDD                                                                                    |                               | 0.1                       | 0.5                           | V    | E       |
| V <sub>OH1</sub>                                  | COUT Pch. ON<br>Voltage1 (at no load)             | $I_{OH} = 0\mu A$ ,<br>$V_{CELLn} = 3.5V$ , CTLC= VSS                                                                                             | 3.0                           | 3.7                       | 4.5                           | V    | F       |
| Vон                                               | COUT Pch. ON<br>Voltage                           | I <sub>OH</sub> = -50µA,<br>V <sub>CELLn</sub> = 3.5V, CTLC= VSS                                                                                  | V <sub>ОН1</sub><br>-0.5V     | V <sub>ОН1</sub><br>-0.1V |                               | V    | G       |
| lss                                               | Supply Current                                    | V <sub>CELLn</sub> =3.9V                                                                                                                          |                               | 3.0                       | 7.0                           | μA   | Н       |

#### R5/3/DyyyAA Electrical Characteristics

<sup>(1)</sup> Refer to *TEST CIRCUITS* for detail information.

7

NO.EA-267-160407

## **TEST CIRCUITS**



NO.EA-267-160407

# THEORY OF OPERATION

## Overcharge Detectors, V<sub>DET1n</sub> (n=1, 2, 3, 4, 5)

While the cells are charged, the voltage between VDD pin and VC2 pin (voltage of the Cell-1), the voltage between VC2 pin and VC3 pin (voltage of the Cell-2), the voltage between VC3 pin and VC4 pin (voltage of the Cell-3), the voltage between VC4 pin and VC5 pin (voltage of the Cell-4), and the voltage between VC5 and VSS pin (voltage of the Cell-5) are supervised. If at least one of the cells' voltage becomes equal or more than the overcharge detection voltage, the overcharge is detected, and an external charge control Nch. FET turns ON with COUT pin being at "H" level and by cutting off a fuse on the charger path, and the charge operation stops.

To reset the overcharge and make the COUT pin level to "Low" again after detecting overcharge, in such conditions that a time when all the cells' voltages are down to a level lower than overcharge release voltage. Internal fixed output delay times for overcharge detection, overcharge detector timer reset, release from overcharge exist. Even if one of voltage of the cells keeps its level more than the overcharge detection voltage, and output delay time passes, overcharge voltage is detected. If all the cell voltages become lower than the overcharge detection voltage within the overcharge detection delay time by noise or other reasons, the time period is less than overcharge detector timer reset output delay time, the overcharge delay time is accumulated and maintained, and the accumulated delay time reaches the overcharge delay time, the overcharge is detected. After detecting overcharge, even if all the cell voltages become equal or less than the release voltage from overcharge within the overcharge, then overcharge is not released.

The output type of the COUT pin is a CMOS output between VSS and the built-in regulator, and "High" level of COUT pin is the output voltage of the built-in regulator.

NO.EA-267-160407



9

NO.EA-267-160407

## **Delay Shortening (DS) Function**

The COUT pin is forcibly set to "High" output with applying the VSS level voltage to the CTLC pin.

By applying VDD+3.0V or more voltage to the CTLC pin, the overcharge detect and release delay times can be shorten into approximately 1/30. (DS mode 1)

By applying the voltage in the range from 2.0V to VDD-2.0V to CTLC pin, the overcharge detect delay time can be shorten into approximately 4ms. (DS mode 2)

The CTLC pin has internally the input delay time (approximately 1ms).

| Table. | CTLC Pin        | Input Con | ditions and | IC's Op | erating Co | onditions ( | $V_{DD} \ge 4$ | .0 V) |
|--------|-----------------|-----------|-------------|---------|------------|-------------|----------------|-------|
|        | • • = • • • • • |           |             |         |            |             |                | ,     |

| Input Conditions to CTLC Pin                   | IC Operating Conditions |
|------------------------------------------------|-------------------------|
| V <sub>DD</sub> +3.0V or more                  | DS mode 1               |
| V <sub>DD</sub> -0.8V to V <sub>DD</sub> +0.3V | Normal operation        |
| 2.0V to V <sub>DD</sub> -2.0V                  | DS mode 2               |
| V <sub>SS</sub> -0.3V to 0.5V                  | COUT output "H"         |
| Open                                           | Indefinite              |

# Setting for 2 to 4 Cell Protection

By short-circuiting between cells, the R5434D can meet as a protection IC for 2, 3, or 4 cells placed in series. The following table indicates pins to short-circuit to VSS depending on protected cells.

| Protected Cells   | Pins to Short-circuit to VSS |
|-------------------|------------------------------|
| 2-cell protection | VC3, VC4, and VC5 pins       |
| 3-cell protection | VC4 and VC5 pins             |
| 4-cell protection | VC5 pin                      |

If providing other connections except above short-circuit for 2, 3, or 4 cells protection, perform thorough evaluation using the actual devices.

NO.EA-267-160407

# **TYPICAL APPLICATIONS**

## **Typical Application Circuits**



**4-cell Protection Circuit** 

NO.EA-267-160407



**3-cell Protection Circuit** 



**2-cell Protection Circuit** 

**RICOH** 

12

NO.EA-267-160407

#### **External Components**

| Symbol                 | Min. | Тур. | Max. | Unit |
|------------------------|------|------|------|------|
| R1 / R2 / R3 / R4 / R5 | 330  | 330  | 1000 | Ω    |
| C1 / C2 / C3 / C4 / C5 | 0.01 | 0.1  | 1    | μF   |

## **Technical Notes on Selection Components**

- The voltage fluctuation is stabilized with R1 to R5 and C1 to C5. If a R1 to R5 is too large, by the conduction current at detection, the detector threshold may shift higher. Therefore, the appropriate value range of R1 to R5 is equal or less than  $1k\Omega$ . To make a stable operation of the IC, the appropriate value range of C1 to C5 is  $0.01\mu$ F or more.
- The typical application circuit diagrams are just examples. This circuit performance largely depends on the PCB layout and external components. In the actual application, fully evaluation is necessary.
- Overvoltage and the over current beyond the absolute maximum rating should not be forced to the
  protection IC and external components. During the time until the fuse is open after detecting
  overcharge, a large current may flow through the FET. Select an FET with large enough current
  capacity in order to endure the large current.
- To connect the SC protector, connect the SC protector to the cell must be the last.

#### Contact Information for Inquiries regarding SC PROTECTOR

Dexerials Corporation (Sony Chemical & Information Device Company Ltd.) Gate-city Osaki East Tower 8F, 1-11-2 Osaki, Shinagawa, Tokyo, 141-0032 TEL: 03-5435-3946 URL: http://www.dexerials.jp

NO.EA-267-160407

# **TYPICAL CHARACTERISTICS**

## Vs. Temperature

1) CELLn Overcharge Detector Threshold vs. Temperature







2) CELLn Overcharge Release Voltage vs. Temperature R5434D401AA n=1, 2, 3, 4, 5 V<sub>CELLn</sub>=3.2V 4.05 4.03  $V_{REL1n}(V)$ 4.01 3.99 3.97 3.95 -60 -40 -20 0 20 40 60 80 100 Ta (°C)

4) Overcharge Release Delay Time vs. Temperature



NO.EA-267-160407







## 9) Supply Current vs. Temperature



# 6) COUT Nch. ON Voltage vs. Temperature



## 8) COUT Pch. ON Voltage vs. Temperature



NO.EA-267-160407

## Output Delay Time vs. Supply Voltage (V<sub>DD</sub>) Dependence

1) Overcharge Detection Delay Time vs. VDD

2) Overcharge Release Delay Time vs. VDD





## Supply Current vs. V<sub>DD</sub> (for 5 Cells Protection)



**Test Circuit** 

NO.EA-267-160407

## Vs. External Resister dependence

Overcharge Detection Voltage / Overcharge Release Voltage vs. R1



**Test Circuit** 

# POWER DISSIPATION

# SON-8

Ver. A

The power dissipation of the package is dependent on PCB material, layout, and environmental conditions. The following conditions are used in this measurement.

#### **Measurement Conditions**

|                  | Standard Test Land Pattern                     |  |
|------------------|------------------------------------------------|--|
| Environment      | Mounting on Board (Wind Velocity = 0 m/s)      |  |
| Board Material   | Glass Cloth Epoxy Plastic (Double-Sided Board) |  |
| Board Dimensions | 40 mm × 40 mm × 1.6 mm                         |  |
| Coppor Patio     | Top Side: Approx. 50%                          |  |
|                  | Bottom Side: Approx. 50%                       |  |
| Through-holes    | f 0.5 mm × 44 pcs                              |  |

#### **Measurement Result**

(Ta = 25°C, Tjmax = 125°C)

|                    | Standard Test Land Pattern            | Free Air |
|--------------------|---------------------------------------|----------|
| Power Dissipation  | 480 mW                                | 300 mW   |
| Thermal Resistance | qja = (125 − 25°C) / 0.48 W = 208°C/W | 333 /W   |







**Measurement Board Pattern** 

i

# PACKAGE DIMENSIONS

# SON-8

Ver. A



#### SON-8-18 Package Dimensions (Unit: mm)

<sup>\*</sup> The tab suspension leads on the bottom of the package is substrate level (GND). It is recommended that the tab suspension leads be connected to the ground plane on the board, or otherwise be left floating. Also, the tab suspension leads should not connect to other wires or land patterns.



- 1. The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to Ricoh sales representatives for the latest information thereon.
- 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without prior written consent of Ricoh.
- 3. Please be sure to take any necessary formalities under relevant laws or regulations before exporting or otherwise taking out of your country the products or the technical information described herein.
- 4. The technical information described in this document shows typical characteristics of and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under Ricoh's or any third party's intellectual property rights or any other rights.
- 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death (aircraft, spacevehicle, nuclear reactor control system, traffic control system, automotive and transportation equipment, combustion equipment, safety devices, life support system etc.) should first contact us.
- 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products.
- 7. Anti-radiation design is not implemented in the products described in this document.
- 8. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage.
- 9. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage.
- 10. There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact Ricoh sales or our distributor before attempting to use AOI.
- 11. Please contact Ricoh sales representatives should you have any questions or comments concerning the products or the technical information.



**Ricoh is committed to reducing the environmental loading materials in electrical devices with a view to contributing to the protection of human health and the environment.** Ricoh has been providing RoHS compliant products since April 1, 2006 and Halogen-free products since April 1, 2012.

# **RICOH** RICOH ELECTRONIC DEVICES CO., LTD.

https://www.e-devices.ricoh.co.jp/en/

#### Sales & Support Offices

#### Ricoh Electronic Devices Co., Ltd.

Shin-Yokohama Office (International Sales) 2-3, Shin-Yokohama 3-chome, Kohoku-ku, Yokohama-shi, Kanagawa, 222-8530, Japan Phone: +81-50-3814-7687 Fax: +81-45-474-0074

Ricoh Americas Holdings, Inc. 675 Campbell Technology Parkway, Suite 200 Campbell, CA 95008, U.S.A. Phone: +1-408-610-3105

# Ricoh Europe (Netherlands) B.V.

Semiconductor Support Centre Prof. W.H. Keesomlaan 1, 1183 DJ Amstelveen, The Netherlands Phone: +31-20-5474-309

Ricoh International B.V. - German Branch Semiconductor Sales and Support Centre Oberrather Strasse 6, 40472 Düsseldorf, Germany Phone: +49::211-6546-0

Ricoh Electronic Devices Korea Co., Ltd. 3F, Haesung Bldg, 504, Teheran-ro, Gangnam-gu, Seoul, 135-725, Korea Phone: +82-2-2135-5700 Fax: +82-2-2051-5713

#### Ricoh Electronic Devices Shanghai Co., Ltd. Room 403, No.2 Building, No.690 Bibo Road, Pu Dong New District, Shanghai 201203, People's Republic of China

Phone: +86-21-5027-3200 Fax: +86-21-5027-3299 Ricoh Electronic Devices Shanghai Co., Ltd.

Shenzhen Branch 1205, Block D(Jinlong Building), Kingkey 100, Hongbao Road, Luohu District, Shenzhen, China Phone: +86:755-8348-7600 Ext 225

#### Ricoh Electronic Devices Co., Ltd.

 Taipei office

 Room 109, 10F-1, No.51, Hengyang Rd., Taipei City, Taiwan

 Phone: +886-2-2313-1621/1622

 Fax: +886-2-2313-1621/1622