June 1991 Revised January 1999 ## 74ACTQ16646 16-Bit Transceiver/Register with 3-STATE Outputs ## **General Description** The ACTQ16646 contains sixteen non-inverting bidirectional registered bus transceivers providing multiplexed transmission of data directly from the input bus or from the internal storage registers. Each byte has separate control inputs which can be shorted together for full 16-bit operation. The DIR inputs determine the direction of data flow through the device. The CPAB and CPBA inputs load data into the registers on the LOW-to-HIGH transition. The ACTQ16646 utilizes Fairchild Quiet Series™ technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series™ features GTO™ output control and undershoot corrector for superior performance. ### **Features** - Utilizes Fairchild FACT Quiet Series technology - Guaranteed simultaneous switching noise level and dynamic threshold performance - Guaranteed pin-to-pin output skew - Independent registers for A and B buses - Multiplexed real-time and stored data transfers - Separate control logic for each byte - 16-bit version of the ACTQ646 - Outputs source/sink 24 mA - Additional specs for Multiple Output Switching - Output loading specs for both 50 pF and 250 pF loads ### **Ordering Code:** | Order Number | Package Number Package Description | | | | | | | |-------------------------|------------------------------------|-----------------------------------------------------------------------------|--|--|--|--|--| | 74 <b>A</b> CTQ16646SSC | MS56A | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide | | | | | | | 74ACTQ16646MTD | MTD56 | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | | | | | | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. ## Logic Symbol ## **Connection Diagram** FACT™, Quiet Series™, FACT Quiet Series™ and GTO™ are trademarks of Fairchild Semiconductor Corporation. ## **Function Table** | Inputs | | | | | | Data I/O (Note 1) | | Output Operation Mode | | | |----------------|------------------|-------------------|-------------------|------------------|------------------|-------------------|------------------|------------------------------------------------|--|--| | G <sub>1</sub> | DIR <sub>1</sub> | CPAB <sub>1</sub> | CPBA <sub>1</sub> | SAB <sub>1</sub> | SBA <sub>1</sub> | A <sub>0-7</sub> | B <sub>0-7</sub> | | | | | Н | Х | H or L | H or L | Х | Х | | | Isolation | | | | Н | X | ~ | Χ | X | Х | Input | Input | Clock An Data into A Register | | | | Н | X | Χ | ~ | Χ | X | | | Clock Bn Data Into B Register | | | | L | Н | Х | Х | L | Х | | | An to Bn—Real Time (Transparent Mode) | | | | L | Н | ~ | Χ | L | X | Input | Output | Clock An Data to A Register | | | | L | Н | H or L | Χ | Н | Х | | | A Register to Bn (Stored Mode) | | | | L | Н | ~ | Χ | Н | X | | | Clock An Data into A Register and Output to Bn | | | | L | L | Х | Х | Х | L | | | Bn to An—Real Time (Transparent Mode) | | | | L | L | Χ | ~ | Χ | L | Output | Input | Clock Bn Data into B Register | | | | L | L | X | H or L | X | Н | | | B Register to An (Stored Mode) | | | | L | L | X | ~ | Χ | Н | | | Clock Bn into B Register and Output to An | | | Note 1: The data output functions may be enabled or disabled by various signals at the G and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the appropriate clock inputs. Also applies to data I/O (A and B: 8-15) and #2 control pins. H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial \_ = LOW-to-HIGH Transition. ## **Absolute Maximum Ratings**(Note 2) -0.5**V** to +7.0**V** Supply Voltage (V<sub>CC</sub>) DC Input Diode Current ( $I_{IK}$ ) $V_1 = -0.5V$ -20 mA $V_I = V_{CC} + 0.5V$ +20 mA DC Output Diode Current (I<sub>OK</sub>) $V_{O} = -0.5V$ -20 mA $V_{\rm O} = V_{\rm CC} + 0.5 V$ +20 mA DC Output Voltage (V<sub>O</sub>) -0.5V to $V_{CC} + 0.5$ V DC Output Source/Sink Current (I<sub>O</sub>) ±50 mA DC V<sub>CC</sub> or Ground Current per Output Pin ±50 mA Storage Temperature -65°C to +150°C ## **Recommended Operating Conditions** Supply Voltage (V<sub>CC</sub>) 4.5V to 5.5V 0V to V<sub>CC</sub> Input Voltage (V<sub>I</sub>) Output Voltage (V<sub>O</sub>) 0V to V<sub>CC</sub> Operating Temperature (T<sub>A</sub>) -40°C to +85°C Minimum Input Edge Rate (ΔV/Δt) 125 mV/ns $V_{\text{IN}}$ from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V Note 2: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications. ### **DC Electrical Characteristics** | Symbol | Donometen | Vcc | T <sub>A</sub> = - | +25°C | T <sub>A</sub> = -40°C to+85°C | Units | Conditions | | |------------------|---------------------------------|-----|-----------------------|-----------------------|--------------------------------|-------------------------|-----------------------------------|--| | Бупівої | Parameter Minimum HIGH | (V) | Тур | Guaranteed Limits | | Units | Conditions | | | V <sub>IH</sub> | | 4.5 | 1.5 | 2.0 2.0 | ٧ | V <sub>OUT</sub> = 0.1V | | | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | | or V <sub>CC</sub> – 0.1V | | | V <sub>IL</sub> | Maximum LOW | 4.5 | 1.5 | 0.8 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 0.8 | 0.8 | | or V <sub>CC</sub> – 0.1V | | | V <sub>OH</sub> | Minimum HIGH | 4.5 | 4.49 | 4.4 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | | | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 3.86 | 3.76 | V | I <sub>OH</sub> = -24 mA | | | | | 5.5 | | 4.86 | 4.76 | | I <sub>OH</sub> = -24 mA (Note 3) | | | V <sub>OL</sub> | Maximum LOW | 4.5 | 0.001 | 0.1 | 0.1 | ٧ | I <sub>OUT</sub> = 50 μA | | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | | | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 0.36 | 0.44 | V | $I_{OL} = 24 \text{ mA}$ | | | | | 5.5 | | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA (Note 3) | | | OZT | Maximum I/O | 5.5 | | ±0.5 | ±5.0 | μΑ | $V_{IN} = V_{IL}, V_{IH}$ | | | | Leakage Current | | | | | | $V_O = V_{CC}$ , GND | | | IN | Maximum Input | 5.5 | | ±0.1 | ±1.0 | μΑ | $V_I = V_{CC}$ , GND | | | | Leakage Current | | | | | | | | | сст | Maximum I <sub>CC</sub> /Input | 5.5 | 0.6 | | 1.5 | mA | $V_{\rm I} = V_{\rm CC} - 2.1V$ | | | СС | Max Quiescent | 5.5 | | 8.0 | 80.0 | μΑ | $V_{IN} = V_{CC}$ or GND | | | | Supply Current | | | | | | | | | OLD | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | | OHD | Output Current (Note 4) | | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | | V <sub>OLP</sub> | Quick Output | 5.0 | 0.5 | 0.8 | | ٧ | Figure 1, Figure 2 | | | | Maximum Dynamic V <sub>OL</sub> | | | | | | (Note 6)(Note 7) | | | V <sub>OLV</sub> | Quick Output | 5.0 | -0.5 | -0.8 | | ٧ | Figure 1, Figure 2 | | | | Minimum Dynamic V <sub>OL</sub> | | | | | | (Note 6)(Note 7) | | | V <sub>OHP</sub> | Maximum | 5.0 | V <sub>OH</sub> + 1.0 | V <sub>OH</sub> + 1.5 | | ٧ | Figure 1, Figure 2 | | | | Overshoot | | | | | | (Note 5)(Note 7) | | | / <sub>OHV</sub> | Minimum | 5.0 | V <sub>OH</sub> – 1.0 | V <sub>OH</sub> – 1.8 | | ٧ | Figure 1, Figure 2 | | | | V <sub>CC</sub> Droop | | | | | | (Note 5)(Note 7) | | | V <sub>IHD</sub> | Minimum HIGH Dynamic | 5.0 | 1.7 | 2.0 | | ٧ | (Note 5)(Note 8) | | | | Input Voltage Level | | | | | | | | | V <sub>ILD</sub> | Maximum LOW Dynamic | 5.0 | 1.2 | 0.8 | | ٧ | (Note 5)(Note 8) | | | | Input Voltage Level | | | | | | | | Note 3: All outputs loaded; thresholds associated with output under test. Note 4: Maximum test duration 2.0 ms; one output loaded at a time Note 5: Worst case package. ## DC Electrical Characteristics (Continued) Note 6: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched LOW and one output held LOW. Note 7: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched HIGH and one output held HIGH. Note 8: Maximum number of data inputs (n) switching. (n - 1) inputs switching 0V to 3V (ACTQ). Input under test switching 3V to threshold (V<sub>ILD</sub>). ## **AC Electrical Characteristics** | | Parameter | v <sub>cc</sub> | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ $C_L = 50 \text{ pF}$ | | Units | |------------------|--------------------------|-----------------|--------------------------------------------------|-----|------|---------------------------------------------------------------------|------|-------| | Symbol | | (V) | | | | | | | | | | (Note 9) | Min | Тур | Max | Min | Max | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 4.6 | 6.9 | 9.4 | 3.6 | 10.1 | ns | | t <sub>PLH</sub> | Clock to Bus | | 4.3 | 6.5 | 8.9 | 3.3 | 9.7 | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 4.0 | 6.2 | 8.5 | 2.9 | 9.2 | ns | | t <sub>PLH</sub> | Bus to Bus | | 4.1 | 6.4 | 8.6 | 3.2 | 9.3 | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 4.0 | 6.4 | 8.9 | 3.1 | 9.6 | ns | | t <sub>PLH</sub> | Select to Bus | | 4.2 | 6.7 | 9.5 | 3.2 | 10.4 | | | | (w/An or Bn HIGH or LOW) | | | | | | | | | t <sub>PZL</sub> | Enable Time | 5.0 | 5.3 | 7.8 | 10.5 | 3.8 | 11.4 | ns | | t <sub>PZH</sub> | G to An/Bn | | 4.6 | 6.9 | 9.4 | 3.3 | 10.2 | | | t <sub>PLZ</sub> | Disable Time | 5.0 | 3.0 | 5.5 | 8.1 | 2.3 | 8.6 | ns | | t <sub>PHZ</sub> | G to An/Bn | | 3.4 | 5.7 | 8.3 | 2.6 | 8.6 | | | t <sub>PZL</sub> | Enable Time | 5.0 | 5.1 | 8.2 | 11.8 | 4.3 | 12.7 | ns | | t <sub>PZH</sub> | DIR to An/Bn | | 4.6 | 7.5 | 10.8 | 3.7 | 11.7 | | | t <sub>PLZ</sub> | Disable Time | 5.0 | 2.9 | 5.8 | 9.2 | 2.0 | 9.8 | ns | | t <sub>PHZ</sub> | DIR to An/Bn | | 3.4 | 6.1 | 9.2 | 2.5 | 9.7 | | Note 9: Voltage Range 5.0 is $5.0V \pm 0.5V$ . ## **AC Operating Requirements** | Symbol | Parameter | V <sub>cc</sub><br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ $C_L = 50 \text{ pF}$ | Units | |----------------|--------------------|------------------------|--------------------------------------------------|---------------------------------------------------------------------|-------| | | | (Note 10) | Guarantee | | | | t <sub>S</sub> | Setup Time, H or L | 5.0 | 3.0 | 3.0 | ns | | | Bus to Clock | | | | | | t <sub>H</sub> | Hold Time, H or L | 5.0 | 1.5 | 1.5 | ns | | | Bus to Clock | | | | | | t <sub>W</sub> | Clock Pulse Width | 5.0 | 4.0 | 4.0 | ns | | | HorL | | | | | Note 10: Voltage Range 5.0 is 5.0V ± 0.5V. ## **Extended AC Electrical Characteristics** | | | TA | _=-40°C to +8 | 5°C | T <sub>A</sub> = -40°C to +85°C | | | |------------------|--------------------------|-----|------------------------|------|--------------------------------------------------|-------|-------| | | | | $V_{CC} = Com$ | | V <sub>CC</sub> = Com<br>C <sub>L</sub> = 250 pF | | | | | | | C <sub>L</sub> = 50 pF | | | | | | Symbol | Parameter | 161 | Outputs Switch | nina | _ | | Units | | Cyllido. | - aramoto | | (Note 12) | (Not | (Note 13) | | | | | | Min | Тур | Max | Min | Max | | | t <sub>PHL</sub> | Propagation Delay | 4.1 | | 10.1 | 6.1 | 14.5 | ns | | t <sub>PLH</sub> | Clock to Bus | 4.2 | | 10.1 | 6.0 | 14.8 | | | t <sub>PHL</sub> | Propagation Delay | 4.0 | | 10.0 | 5.4 | 13.7 | ns | | t <sub>PLH</sub> | Bus to Bus | 4.7 | | 10.7 | 5.9 | 13.5 | | | t <sub>PHL</sub> | Propagation Delay | 3.8 | | 9.6 | 5.7 | 14.2 | ns | | t <sub>PLH</sub> | Select to Bus | 4.3 | | 10.9 | 6.1 | 15.5 | | | | (w/An or Bn HIGH or LOW) | | | | | | | | t <sub>PZL</sub> | Enable Time | 5.0 | | 12.7 | (Not | e 14) | ns | | t <sub>PZH</sub> | G to An/Bn | 4.1 | | 11.3 | | | | | t <sub>PLZ</sub> | Disable Time | 3.2 | | 8.3 | (Not | e 15) | ns | | t <sub>PHZ</sub> | G to An/Bn | 3.5 | | 8.6 | | | | | t <sub>PZL</sub> | Enable Time | 4.1 | | 11.3 | (Not | e 14) | ns | | t <sub>PZH</sub> | DIR to An/Bn | 4.4 | | 13.0 | | | | | t <sub>PLZ</sub> | Disable Time | 2.9 | | 9.5 | (Not | e 15) | ns | | t <sub>PHZ</sub> | DIR to An/Bn | 3.4 | | 9.7 | | | | | toshl | Pin-to-Pin Skew | | | 1.0 | | | ns | | (Note 11) | Clock to Bus | | | | | | | | toslh | Pin-to-Pin Skew | | | 1.0 | | | ns | | (Note 11) | Clock to Bus | | | | | | | | toshl | Pin-to-Pin Skew | | | 1.0 | | | ns | | (Note 11) | Bus to Bus | | | | | | | | toslh | Pin-to-Pin Skew | | | 1.0 | | | ns | | (Note 11) | Bus to Bus | | | | | | | | toshl | Pin-to-Pin Skew | | | | | | | | (Note 11) | Select to Bus | | | 1.0 | | | ns | | | (w/An or Bn HIGH or LOW) | | | | | | | | toslh | Pin-to-Pin Skew | | | | | | | | (Note 11) | Select to Bus | | | 1.2 | | | ns | | | (w/An or Bn HIGH or LOW) | | | | | | | | t <sub>ost</sub> | Pin-to-Pin Skew | | | 2.1 | | | ns | | (Note 11) | Clock to Bus | | | | | | | | tost | Pin-to-Pin Skew | | | 1.0 | | | ns | | (Note 11) | Bus to Bus | | | | | | | | tost | Pin-to-Pin Skew | | | 2.7 | | | ns | | (Note 11) | Select to Bus | | | | | | | Note 11: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (t<sub>OSHL</sub>), LOW to HIGH (t<sub>OSLH</sub>), or any combination switching LOW to HIGH and/or HIGH to LOW (t<sub>OST</sub>). Note 12: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.). Note 13: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only. Note 14: 3-STATE delays are load dominated and have been excluded from the datasheet. Note 15: The Output Disable Time is dominated by the RC network (500 $\Omega$ , 250 pF) on the output and has been excluded from the datasheet. ## Capacitance | Symbol | Parameter | Тур | Units | Conditions | | |-----------------------------------------------|-------------------|-----|-------|------------------------|--| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = 5.0V | | | C <sub>PD</sub> Power Dissipation Capacitance | | 95 | pF | V <sub>CC</sub> = 5.0V | | | | | | | | | ### **FACT Noise Characteristics** The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT. #### Equipment: Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture Tektronics Model 7854 Oscilloscope #### Procedure: - 1. Verify Test Fixture Loading: Standard Load 50 pF, 500 O - 2. Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch - Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage. - Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measurement. Input pulses have the following characteristics: f = 1 MHz, $t_r = 3 \text{ ns}$ , $t_f = 3 \text{ ns}, \text{ skew} < 150 \text{ ps}$ ### FIGURE 1. Quiet Output Noise Voltage Waveforms Set the word generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope. ### VOI P/VOI V and VOHP/VOHV: - · Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a $50\Omega$ coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - Measure $V_{\text{OLP}}$ and $V_{\text{OLV}}$ on the quiet output during the worst case transition for active and enable. Measure $V_{\text{OHP}}$ and $V_{\text{OHV}}$ on the quiet output during the worst case transition for active and enable. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. #### VILD and VIHD: - Monitor one of the switching outputs using a $50\Omega$ coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - First increase the input LOW voltage level, $\mathbf{V}_{\text{IL}}$ , until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds $V_{\text{IL}}$ limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as $V_{II,D}$ . - Next decrease the input HIGH voltage level, $\mathbf{V}_{\mathrm{IH}}$ , until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds $\mathbf{V}_{\mathsf{IL}}$ limits, or on output HIGH levels that exceed $V_{\text{IH}}$ limits. The input HIGH voltage level at which oscillation occurs is defined as VIHD. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. FIGURE 2. Simultaneous Switching Test Circuit 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide Package Number MS56A # 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD56 ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com