



V

nC

-20

2.8

www.ti.com

#### SLPS221A-OCTOBER 2009-REVISED OCTOBER 2010

## Dual P-Channel NexFET™ Power MOSFET

Check for Samples: CSD75204W15

V<sub>D1D2</sub>

Qg

### **FEATURES**

- **Dual P-Ch MOSFETs**
- **Common Source Configuration**
- Small Footprint 1.5-mm × 1.5-mm
- Gate-Source Voltage Clamp
- Gate ESD Protection -3kV
- Pb Free
- **RoHS Compliant**
- **Halogen Free**

### APPLICATIONS

- **Battery Management**
- **Battery Protection**

### DESCRIPTION

The device has been designed to deliver the lowest on resistance and gate charge in the smallest outline possible with excellent thermal characteristics in an ultra low profile. Low on resistance coupled with the small footprint and low profile make the device ideal for battery operated space constrained applications.

#### **Top View**







# Gate Charge Total (-4.5V)

Drain to Drain Voltage

| Q <sub>gd</sub>       | Gate Charge Gate to Drain    | 0.6              |     | nC |
|-----------------------|------------------------------|------------------|-----|----|
| R <sub>D1D2(on)</sub> | Drain to Drain On Resistance | $V_{GS} = -1.8V$ | 140 | mΩ |
|                       |                              | $V_{GS} = -2.5V$ | 105 | mΩ |
|                       |                              | $V_{GS} = -4.5V$ | 80  | mΩ |
| V <sub>GS(th)</sub>   | Threshold Voltage            | -0.7             |     | V  |

**PRODUCT SUMMARY** 

### **ORDERING INFORMATION**

| Device      | Package                                | Media          | Qty  | Ship             |
|-------------|----------------------------------------|----------------|------|------------------|
| CSD75204W15 | 1.5-mm × 1.5-mm<br>Wafer Level Package | 7-Inch<br>Reel | 3000 | Tape and<br>Reel |

#### **ABSOLUTE MAXIMUM RATINGS**

| $T_A = 28$                           | 5°C unless otherwise stated                                            | VALUE      | UNIT |
|--------------------------------------|------------------------------------------------------------------------|------------|------|
| $V_{D1D2}$                           | Drain to Drain Voltage                                                 | -20        | V    |
| $V_{GS}$                             | Gate to Source Voltage                                                 | -6         | V    |
|                                      | Continuous Drain to Drain Current, $T_C = 25^{\circ}C^{(1)}$           | -3         | А    |
| I <sub>D1D2</sub>                    | Pulsed Drain to Drain Current,<br>T <sub>C</sub> = $25^{\circ}C^{(2)}$ | -28        | А    |
|                                      | Continuous Source Pin Current                                          | -1.2       | А    |
| I <sub>S</sub>                       | Pulsed Source Pin Current <sup>(2)</sup>                               | -15        | А    |
|                                      | Continuous Gate Clamp Current                                          | -0.5       | А    |
| I <sub>G</sub>                       | Pulsed Gate Clamp Current <sup>(2)</sup>                               | -7         | А    |
| PD                                   | Power Dissipation <sup>(1)</sup>                                       | 0.7        | W    |
| T <sub>J</sub> ,<br>T <sub>STG</sub> | Operating Junction and Storage<br>Temperature Range                    | -55 to 150 | °C   |

(1) Per device, both sides in conduction

(2) Pulse duration 10µs, duty cycle ≤2%



### Gate Charge (Per MOSFET)

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise stated). Specifications and graphs are Per MOSFET unless otherwise stated. Drain to Drain measurements are done with both MOSFETs in series (common source configuration.

|                       | PARAMETER                        | TEST CONDITIONS                                       | MIN  | TYP  | MAX  | UNIT |
|-----------------------|----------------------------------|-------------------------------------------------------|------|------|------|------|
| Static Ch             | aracteristics                    |                                                       |      |      |      |      |
| BV <sub>D1D2</sub>    | Drain to Drain Voltage           | $V_{GS} = 0V, I_{D1D2} = -250\mu A$                   | -20  |      |      | V    |
| BV <sub>GSS</sub>     | Gate to Source Voltage           | V <sub>D1D2</sub> = 0V, I <sub>G</sub> = -250μA       | -6.1 |      | -7.2 | V    |
| I <sub>DDS</sub>      | Drain to Drain Leakage Current   | $V_{GS} = 0V, V_{D1D2} = -16V$                        |      |      | -1   | μΑ   |
| I <sub>GSS</sub>      | Gate to Source Leakage Current   | $V_{D1D2} = 0V, V_{GS} = -6V$                         |      |      | -100 | nA   |
| V <sub>GS(th)</sub>   | Gate to Source Threshold Voltage | $V_{D1D2} = V_{GS}, I_{DS} = -250 \mu A$              | -0.5 | -0.7 | -0.9 | V    |
|                       |                                  | $V_{GS} = -1.8V, I_{D1D2} = -1A$                      |      | 140  | 175  | mΩ   |
| R <sub>D1D2(on)</sub> | Drain to Drain On Resistance     | $V_{GS} = -2.5V, I_{D1D2} = -1A$                      |      | 105  | 130  | mΩ   |
|                       |                                  | $V_{GS} = -4.5V, I_{D1D2} = -1A$                      |      | 80   | 100  | mΩ   |
| 9 <sub>fs</sub>       | Transconductance                 | $V_{D1D2} = -10V, I_{D1D2} = -1A$                     |      | 5.3  |      | S    |
| Dynamic               | Characteristics                  |                                                       |      |      |      |      |
| C <sub>ISS</sub>      | Input Capacitance                |                                                       |      | 315  | 410  | pF   |
| C <sub>OSS</sub>      | Output Capacitance               | $V_{GS} = 0V, V_{D1D2} = -10V,$<br>f = 1MHz           |      | 128  | 165  | pF   |
| C <sub>RSS</sub>      | Reverse Transfer Capacitance     |                                                       |      | 43   | 55   | pF   |
| Qg                    | Gate Charge Total (-4.5V)        |                                                       |      | 2.8  | 3.9  | nC   |
| Q <sub>gd</sub>       | Gate Charge - Gate to Drain      | $V_{D1D2} = -10V$ ,                                   |      | 0.6  |      | nC   |
| Q <sub>gs</sub>       | Gate Charge - Gate to Source     | $I_{D1D2} = -1A$                                      |      | 0.5  |      | nC   |
| Q <sub>g(th)</sub>    | Gate Charge at Vth               |                                                       |      | 0.2  |      | nC   |
| Q <sub>OSS</sub>      | Output Charge                    | $V_{D1D2} = -9.5V, V_{GS} = 0V$                       |      | 2.2  |      | nC   |
| t <sub>d(on)</sub>    | Turn On Delay Time               |                                                       |      | 7.8  |      | ns   |
| t <sub>r</sub>        | Rise Time                        | $V_{D1D2} = -10V, V_{GS} = -4.5V,$                    |      | 6.7  |      | ns   |
| t <sub>d(off)</sub>   | Turn Off Delay Time              | $I_{D1D2} = -1A, R_G = 30\Omega$                      |      | 45   |      | ns   |
| t <sub>f</sub>        | Fall Time                        |                                                       |      | 26   |      | ns   |
| Diode Ch              | aracteristics                    |                                                       |      |      | ŀ    |      |
| V <sub>SD</sub>       | Diode Forward Voltage            | $I_{D1D2} = -1A, V_{GS} = 0V$                         |      | 0.75 | 1    | V    |
| Q <sub>rr</sub>       | Reverse Recovery Charge          | $V_{dd} = -9.5V$ , $I_F = -1A$ , $di/dt = 200A/\mu s$ |      | 10.5 |      | nC   |
| t <sub>rr</sub>       | Reverse Recovery Time            | $V_{dd} = -9.5V$ , $I_F = -1A$ , di/dt = 200A/µs      |      | 23   |      | ns   |

### THERMAL CHARACTERISTICS

 $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ 

|                  | PARAMETER                                                            | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| R <sub>θJA</sub> | Thermal Resistance Junction to Ambient <sup>(1)</sup> <sup>(2)</sup> |     |     | 200 | °C/W |
|                  | JA Thermal Resistance Junction to Ambient <sup>(3) (2)</sup>         |     |     | 94  | °C/W |

(1) Device mounted on FR4 material with Minimum Cu mounting area.

(2) Measured with both devices biased in a parallel condition.

(3) Device mounted on FR4 material with  $1-inch^2$  of Cu (2oz).



#### www.ti.com

SLPS221A-OCTOBER 2009-REVISED OCTOBER 2010



 $\begin{array}{l} Max \; R_{\theta JA} = 94^{\circ}C/W \\ when mounted on \\ 1 \; inch^2 \; (6.45 \; cm^2) \; of \\ 2 \hbox{-}oz. \; (0.071 \hbox{-}mm \; thick) \\ Cu. \end{array}$ 



Max  $R_{\theta,JA} = 200^{\circ}C/W$ when mounted on minimum pad area of 2-oz. (0.071-mm thick) Cu.

### **TYPICAL MOSFET CHARACTERISTICS**

Graphs are Per MOSFET at  $T_A = 25^{\circ}$ C, unless stated otherwise. Drain to Drain measurements are done with both MOSFETs in series (common source configuration).



Figure 1. Transient Thermal Impedance

TEXAS INSTRUMENTS

www.ti.com



4



#### www.ti.com

### TYPICAL MOSFET CHARACTERISTICS (continued)

Graphs are Per MOSFET at  $T_A = 25^{\circ}$ C, unless stated otherwise. Drain to Drain measurements are done with both MOSFETs in series (common source configuration).



Figure 8. Normalized On-State Resistance vs. Temperature



Figure 10. Maximum Safe Operating Area



Figure 9. Typical Diode Forward Voltage



Figure 11. Maximum Drain Current vs. Temperature



www.ti.com

### **MECHANICAL DATA**

### CSD75204W15 Package Dimensions



Front View

M0171-01

NOTE: All dimensions are in mm (unless otherwise specified)

Seating Plate

Pinout

| POSITION   | DESIGNATION  |
|------------|--------------|
| A1         | Gate1        |
| A2, A3, B3 | Drain1       |
| C1         | Gate2        |
| C2, C3, B2 | Drain2       |
| B1         | Source Sense |



www.ti.com

SLPS221A-OCTOBER 2009-REVISED OCTOBER 2010



#### Land Pattern Recommendation

NOTE: All dimensions are in mm (unless otherwise specified)





NOTE: All dimensions are in mm (unless otherwise specified)

#### Submit Documentation Feedback

8

Copyright © 2009–2010, Texas Instruments Incorporated

| C | Changes from Original (October 2009) to Revision A |   |  |
|---|----------------------------------------------------|---|--|
| • | Deleted the Package Marking Information sectiom    | 7 |  |

www.ti.com

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated