Data Sheet September 2004 FN4863.1 # 380MHz, SOT-23, Low Power Current Feedback Operational Amplifier The HFA1155 is a low power, high-speed op amp and is the most recent addition to Intersil's HFA1XX5 series of low power op amps and buffers. Intersil's proprietary complementary bipolar UHF-1 process, coupled with the current feedback architecture deliver superb bandwidth even at very high gains (>250MHz at $A_V=10$ ). The excellent video parameters make this amplifier ideal for professional video applications. Though specified for $\pm 5\text{V}$ operation, the HFA1155 operates with single supply voltages as low as 4.5V, and requires only 1.4mA of $I_{CC}$ in 5V applications (see Application Information section, and Application Note AN9897). ## Ordering Information | PART NUMBER | TEMP. | PACKAGE | PKG. | |-----------------------|------------|------------------------------|--------| | (BRAND) | RANGE (°C) | | DWG.# | | HFA1155IH96<br>(1155) | -40 to 85 | 5 Ld SOT-23<br>Tape and Reel | P5.064 | ## **Pinout** HFA1155 (SOT23) TOP VIEW #### **Features** | • Low Power | |---------------------------------------------| | • Low Distortion (10MHz, HD2)53dBc | | • -3dB Bandwidth | | • High Slew Rate | | • Fast Settling Time (0.1%) | | Excellent Gain Flatness ±0.06dB to 50MHz | | High Output Current | | • Fast Overdrive Recovery <7ns | | Operates with 5V Single Supply (See AN9897) | ## **Applications** - Video Switching and Routing - · Pulse and Video Amplifiers - · IF Signal Processing - · Flash A/D Driver - · Medical Imaging Systems - Related Literature - AN9420, Current Feedback Theory - AN9897, Single 5V Supply Operation ## **Absolute Maximum Ratings** $T_A = 25^{\circ}C$ | Voltage Between V+ and V | 12V | |--------------------------------------------------|------| | Input Voltage | PPLY | | Differential Input Voltage | . 5V | | Output Current (50% Duty Cycle) | 30mA | | ESD Rating | | | Human Body Model (Per MIL-STD-883 Method 3015.7) | 600V | #### **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}$ (°C/W) | |------------------------------------------------|--------------------------------------| | SOT-23 Package | 225 | | Maximum Junction Temperature (Plastic Package) | 150 <sup>o</sup> C | | Maximum Storage Temperature Range65 | <sup>o</sup> C to 150 <sup>o</sup> C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (Lead Tips Only) | | #### **Operating Conditions** Temperature Range.....-40°C to 85°C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 1. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. $\textbf{Electrical Specifications} \hspace{0.5cm} V_{SUPPLY} = \pm 5 V, \ A_{V} = +1, \ R_{F} = 510 \Omega \, , \ R_{L} = 100 \Omega \, , \ Unless \ Otherwise \ Specified \ A_{V} = +1 \, , +1$ | PARAMETER | TEST CONDITIONS | (NOTE 2) TEST LEVEL | TEMP.<br>(°C) | MIN | TYP | MAX | UNITS | |----------------------------------------|---------------------------------------|---------------------|---------------|------|------|-----|--------------------| | INPUT CHARACTERISTICS | | | | | | | | | Input Offset Voltage | | Α | 25 | - | 2 | 6 | mV | | | | Α | Full | - | - | 10 | mV | | Input Offset Voltage Drift | | С | Full | - | 10 | - | μV/ <sup>o</sup> C | | V <sub>IO</sub> CMRR | $\Delta V_{CM} = \pm 2V$ | А | 25 | 40 | 46 | - | dB | | | | Α | Full | 38 | - | - | dB | | V <sub>IO</sub> PSRR | $\Delta V_S = \pm 1.25V$ | А | 25 | 45 | 50 | - | dB | | | | Α | Full | 42 | - | - | dB | | Non-Inverting Input Bias Current | +IN = 0V | А | 25 | - | 25 | 40 | μА | | | | Α | Full | - | - | 65 | μА | | +I <sub>BIAS</sub> Drift | | С | Full | - | 40 | - | nA/ºC | | +I <sub>BIAS</sub> CMS | $\Delta V_{CM} = \pm 2V$ | А | 25 | - | 20 | 40 | μ <b>A</b> /V | | | | Α | Full | - | - | 50 | μ <b>A</b> /V | | Inverting Input Bias Current | -IN = 0V | А | 25 | - | 12 | 50 | μА | | | | Α | Full | - | - | 60 | μΑ | | -I <sub>BIAS</sub> Drift | | С | Full | - | 40 | - | nA/ <sup>o</sup> C | | -I <sub>BIAS</sub> CMS | $\Delta V_{CM} = \pm 2V$ | Α | 25 | - | 1 | 7 | μ <b>A</b> /V | | | | Α | Full | - | - | 10 | μ <b>A</b> /V | | -I <sub>BIAS</sub> PSS | $\Delta V_S = \pm 1.25V$ | А | 25 | - | 6 | 15 | μ <b>A</b> /V | | | | Α | Full | - | - | 27 | μ <b>A</b> /V | | Non-Inverting Input Resistance | | А | 25 | 25 | 50 | - | kΩ | | Inverting Input Resistance | | С | 25 | - | 40 | - | Ω | | Input Capacitance (Either Input) | | В | 25 | - | 2 | - | pF | | Input Common Mode Range | | С | Full | ±2.5 | ±3.0 | - | V | | Input Noise Voltage (Note 3) | 100kHz | В | 25 | - | 4.7 | - | nV/√Hz | | +Input Noise Current (Note 3) | 100kHz | В | 25 | - | 26 | - | pA/√Hz | | -Input Noise Current (Note 3) | 100kHz | В | 25 | - | 35 | - | pA/√Hz | | TRANSFER CHARACTERISTICS | | | | • | • | • | | | Open Loop Transimpedance Gain (Note 3) | | В | 25 | - | 630 | - | kΩ | | Minimum Stable Gain | | А | Full | 1 | - | - | V/V | | | · · · · · · · · · · · · · · · · · · · | | | | | | | # $\textbf{Electrical Specifications} \hspace{0.5cm} V_{SUPPLY} = \pm 5 \text{V}, \hspace{0.1cm} A_V = +1, \hspace{0.1cm} R_F = 510 \Omega, \hspace{0.1cm} R_L = 100 \Omega, \hspace{0.1cm} Unless \hspace{0.1cm} Otherwise \hspace{0.1cm} Specified \hspace{0.1cm} \textbf{(Continued)} \\ \hspace{0.1cm} \text{(Continued)} \text{(Cont$ | PARAMETER | TEST CONDITIONS | (NOTE 2)<br>TEST LEVEL | TEMP.<br>(°C) | MIN | ТҮР | мах | UNITS | |-----------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------|---------------|-------|-------|------|---------| | AC CHARACTERISTICS A <sub>V</sub> = +2, (Note 4) U | nless Otherwise Specified | • | • | • | • | | , | | -3dB Bandwidth | A <sub>V</sub> = -1 | В | 25 | - | 360 | - | MHz | | $(V_{OUT} = 0.2V_{P-P}, Note 3)$ | A <sub>V</sub> = +1 | В | 25 | - | 365 | - | MHz | | | A <sub>V</sub> = +2 | В | 25 | - | 355 | - | MHz | | -3dB Bandwidth (V <sub>OUT</sub> = 2V <sub>P-P</sub> ) | A <sub>V</sub> = +2 | В | 25 | - | 170 | - | MHz | | Gain Flatness | To 25MHz | В | 25 | - | ±0.06 | - | dB | | $(V_{OUT} = 0.2V_{P-P}, Note 3)$ | To 50MHz | В | 25 | - | ±0.06 | - | dB | | | To 100MHz | В | 25 | - | ±0.1 | - | dB | | Full Power Bandwidth | A <sub>V</sub> = +1 | В | 25 | - | 45 | - | MHz | | $(V_{OUT} = 5V_{P-P} \text{ at } A_V = +2;$<br>$V_{OUT} = 4V_{P-P} \text{ at } A_V = +1, \text{ Note 3})$ | A <sub>V</sub> = +2 | В | 25 | - | 75 | - | MHz | | OUTPUT CHARACTERISTICS A <sub>V</sub> = +2, (Not | e 4) Unless Otherwise Specified | | | • | | • | | | Output Voltage | A <sub>V</sub> = -1 | A | 25 | ±3.0 | ±3.3 | - | V | | | | Α | Full | ±2.5 | ±3.0 | - | V | | Output Current | $R_L = 50\Omega, A_V = -1$ | А | 25, 85 | ±40 | ±55 | - | mA | | | | Α | -40 | ±35 | ±50 | - | mA | | DC Closed Loop Output Resistance (Note 3) | | В | 25 | - | 0.09 | - | Ω | | 2nd Harmonic Distortion (Note 3) | 10MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> | В | 25 | - | -53 | - | dBc | | | $20MHz$ , $V_{OUT} = 2V_{P-P}$ | В | 25 | - | -47 | - | dBc | | 3rd Harmonic Distortion (Note 3) | 10MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> | В | 25 | - | -66 | - | dBc | | | $20MHz$ , $V_{OUT} = 2V_{P-P}$ | В | 25 | - | -60 | - | dBc | | TRANSIENT CHARACTERISTICS A <sub>V</sub> = +2, ( | (Note 4) Unless Otherwise Specified | d | I | | | | | | Rise and Fall Times | $V_{OUT} = 0.5V_{P-P}$ | В | 25 | - | 1.1 | - | ns | | Overshoot | $V_{OUT} = 0.5V_{P-P}$ | В | 25 | - | 11 | - | % | | Slew Rate $(V_{OUT} = 5V_{P-P} \text{ at } A_V = +2, -1;$ | A <sub>V</sub> = -1 | В | 25 | - | 1650 | - | V/µs | | | A <sub>V</sub> = +1 | В | 25 | - | 270 | - | V/μs | | $V_{OUT} = 4V_{P-P}$ at $A_V = +1$ ) | A <sub>V</sub> = +2 | В | 25 | - | 510 | - | V/µs | | Settling Time (V <sub>OUT</sub> = 2V to 0V, Note 3) | To 0.1% | В | 25 | - | 38 | - | ns | | | To 0.05% | В | 25 | - | 50 | - | ns | | | To 0.01% | В | 25 | - | 75 | - | ns | | Overdrive Recovery Time | V <sub>IN</sub> = ±2V | В | 25 | - | 7 | - | ns | | VIDEO CHARACTERISTICS A <sub>V</sub> = +2, (Note 4 | 4) Unless Otherwise Specified | 1 | | | | ı. | | | Differential Gain | NTSC, $R_L = 150\Omega$ | В | 25 | - | 0.02 | - | % | | | NTSC, $R_L = 75\Omega$ | В | 25 | - | 0.02 | - | % | | Differential Phase | NTSC, $R_L = 150\Omega$ | В | 25 | - | 0.06 | - | Degrees | | | NTSC, $R_L = 75\Omega$ | В | 25 | - | 0.12 | - | Degrees | | POWER SUPPLY CHARACTERISTICS | <u> </u> | | I | | I . | 1 | | | Power Supply Range | Note 5 | В | Full | ±2.25 | - | ±5.5 | V | | Power Supply Current (Note 3) | | A | Full | - | 5.5 | 8 | mA | | NOTES: | | | 1 | 1 | 1 | 1 | 1 | #### NOTES: - 2. Test Level: A. Production Tested; B. Typical or Guaranteed Limit Based on Characterization; C. Design Typical for Information Only. - 3. See Typical Performance Curves for more information. - 4. The feedback resistor value depends on closed loop gain. See the "Optimum Feedback Resistor" table in the Application Information section for values used for characterization. - 5. The minimum supply voltage entry is a typical value. ## Application Information #### Relevant Application Notes The following Application Notes pertain to the HFA1155: - AN9787-An Intuitive Approach to Understanding Current Feedback Amplifiers - AN9420-Current Feedback Amplifier Theory and Applications - AN9663-Converting from Voltage Feedback to Current Feedback Amplifiers - AN9897-Operating the HFA1155 from 5V Single Supply These publications may be obtained from Intersil's web site (www.intersil.com). #### Performance Differences Between Packages The HFA1155 is a high frequency current feedback amplifier. As such, it is sensitive to parasitic capacitances which influence the amplifier's operation. The different parasitic capacitances of different packages yield performance differences (notably bandwidth and bandwidth related parameters). Because of these performance differences, designers should evaluate and breadboard with the same package style to be used in production. #### Optimum Feedback Resistor The enclosed frequency response graphs detail the performance of the HFA1155 in various gains. Although the bandwidth dependency on ACL isn't as severe as that of a voltage feedback amplifier, there is an appreciable decrease in bandwidth at higher gains. This decrease can be minimized by taking advantage of the current feedback amplifier's unique relationship between bandwidth and R<sub>F</sub>. All current feedback amplifiers require a feedback resistor, even for unity gain applications, and the R<sub>F</sub>, in conjunction with the internal compensation capacitor, sets the dominant pole of the frequency response. Thus, the amplifier's bandwidth is inversely proportional to R<sub>F</sub>. The HFA1155 is optimized for $R_F = 604\Omega$ , at a gain of +2. Decreasing $R_F$ decreases stability, resulting in excessive peaking and overshoot (Note: Capacitive feedback causes the same problems due to the feedback impedance decrease at higher frequencies). At higher gains the amplifier is more stable, so RF can be decreased in a trade-off of stability for bandwidth. The table below lists recommended RF values for various gains, and the expected bandwidth. #### **OPTIMUM FEEDBACK RESISTOR** | A <sub>CL</sub> | R <sub>F</sub> (Ω)<br>SOT-23 | BANDWIDTH (MHz)<br>SOT-23 | |-----------------|------------------------------|---------------------------| | -1 | 576 | 360 | | +1 | 453, (+R <sub>S</sub> = 221) | 365 | | +2 | 604 | 355 | | +5 | 475 | 300 | | +10 | 182 | 250 | #### 5V Single Supply Operation This amplifier operates at single supply voltages down to 4.5V. The dramatic supply current reduction at this operating condition (refer also to Figure 16) makes this op amp an even better choice for low power 5V systems. Refer to Application Note AN9897 for further information. #### **Driving Capacitive Loads** Capacitive loads, such as an A/D input, or an improperly terminated transmission line will degrade the amplifier's phase margin resulting in frequency response peaking and possible oscillations. In most cases, the oscillation can be avoided by placing a resistor (R<sub>S</sub>) in series with the output prior to the capacitance. Figure 1 details starting points for the selection of this resistor. The points on the curve indicate the $\rm R_S$ and $\rm C_L$ combinations for the optimum bandwidth, stability, and settling time, but experimental fine tuning is recommended. Picking a point above or to the right of the curve yields an overdamped response, while points below or left of the curve indicate areas of underdamped performance. $R_S$ and $C_L$ form a low pass network at the output, thus limiting system bandwidth well below the amplifier bandwidth of 355MHz (AV = +2). By decreasing $R_S$ as $C_L$ increases (as illustrated by the curves), the maximum bandwidth is obtained without sacrificing stability. In spite of this, bandwidth still decreases as the load capacitance increases. For example, at $A_V$ = +2, $R_S$ = $30\Omega$ , $C_L$ = 22pF, the bandwidth is 290MHz, but the bandwidth drops to 90MHz at $A_V$ = +2, $R_S$ = $6\Omega$ , $C_L$ = 390pF. FIGURE 1. RECOMMENDED SERIES OUTPUT RESISTOR vs LOAD CAPACITANCE #### PC Board Layout The frequency response of this amplifier depends greatly on the amount of care taken in designing the PC board. The use of low inductance components such as chip resistors and chip capacitors is strongly recommended, while a solid ground plane is a must! Attention should be given to decoupling the power supplies. A large value ( $10\mu F$ ) tantalum in parallel with a small value chip ( $0.1\mu F$ ) capacitor works well in most cases. Terminated microstrip signal lines are recommended at the input and output of the device. Output capacitance, such as that resulting from an improperly terminated transmission line, will degrade the frequency response of the amplifier and may cause oscillations. In most cases, the oscillation can be avoided by placing a resistor in series with the output. Care must also be taken to minimize the capacitance to ground seen by the amplifier's inverting input. The larger this capacitance, the worse the gain peaking, resulting in pulse overshoot and eventual instability. To reduce this capacitance, remove the ground plane under traces connected to -IN and keep these traces as short as possible. ## Typical Performance Curves $V_{SUPPLY}$ = ±5V, $R_F$ = Value From the "Optimum Feedback Resistor" Table, $T_A$ = 25°C, $R_L$ = 100 $\Omega$ , Unless Otherwise Specified FIGURE 2. SMALL SIGNAL PULSE RESPONSE FIGURE 3. LARGE SIGNAL PULSE RESPONSE # Typical Performance Curves $V_{SUPPLY}$ = $\pm 5V$ , $R_F$ = Value From the "Optimum Feedback Resistor" Table, $T_A$ = $25^{\circ}C$ , $R_L = 100\Omega$ , Unless Otherwise Specified (Continued) FIGURE 4. SMALL SIGNAL PULSE RESPONSE FIGURE 6. SMALL SIGNAL PULSE RESPONSE FIGURE 7. LARGE SIGNAL PULSE RESPONSE $V_{OUT} = 200 \text{mV}_{P-P}$ , SOT-23 GAIN PHASE NORMALIZED GAIN (dB) -3 ## Typical Performance Curves $V_{SUPPLY}$ = ±5V, $R_F$ = Value From the "Optimum Feedback Resistor" Table, $T_A$ = 25°C, $R_L$ = 100 $\Omega$ , Unless Otherwise Specified (Continued) FIGURE 10. GAIN FLATNESS FIGURE 12. OPEN LOOP TRANSIMPEDANCE FIGURE 14. SETTLING RESPONSE FIGURE 11. FULL POWER BANDWIDTH FIGURE 13. CLOSED LOOP OUTPUT RESISTANCE FIGURE 15. INPUT NOISE vs FREQUENCY # Typical Performance Curves $V_{SUPPLY}$ = ±5V, $R_F$ = Value From the "Optimum Feedback Resistor" Table, $T_A$ = 25°C, $R_L$ = 100 $\Omega$ , Unless Otherwise Specified (Continued) FIGURE 16. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 17. 2nd HARMONIC DISTORTION vs POUT FIGURE 18. 3rd HARMONIC DISTORTION vs POUT ## Die Characteristics ## **METALLIZATION:** Type: Metal 1: AlCu (2%)/TiW Thickness: Metal 1: $8k\mathring{A} \pm 0.4k\mathring{A}$ Type: Metal 2: AlCu (2%) Thickness: Metal 2: 16kÅ ±0.8kÅ #### **PASSIVATION:** Type: Nitride Thickness: 4kÅ ±0.5kÅ #### TRANSISTOR COUNT: 40 ## SUBSTRATE POTENTIAL (POWERED UP): Floating (Recommend Connection to V-) ## Metallization Mask Layout #### HFA1155 V+ OUT # Small Outline Transistor Plastic Packages (SOT23-5) **P5.064**5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE | | INC | HES | MILLIM | | | | |--------|-------|----------------|-----------|---------|---|--| | SYMBOL | MIN | MAX | MIN | MIN MAX | | | | Α | 0.036 | 0.057 | 0.90 | 1.45 | - | | | A1 | 0.000 | 0.0059 | 0.00 | 0.15 | - | | | A2 | 0.036 | 0.051 | 0.90 | 1.30 | - | | | b | 0.012 | 0.020 | 0.30 | 0.50 | - | | | b1 | 0.012 | 0.018 | 0.30 | 0.45 | | | | С | 0.003 | 0.009 | 0.08 | 0.22 | 6 | | | c1 | 0.003 | 0.008 | 0.08 | 0.20 | 6 | | | D | 0.111 | 0.118 | 2.80 | 3.00 | 3 | | | Е | 0.103 | 0.118 | 2.60 | 3.00 | - | | | E1 | 0.060 | 0.067 | 1.50 | 1.70 | 3 | | | е | 0.037 | 4 Ref | 0.95 Ref | | - | | | e1 | 0.074 | 8 Ref | 1.90 | - | | | | L | 0.014 | 0.022 | 0.35 | 0.55 | 4 | | | L1 | 0.024 | Ref. | 0.60 Ref. | | | | | L2 | 0.010 | Ref. | 0.25 Ref. | | | | | N | Ę | 5 | 5 | | 5 | | | R | 0.004 | - | 0.10 - | | | | | R1 | 0.004 | 0.010 | 0.10 | 0.25 | | | | α | 0° | 8 <sup>o</sup> | 0° 8° | | - | | Rev. 2 9/03 #### NOTES: - 1. Dimensioning and tolerance per ASME Y14.5M-1994. - 2. Package conforms to EIAJ SC-74 and JEDEC MO178AA. - 3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs. - 4. Footlength L measured at reference to gauge plane. - 5. "N" is the number of terminal positions. - 6. These Dimensions apply to the flat section of the lead between 0.08mm and 0.15mm from the lead tip. - Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com