# **Quad Transparent Latch**

The MC14042B Quad Transparent Latch is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. Each latch has a separate data input, but all four latches share a common clock. The clock polarity (high or low) used to strobe data through the latches can be reversed using the polarity input. Information present at the data input is transferred to outputs Q and  $\overline{Q}$  during the clock level which is determined by the polarity input. When the polarity input is in the logic "0" state, data is transferred during the low clock level, and when the polarity input is in the logic "1" state the transfer occurs during the high clock level.

#### **Features**

- Buffered Data Inputs
- Common Clock
- Clock Polarity Control
- Q and Q Outputs
- Double Diode Input Protection
- Supply Voltage Range = 3.0 Vdc to 1 8 Vdc
- Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range
- These Devices are Pb-Free and are RoHS Compliant
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

#### MAXIMUM RATINGS (Voltages Referenced to VSS)

| Symbol                             | Parameter                                            | Value                         | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------|------|
| $V_{DD}$                           | DC Supply Voltage Range                              | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)      | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current<br>(DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation,<br>per Package (Note 1)           | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                            | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                            | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8-Second Soldering)             | 260                           | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Temperature Derating:

Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



## ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAMS



PDIP-16 P SUFFIX CASE 648





SOIC-16 D SUFFIX CASE 751B



A = Assembly Location

WL = Wafer Lot
 YY, Y = Year
 WW = Work Week
 G = Pb-Free Indicator

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.

## **PIN ASSIGNMENT**

|     |                  | _                                            |
|-----|------------------|----------------------------------------------|
| 1 ● | 16               | D V <sub>DD</sub>                            |
| 2   | 15               | <u>Q</u> 3                                   |
| 3   | 14               | D3                                           |
| 4   | 13               | D2                                           |
| 5   | 12               | Q2                                           |
| 6   | 11               | Q2                                           |
| 7   | 10               | Q1                                           |
| 8   | 9                | Q <sub>1</sub>                               |
|     | 4<br>5<br>6<br>7 | 2 15<br>3 14<br>4 13<br>5 12<br>6 11<br>7 10 |

## **TRUTH TABLE**

| Clock | Polarity | Q     |
|-------|----------|-------|
| 0     | 0        | Data  |
| 1     | 0        | Latch |
| 1     | 1        | Data  |
| 0     | 1        | Latch |

## LOGIC DIAGRAM



## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                           |           |                 |                        | - 5                               | 5°C                  |                                   | 25°C                                            |                      | 125                               | 5°C                  |      |
|-------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                            |           | Symbol          | V <sub>DD</sub><br>Vdc | Min                               | Max                  | Min                               | Typ<br>(Note 2)                                 | Max                  | Min                               | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                  | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0<br>0<br>0                                     | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                                    | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                                 | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | Vdc  |
| Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc)             | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 1.5<br>3.0<br>4.0    | -<br>-<br>-                       | 2.25<br>4.50<br>6.75                            | 1.5<br>3.0<br>4.0    | -<br>-<br>-                       | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$      | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | 1 1 1                | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                            | 1 1 1                | 3.5<br>7.0<br>11                  | 1 1 1                | Vdc  |
| Output Drive Current $(V_{OH} = 2.5 \text{ Vdc})$ $(V_{OH} = 4.6 \text{ Vdc})$ $(V_{OH} = 9.5 \text{ Vdc})$ $(V_{OH} = 13.5 \text{ Vdc})$ | Source    | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | -<br>-<br>-          | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8              | -<br>-<br>-          | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | -<br>-<br>-          | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                              | Sink      | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | -<br>-<br>-          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                             | -<br>-<br>-          | 0.36<br>0.9<br>2.4                | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                             |           | l <sub>in</sub> | 15                     | -                                 | ±0.1                 | -                                 | ±0.00001                                        | ±0.1                 | -                                 | ±1.0                 | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                |           | C <sub>in</sub> | -                      | _                                 | -                    | -                                 | 5.0                                             | 7.5                  | -                                 | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                        |           | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-                       | 1.0<br>2.0<br>4.0    | -<br>-<br>-                       | 0.002<br>0.004<br>0.006                         | 1.0<br>2.0<br>4.0    | -<br>-<br>-                       | 30<br>60<br>120      | μAdc |
| Total Supply Current (Note<br>(Dynamic plus Quiesce<br>Per Package)<br>(C <sub>L</sub> = 50 pF on all outp<br>buffers switching)          | ent,      | I <sub>T</sub>  | 5.0<br>10<br>15        |                                   |                      | $I_T = (2$                        | 1.0 μA/kHz) f<br>2.0 μA/kHz) f<br>3.0 μA/kHz) f | + I <sub>DD</sub>    |                                   |                      | μAdc |

Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
 The formulas given are for the typical characteristics only at 25°C.
 To calculate total supply current at loads other than 50 pF:

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.004.

## SWITCHING CHARACTERISTICS (Note 5) ( $C_L$ = 50 pF, $T_A$ = 25°C)

| Characteristic                                                                                                                                                                                                                                                                           | Symbol                                 | V <sub>DD</sub> | Min              | Typ<br>(Note 6) | Max               | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|------------------|-----------------|-------------------|------|
| Output Rise and Fall Time $ \begin{aligned} &t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) \text{ C}_{L} + 25 \text{ ns} \\ &t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) \text{ C}_{L} + 12.5 \text{ ns} \\ &t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) \text{ C}_{L} + 9.5 \text{ ns} \end{aligned} $ | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>-      | 100<br>50<br>40 | 200<br>100<br>80  | ns   |
| Propagation Delay Time, D to Q, $\overline{Q}$<br>$t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 135 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 57 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 35 ns                                                                          | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>-      | 220<br>90<br>60 | 440<br>180<br>120 | no   |
| Propagation Delay Time, Clock to Q, $\overline{Q}$ t <sub>PLH</sub> , t <sub>PHL</sub> = (1.7 ns/pF) C <sub>L</sub> + 135 ns t <sub>PLH</sub> , t <sub>PHL</sub> = (0.66 ns/pF) C <sub>L</sub> + 57 ns t <sub>PLH</sub> , t <sub>PHL</sub> = (0.5 ns/pF) C <sub>L</sub> + 35 ns          | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>-      | 220<br>90<br>60 | 440<br>180<br>120 | ns   |
| Clock Pulse Width                                                                                                                                                                                                                                                                        | t <sub>WH</sub>                        | 5.0<br>10<br>15 | 300<br>100<br>80 | 150<br>50<br>40 | -<br>-<br>-       | ns   |
| Clock Pulse Rise and Fall Time                                                                                                                                                                                                                                                           | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>-      | -<br>-<br>-     | 15<br>5.0<br>4.0  | μs   |
| Hold Time                                                                                                                                                                                                                                                                                | t <sub>h</sub>                         | 5.0<br>10<br>15 | 100<br>50<br>40  | 50<br>25<br>20  | -<br>-<br>-       | ns   |
| Setup Time                                                                                                                                                                                                                                                                               | t <sub>su</sub>                        | 5.0<br>10<br>15 | 50<br>30<br>25   | 0<br>0<br>0     | -<br>-<br>-       | ns   |

## **ORDERING INFORMATION**

| Device         | Package              | Shipping <sup>†</sup>    |  |
|----------------|----------------------|--------------------------|--|
| MC14042BCPG    | PDIP-16<br>(Pb-Free) | 500 Units / Rail         |  |
| MC14042BDG     | SOIC-16              | 48 Units / Rail          |  |
| NLV14042BDG*   | (Pb-Free)            |                          |  |
| MC14042BDR2G   | SOIC-16              | 2500 Units / Tape & Reel |  |
| NLV14042BDR2G* | (Pb-Free)            |                          |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP

<sup>5.</sup> The formulas given are for the typical characteristics only at 25°C.
6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

Capable.



Figure 1. AC and Power Dissipation Test Circuit and Timing Diagram (Data to Output)





\*Input clock rise time is 20 ns except for maximum rise time test.

Figure 2. AC Test Circuit and Timing Diagram (Clock to Output)

## **PACKAGE DIMENSIONS**

PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 **ISSUE T** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN | IETERS |  |
|-----|-------|-------|--------|--------|--|
| DIM | MIN   | MAX   | MIN    | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80  | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35   | 6.85   |  |
| С   | 0.145 | 0.175 | 3.69   | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39   | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02   | 1.77   |  |
| G   | 0.100 | BSC   | 2.54   | BSC    |  |
| Н   | 0.050 | BSC   | 1.27   | BSC    |  |
| J   | 0.008 | 0.015 | 0.21   | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80   | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50   | 7.74   |  |
| M   | 0 °   | 10 °  | 0°     | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51   | 1.01   |  |

#### PACKAGE DIMENSIONS

## SOIC-16 **D SUFFIX**

PLASTIC SOIC PACKAGE CASE 751B-05



⊕ 0.25 (0.010) M T B S A S

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR
- PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.80   | 10.00  | 0.386 | 0.393 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| M   | 0°     | 7°     | 0°    | 7°    |
| P   | 5.80   | 6.20   | 0.229 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.019 |

#### SOLDERING FOOTPRINT



ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications the polar or other applications intended to surgical implications which the failure of the SCILLC expects existing where surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax**: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative