Data Sheet March 1, 2005 FN8186.0 # Dual Digitally Controlled Potentiometers (XDCPs™) #### **FEATURES** - · Dual solid-state potentiometers - Independent Up/Down interfaces - 32 wiper tap points per potentiometer - Wiper position stored in nonvolatile memory and recalled on power-up - 31 resistive elements per potentiometer - —Temperature compensated - -Maximum resistance tolerance of ± 30% - —Terminal voltage, 0 to V<sub>CC</sub> - Low power CMOS - $-V_{CC} = 3V \pm 10\%$ - -Active current, 250µA max - -Standby current, 1µA max - High reliability - -Endurance 200,000 data changes per bit - -Register data retention, 100 years - $R_{TOTAL}$ value = $50k\Omega$ - 14-lead TSSOP package #### **DESCRIPTION** The Intersil X93254 is a dual digitally controlled potentiometer (XDCP). The device consists of two resistor arrays, wiper switches, a control section, and nonvolatile memory. The wiper positions are controlled by individual Up/Down interfaces. A potentiometer is implemented by a resistor array composed of 31 resistive elements and a wiper switching network. The position of each wiper element is controlled by a set of independent $\overline{\text{CS}}$ , $\overline{\text{U/D}}$ , and $\overline{\text{INC}}$ inputs. The position of the wiper can be stored in nonvolatile memory and then be recalled upon a subsequent power-up operation. Each potentiometer is connected as a two-terminal variable resistor and can be used in a wide variety of applications including: - Bias and Gain control - LCD Contrast Adjustment #### **BLOCK DIAGRAM** # **PIN CONFIGURATION** # **X93254 ORDERING CODES** | Ordering Number | RTOTAL | Package | Temperature Range | |-----------------|--------|-----------------------|-------------------| | X93254UV14I-3 | 50kΩ | 14-lead TSSOP package | -40°C to +85°C | #### **PIN DESCRIPTIONS** | TSSOP | Symbol | Description | |-------|------------------|------------------| | 1 | DNC | Do Not Connect. | | 2 | R <sub>L1</sub> | Low Terminal 1. | | 3 | CS <sub>1</sub> | Chip Select 1. | | 4 | ĪNC <sub>2</sub> | Increment 2. | | 5 | U/D <sub>2</sub> | Up/Down 2. | | 6 | R <sub>H2</sub> | High Terminal 2. | | 7 | V <sub>SS</sub> | Ground. | | 8 | DNC | Do Not Connect. | | 9 | R <sub>L2</sub> | Low Terminal 2. | | 10 | CS <sub>2</sub> | Chip Select 2. | | 11 | V <sub>CC</sub> | Supply Voltage. | | 12 | ĪNC <sub>1</sub> | Increment 1. | | 13 | U/D <sub>1</sub> | Up/Down 1. | | 14 | R <sub>H1</sub> | High Terminal 1. | intersil #### **ABSOLUTE MAXIMUM RATINGS** | Temperature under bias65°C to | +135°C | |-----------------------------------------|---------| | Storage temperature65°C to | +150°C | | Voltage on CS, INC, U/D, RH, RL and VCC | | | with respect to VSS1V to | o +6.5V | | Lead temperature (soldering 10 seconds) | . 300°C | | Maximum reflow temperature (40 seconds) | . 240°C | | Maximum resistor current | 2mA | #### COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; the functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **RECOMMENDED OPERATING CONDITIONS** | Temperature | Min. | Max. | |-------------|-------|-------| | Industrial | -40°C | +85°C | | Supply Voltage (V <sub>CC</sub> ) | Limits | |-----------------------------------|-------------------------| | X93254 | 3V ± 10% <sup>(7)</sup> | #### POTENTIOMETER CHARACTERISTICS (Over recommended operating conditions unless otherwise stated.) | | | | Limits | | | | |------------------------------------------------|---------------------------------------------------|------|----------|-----------------|--------------------|------------------------------------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions/Notes | | R <sub>TOT</sub> | End to end resistance | 37.5 | 50 | 62.5 | kΩ | (5) | | V <sub>R</sub> | R <sub>H</sub> , R <sub>L</sub> terminal voltages | 0 | | V <sub>CC</sub> | V | (5) | | | Power rating | | | 1 | mW(6) | $R_{TOTAL} = 50k\Omega^{(5)}$ | | | Noise | | -120 | | dBV <sup>(6)</sup> | Ref: 1kHz <sup>(5)</sup> | | R <sub>W</sub> | Wiper Resistance | | | 1000 | Ω | (5) (6) | | I <sub>W</sub> | Wiper Current | | | 0.6 | mA | (5) (6) | | | Resolution | | 3 | | % | (5) | | | Absolute linearity <sup>(1)</sup> | | | ±1 | WI(3) | V <sub>H(n)(actual)</sub> - V <sub>H(n)(expected)</sub> <sup>(5)</sup> | | | Relative linearity <sup>(2)</sup> | | | ±0.5 | WI(3) | V <sub>H(n+1)</sub> - [V <sub>H(n)+MI</sub> <sup>(5)</sup> | | | R <sub>TOTAL</sub> temperature coefficient | | ±35 | | ppm/°C | (5) (6) | | C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer capacitances | | 10/10/25 | | pF | See circuit #2 <sup>(5)</sup> | Notes: (1) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage = (V<sub>H(n)</sub>(actual) - V<sub>H(n)</sub>(expected)) = ±1 MI Maximum. n = 1 .. 29 only - (2) Relative linearity is a measure of the error in step size between taps = $V_{H(n+1)}$ $[V_{H(n)} + MI] = \pm 0.5$ MI, n = 1 .. 29 only. - (3) 1 MI = Minimum Increment = R<sub>TOT</sub>/31. - (4) Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltage. - (5) This parameter only applies to a single potentiometer. - (6) This parameter is guaranteed by characterization. - (7) When performing multiple write operations, V<sub>CC</sub> must not decrease by more than 150mV from its initial value. intersil FN8186.0 March 1, 2005 # D.C. OPERATING CHARACTERISTICS (Over recommended operating conditions unless otherwise specified.) | | | | Limits | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|-----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Typ.(4) | Max. | Unit | Test Conditions | | I <sub>CC1</sub> | V <sub>CC</sub> active current (Increment) per DCP | | 50 | 250 | μΑ | $\overline{\frac{\text{CS}}{\text{INC}}} = \text{V}_{\text{IL}}, \text{U}/\overline{\text{D}} = \text{V}_{\text{IL}} \text{or} \text{V}_{\text{IH}} \text{and}$<br>$\overline{\text{INC}} = 0.4 \text{V} \text{@ max.} \text{t}_{\text{CY}}^{(5)}$ | | I <sub>CC2</sub> | V <sub>CC</sub> active current (Store)<br>(EEPROM Store) per DCP | | | 600 | μΑ | $\overline{\overline{CS}} = V_{IH}, U/\overline{D} = V_{IL} \text{ or } V_{IH} \text{ and } \overline{INC} = V_{IH} @ \text{max. } t_{WR}^{(5)}$ | | I <sub>SB</sub> | Standby supply current | | | 1 | μΑ | $\overline{CS} = V_{CC} - 0.3V$ , $U/\overline{D}$ and $\overline{INC} = V_{SS}$ or $V_{CC} - 0.3V$ | | ILI | CS <sub>1</sub> or CS <sub>2</sub> | | | ±1 | μΑ | $V_{IN} = V_{CC}$ (5) | | ILI | CS <sub>1</sub> or CS <sub>2</sub> | 60 | 100 | 150 | μΑ | $V_{CC} = 3V$ , $\overline{CS} = 0^{(5)}$ | | ILI | $\overline{\text{INC}}_1$ , $\overline{\text{INC}}_2$ , U/ $\overline{\text{D}}_1$ , U/ $\overline{\text{D}}_2$ input leakage current | | | ±1 | μΑ | $V_{IN} = V_{SS}$ to $V_{CC}^{(5)}$ | | V <sub>IH</sub> | $\overline{\text{CS}}_1$ , $\overline{\text{CS}}_2$ , $\overline{\text{INC}}_1$ , $\overline{\text{INC}}_2$ , $\overline{\text{U}}\overline{\text{D}}_1$ , $\overline{\text{U}}\overline{\text{D}}_2$ input HIGH voltage | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | V | (5) | | V <sub>IL</sub> | $\overline{\text{CS}}_1$ , $\overline{\text{CS}}_2$ , $\overline{\text{INC}}_1$ , $\overline{\text{INC}}_2$ , $\overline{\text{U/D}}_1$ , $\overline{\text{U/D}}_2$ input HIGH voltage | -0.5 | | V <sub>CC</sub> x 0.1 | V | (5) | | C <sub>IN</sub> | $\overline{\text{CS}}_1$ , $\overline{\text{CS}}_2$ , $\overline{\text{INC}}_1$ , $\overline{\text{INC}}_2$ , $\text{U}/\overline{\text{D}}_1$ , $\text{U}/\overline{\text{D}}_2$ input capacitance | | | 10 | pF | $V_{CC} = 3V$ , $V_{IN} = V_{SS}$ ,<br>$T_A = 25^{\circ}C$ , $f = 1MHz^{(6)}$ | #### **ENDURANCE AND DATA RETENTION** | Parameter | Min. | Unit | |-------------------|---------|----------------------| | Minimum endurance | 200,000 | Data changes per bit | | Data retention | 100 | Years | # **Test Circuit #1** # **Circuit #2 SPICE Macro Model** # **A.C. CONDITIONS OF TEST** | Input pulse levels | 0V to 3V | |---------------------------|----------| | Input rise and fall times | 10ns | | Input reference levels | 1.5V | intersil **A.C. OPERATING CHARACTERISTICS** (Over recommended operating conditions unless otherwise specified. In the table, $\overline{CS}$ , $\overline{INC}$ , $U/\overline{D}$ , $R_H$ and $R_L$ are used to refer to either $\overline{CS}_1$ or $\overline{CS}_2$ , etc.) | Symbol | Parameter | Min. | Typ. <sup>(6)</sup> | Max. | Unit | |-----------------------------------------------|-------------------------------|------|---------------------|--------|------| | t <sub>Cl</sub> | CS to INC setup | 100 | | | ns | | t <sub>ID</sub> | INC HIGH to U/D change | 100 | | | ns | | t <sub>DI</sub> | U/D to INC setup | 100 | | | ns | | t <sub>IL</sub> | INC LOW period | 1 | | | μs | | t <sub>IH</sub> | INC HIGH period | 1 | | | μs | | t <sub>IC</sub> | INC Inactive to CS inactive | 1 | | | μs | | tCPH | CS Deselect time (NO STORE) | 250 | | | ns | | tCPH | CS Deselect time (STORE) | 10 | | | ms | | tCYC | INC cycle time | 2 | | | μs | | t <sub>R</sub> , t <sub>F</sub> (6) | INC input rise and fall time | | | 500 | μs | | t <sub>R</sub> V <sub>CC</sub> <sup>(6)</sup> | V <sub>CC</sub> power-up rate | 1 | | 10,000 | V/ms | | t <sub>WR</sub> | Store cycle | | 5 | 10 | ms | #### **POWER-UP AND DOWN REQUIREMENTS** There are no restrictions on the power-up or power-down conditions of $V_{CC}$ and the voltages applied to the potentiometer pins provided that $V_{CC}$ is always more positive than or equal to $V_H$ and $V_L$ , i.e., $V_{CC} \ge V_{H}, V_L$ . The $V_{CC}$ ramp rate spec is always in effect. **A.C. TIMING** (In the diagram, $\overline{CS}$ , $\overline{INC}$ , U/ $\overline{D}$ , R<sub>H</sub> and R<sub>L</sub> are used to refer to either $\overline{CS}_1$ or $\overline{CS}_2$ , etc.) #### PIN DESCRIPTIONS (In the text, $\overline{CS}$ , $\overline{INC}$ , U/ $\overline{D}$ , R<sub>H</sub> and R<sub>L</sub> are used to refer to either $\overline{CS}_1$ or $\overline{CS}_2$ , etc. Note: These signals can be applied independently or at the same time.) #### R<sub>H</sub> and R<sub>L</sub> The $R_H$ and $R_L$ pins of the X93254 are equivalent to the fixed terminals of a mechanical potentiometer. The minimum voltage is $V_{SS}$ and the maximum is $V_{CC}$ . The terminology of $R_H$ and $R_L$ references the relative position of the terminal in relation to wiper movement direction selected by the $U/\overline{D}$ input per potentiometer. ### $Up/Down (U/\overline{D})$ The $U/\overline{D}$ input controls the direction of a single potentiometer's wiper movement and whether the counter is incremented or decremented. # Increment (INC) The $\overline{\text{INC}}$ input is negative-edge triggered. Toggling $\overline{\text{INC}}$ will move the wiper and either increment or decrement the corresponding potentiometer's counter in the direction indicated by the logic level on the corresponding potentiometer's $U/\overline{D}$ input. # Chip Select (CS) A potentiometer is selected when the corresponding CS input is LOW. Its current counter value is stored in non-volatile memory when the corresponding $\overline{\text{CS}}$ is returned HIGH while the corresponding $\overline{\text{INC}}$ input is also HIGH. After the store operation is complete the affected potentiometer will be placed in the low power standby mode until the potentiometer is selected once again. #### PRINCIPLES OF OPERATION There are multiple sections for each potentiometer in the X93254: an input control, a counter and decode section; the nonvolatile memory; and a resistor array. Each input control section operates just like an up/down counter. The output of this counter is decoded to turn on a single electronic switch connecting a point on the resistor array to the wiper output. Under the proper conditions the contents of the counter can be stored in nonvolatile memory and retained for future use. Each resistor array is comprised of 31 individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the connection at that point to the wiper. Each wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is, the counter does not wrap around when clocked to either extreme. If the wiper is moved several positions, multiple taps are connected to the wiper for $t_{\text{IW}}$ (INC to $V_{\text{W}}$ change). The 2-terminal resistance value for the device can temporarily change by a significant amount if the wiper is moved several positions. When the device is powered-down, the last wiper position stored will be maintained in the nonvolatile memory for each potentiometer. When power is restored, the contents of the memory are recalled and each wiper is set to the value last stored. #### INSTRUCTIONS AND PROGRAMMING The $\overline{\text{INC}}$ , U/ $\overline{\text{D}}$ and $\overline{\text{CS}}$ inputs control the movement of the wiper along the resistor array. With $\overline{\text{CS}}$ set LOW the potentiometer is selected and enabled to respond to the U/ $\overline{\text{D}}$ and $\overline{\text{INC}}$ inputs. HIGH to LOW transitions on $\overline{\text{INC}}$ will increment or decrement (depending on the state of the U/ $\overline{\text{D}}$ input) a five bit counter. The output of this counter is decoded to select one of thirty two wiper positions along the resistive array. The value of the counter is stored in nonvolatile memory whenever each $\overline{\text{CS}}$ transitions HIGH while the $\overline{\text{INC}}$ input is also HIGH. In order to avoid an accidental store during power-up, each $\overline{\text{CS}}$ must go HIGH with $V_{CC}$ during initial power-up. When left open, each $\overline{\text{CS}}$ pin is internally pulled up to $V_{CC}$ by an internal 30K resistor. The system may select the X93254, move any wiper and deselect the device without having to store the latest wiper position in nonvolatile memory. After the wiper movement is performed as described above and once the new position is reached, the system must keep $\overline{\text{INC}}$ LOW while taking $\overline{\text{CS}}$ HIGH. The new wiper position will be maintained until changed by the system or until a power-up/down cycle recalled the previously stored data. In order to recall the stored position of the wiper on power-up, the $\overline{\text{CS}}$ pin must be held HIGH. This procedure allows the system to always power-up to a preset value stored in nonvolatile memory; then during system operation minor adjustments could be made. The adjustments might be based on user preference, system parameter changes due to temperature drift, or other system trim requirements. intersil FN8186.0 March 1, 2005 The state of $U/\overline{D}$ may be changed while $\overline{CS}$ remains LOW. This allows the host system to enable the device and then move each wiper up and down until the proper trim is attained. # **MODE SELECTION** | CS | INC | U/D | Mode | |----|-----|-----|------------------------------| | L | _ | Н | Wiper Up | | L | | L | Wiper Down | | | Н | Х | Store Wiper Position | | Н | Х | Х | Standby Current | | | L | Х | No Store, Return to Standby | | _ | L | Н | Wiper Up (not recommended) | | _ | L | L | Wiper Down (not recommended) | # **SYMBOL TABLE** | WAVEFORM | INPUTS | OUTPUTS | |----------|-----------------------------------|-------------------------------------| | | Must be steady | Will be steady | | | May change<br>from Low to<br>High | Will change<br>from Low to<br>High | | | May change<br>from High to<br>Low | Will change<br>from High to<br>Low | | | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known | | | N/A | Center Line<br>is High<br>Impedance | #### APPLICATIONS INFORMATION Electronic digitally controlled (XDCP) potentiometers provide three powerful application advantages; (1) the variability and reliability of a solid-state potentiometer (2) the flexibility of computer-based digital controls, and (3) the retentivity of nonvolatile memory used for the storage of multiple potentiometer settings or data. #### Low Voltage High Impedance Instrumentation Amplifier # **Micro-Power LCD Contrast Control** # **APPLICATIONS INFORMATION (Continued)** # **Single Supply Variable Gain Amplifier** #### **PACKAGING INFORMATION** #### 14-Lead Plastic, TSSOP, Package Code V14 NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com