| | | | | | | | | F | REVISI | ONS | | | | | | | | | | | |----------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------|---------|-------------------------|----------------------------------|-----------------------------------|--------------|---------------|-----------------|-------------------------|------------------|---------------------------------|--------------------|------------------------------------------------|-------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------|------| | LTR | DESCRIPTION | | | | | | | | DATE (YR-MO-DA) | | | APPROVED | | | | | | | | | | А | | | | 27014<br>quirem | | | utline Z | . Upda | ate boil | erplate | to | | | 01-08-27 Thomas M | | | nas M. | Hess | | | | В | | | | F8859 | | | | | device | type 02 | 2. Add | table | | 03-0 | )4-17 | | Thor | nas M. | Hess | | | С | Add : | section<br>rement | 1.5, ra | adiation<br>to inclu | feature<br>de radi | es. Up | date bo | oilerpla | | | | | | 05-0 | )5-10 | | Thomas M. Hess | | | | | D | Upda | ate dim | ensions | s of cas | se outli | ne X to | figure | 1 LT | G | | | | | 12-0 | )8-23 | | Thor | nas M. | Hess | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | T | | | T | T | | | | | T | T | T | | | | | REV<br>SHEET | | | | | | | | | | | | | | | | | | | | | | | D | D | D | D | | | | | | | | | | | | | | | | | | SHEET | D 15 | D 16 | D 17 | D 18 | | | | | | | | | | | | | | | | | | SHEET | 15 | | | | | | D | D | D | D | D | D | D | D | D | D | D | D | D | D | | SHEET<br>REV<br>SHEET | 15 | | | 18 | | | D 1 | D 2 | D 3 | D 4 | D 5 | D 6 | D 7 | D 8 | D 9 | D 10 | D 11 | D 12 | D 13 | D 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A | 15 | 16 | | 18<br>REV<br>SHE | ET<br>PAREI | D BY<br>loseph | 1 | 2 | | | | 6 | 7<br>DLA I | 8<br>LANC | 9<br><b>ANE</b> | 10 <b>MAF</b> | 11 | 12<br><b>E</b> | _ | | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A | 15 | 16<br>RD | | 18<br>REV<br>SHE<br>PRE | EET PAREI J CKED | loseph<br>BY | 1<br>A. Kerl | 2<br>Dy | | | | 6<br>CC | 7<br>DLA I | 8<br>LAND | 9<br>ANE, OHIO | 10 | 11<br>RITIM<br>218-3 | 12<br>E<br>990 | 13 | | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA | 15<br>ANDAF | 16 | | 18 REV SHE PRE | PAREI<br>J<br>CKED<br>T | loseph<br>BY<br>hanh V | 1<br>A. Kerl | 2<br>Dy | | 4 | 5 | 6 CC | 7<br>DLA I | 8<br>LAND<br>IBUS<br>w.lan | 9<br>AND, OHIO | 10<br>MAF<br>O 432<br>mariti | 11<br>RITIM<br>218-3:<br>ime.d | 12<br>E<br>990<br>la.mil | 13 | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA | 15 | 16 | | 18 REV SHE PRE | PAREI CKED T ROVEI | loseph<br>BY<br>hanh V<br>D BY | 1<br>A. Kerl | 2<br>Dy<br>en | | 4<br>MIC | 5<br>CROC | 6 CO | 7 DLA I | 8<br>LAND<br>IBUS<br>w.lan | 9 ANE, OHIO | 10 MAF O 432 mariti | 11 RITIM 218-3: ime.d | 12<br>E<br>990<br>la.mil | 13<br>MOS, | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DR THIS DRAWN FOR U | NDAF<br>OCIRC<br>AWIN | 16 RD CUIT G | 17 | 18 REV SHE PRE CHE | PAREI CKED T ROVEI | BY hanh V D BY onica L | A. Kert | 2<br>Dy<br>en | | MIC<br>OC<br>WIT | CROCTAL I | 6 CC http: | 7 DLA I DLUM //www | 8<br>IBUS<br>w.lan | 9 AND, OHIO | 10<br>MAF<br>O 432<br>mariti | 218-33ime.d | E 990 la.mil | 13 MOS, | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DR THIS DRAWN FOR U DEPA AND AGE | ANDAF<br>OCIRO<br>AWIN<br>ING IS A<br>JSE BY ARTMEN | RD CUIT G VAILAI | 17 | 18 REV SHE PRE CHE APP | PAREI CKED T ROVEI MG | BY hanh V D BY onica L APPRO 96-0 | A. Kert | 2<br>Dy<br>en | | MIC<br>OC<br>WIT<br>SIL | 5<br>CROC<br>TAL | 6 CC http: | DLA I | BLAND<br>IBUS<br>W.lan<br>DIGIT<br>IGGE | 9 AND | 10 MAF D 432 mariti ADVA D D-T | 218-33ime.d | E 990 la.mil | 13 MOS, | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DR THIS DRAW FOR U DEPA AND AGE DEPARTME | ANDAF<br>OCIRC<br>AWIN<br>ING IS A<br>JSE BY ARTMEN | RD CUIT G VAILAI | 17 | 18 REV SHE PRE CHE APP | PAREI<br>J<br>CKED<br>T<br>ROVEI | BY hanh V D BY onica L APPRO 96-0 | A. Kert | 2<br>Dy<br>en | | MIC<br>OC<br>WIT<br>SIL | SROC<br>TAL I | 6 CC http: CIRCU EDGI HREE I CA | 7 DLA I DLUM //www | BLANDIBUS<br>W.landi<br>DIGIT<br>IGGE<br>ATE ( | 9 AND | 10 MAF D 432 mariti ADVA D-T PUTS | and the state of t | E 990 la.mil | MOS,<br>FLOI | 14 | DSCC FORM 2233 APR 97 # 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device class Q) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows: | Device type | Generic number | Circuit function | |-------------|----------------|----------------------------------------------------------------| | 01 | 54AC574 | Octal edge-triggered D-type flip-flop with three-state outputs | | 02 | 54AC574 | Octal edge-triggered D-type flip-flop with three-state outputs | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation Q or V Certification and qualification to MIL-PRF-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------| | R | GDIP1-T20 or CDIP2-T20 | 20 | Dual-in-line | | S | GDFP2-F20 or CDFP3-F20 | 20 | Flat pack | | 2 | CQCC1-N20 | 20 | Square leadless chip carrier | | Z | GDFP1-G20 | 20 | Flat pack with gullwing | | Χ | See figure 1 | 20 | Flat pack | 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 2 | | 1.3 Absolute maximum ratings. 1/2/3/ | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Supply voltage range $(V_{CC})$ DC input voltage range $(V_{IN})$ DC output voltage range $(V_{OUT})$ DC input clamp current $(I_{IK})$ $(V_{IN} < 0.0 \text{ V or } V_{IN} > V_{CC})$ DC output clamp current $(I_{OK})$ $(V_{OUT} < 0.0 \text{ V or } V_{OUT} > V_{CC})$ Continuous output current $(I_{O})$ $(V_{OUT} = 0.0 \text{ V to } V_{CC})$ Continuous current through $V_{CC}$ or GND Maximum power dissipation $(P_D)$ Storage temperature range $(T_{STG})$ Lead temperature (soldering, 10 seconds): Case outline X All other case outlines except case X. Thermal resistance, junction-to-case $(\theta_{JC})$ Junction temperature $(T_J)$ | | | 1.4 Recommended operating conditions. 2/ 3/ | | | Supply voltage range ( $V_{CC}$ ) Input voltage range ( $V_{IN}$ ) Output voltage range ( $V_{OUT}$ ) Minimum high level input voltage ( $V_{IH}$ ): $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 4.5 \text{ V}$ Maximum low level input voltage ( $V_{IL}$ ): $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 5.5 \text{ V}$ Maximum high level output current ( $I_{OH}$ ): $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 3.0 \text{ V}$ Maximum high level output current ( $I_{OH}$ ): $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 4.5 \text{ V}$ Maximum low level output current ( $I_{OL}$ ): $V_{CC} = 3.0 \text{ V}$ Maximum low level output current ( $I_{OL}$ ): $V_{CC} = 3.0 \text{ V}$ Maximum low level output current ( $I_{OL}$ ): $V_{CC} = 3.0 \text{ V}$ Maximum low level output current ( $I_{OL}$ ): $V_{CC} = 5.5 \text{ V}$ Input rise or fall time rate ( $\Delta t/\Delta V$ ). Case operating temperature range ( $T_{C}$ ). | | | 1.5 Radiation features. | | | Device type 02: Maximum total dose available (dose rate = 50 – 300 rads (Si)/s) No Single Event Latchup (SEL) occurs at LET (see 4.4.4.2) | | Limits obtained during technology characterization/qualification, guaranteed by design or process, but not production tested unless specified by the customer through the purchase order or contract. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 3 | <sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. <sup>2/</sup> Unless otherwise noted, all voltages are referenced to GND. The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C. Unused inputs must be held high or low. <sup>4/</sup> The input negative voltage rating may be exceeded provided that the input clamp current rating is observed. ### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. ### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. ### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. ### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="https://assist.dla.mil/quicksearch/">https://assist.dla.mil/quicksearch/</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents cited in the solicitation or contract. JEDEC - SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC) JEDEC Standard No. 20 - Standard for Description of 54/74ACXXXXX and 54/74ACTXXXXX Advanced High-Speed CMOS Devices. (Copies of these documents are available online at <a href="http://www.jedec.org">http://www.jedec.org</a> or from JEDEC – Solid State Technology Association, 3103 North 10<sup>th</sup> Street, Suite 240-S Arlington, VA 22201). ## ASTM INTERNATIONAL (ASTM) ASTM F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of Semiconductor Devices. (Copies of this document is available online at <a href="http://www.astm.org/">http://www.astm.org/</a> or from ASTM International, P. O. Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959). (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. # 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 as specified herein, or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 4 | - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 and figure 1 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table. The truth table shall be as specified on figure 3. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 4. - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 5. - 3.2.6 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 shall be provided with each lot of microcircuits delivered to this drawing. | STANDARD | |----------------------| | MICROCIRCUIT DRAWING | DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-96773 | |------------------|---------------------|------------| | | REVISION LEVEL<br>D | SHEET 5 | | | | TABLE IA. Electrical | performance ch | <u>aracterist</u> | ics. | | | | | |--------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------|-------------------------|-------------------|-------------------|----------------------|--------------| | Test and MIL-STD-883 test method 1/ | Symbol | Test conditions $ -55^{\circ}C \leq T_{C} \leq + \\ +3.0 \ V \leq V_{CC} \leq \\ unless \ otherwise $ | 125°C<br>+5.5 V | Device<br>type<br>and<br>device<br>class | V <sub>CC</sub> | Group A subgroups | Limit<br>Min | ts <u>4</u> /<br>Max | Unit | | Positive input clamp voltage 3022 | V <sub>IC+</sub> | For input under test, I <sub>IN</sub> | = 1 mA | All<br>V | GND | 1 | 0.4 | 1.5 | V | | Negative input<br>clamp voltage<br>3022 | V <sub>IC</sub> - | For input under test, I <sub>IN</sub> : | = -1 mA | AII<br>V | OPEN | 1 | -0.4 | -1.5 | V | | High level output<br>voltage<br>3006 | V <sub>OH1</sub> | For all inputs affecting output under test V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> For all other inputs | Ι <sub>ΟΗ</sub> = -50 μΑ | All<br>All | 3.0 V<br>4.5 V<br>5.5 V | 1, 2, 3 | 2.9<br>4.4<br>5.4 | | V | | | V <sub>OH2</sub> | V <sub>IN</sub> = V <sub>CC</sub> or GND | I <sub>OH</sub> = -12 mA | | 3.0 V | 1 2, 3 | 2.56 | | <u> </u><br> | | | V <sub>ОНЗ</sub> | | I <sub>OH</sub> = -24 mA | | 4.5 V | 1 2, 3 | 3.94<br>3.7 | | | | | | | | | 5.5 V | 1 2, 3 | 4.94<br>4.7 | | | | | V <sub>OH4</sub> | | I <sub>OH</sub> = -50 mA | 02<br>All | 5.5 V | 1, 2, 3 | 3.85 | | | | Low level output<br>voltage<br>3007 | V <sub>OL1</sub> | For all inputs affecting output under test V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> For all other inputs | I <sub>OL</sub> = 50 μA | All<br>All | 3.0 V<br>4.5 V<br>5.5 V | 1, 2, 3 | | 0.1<br>0.1<br>0.1 | V | | | V <sub>OL2</sub> | V <sub>IN</sub> = V <sub>CC</sub> or GND | I <sub>OL</sub> = 12 mA | | 3.0 V | 1 2, 3 | | 0.36 | | | | V <sub>OL3</sub> | | I <sub>OL</sub> = 24 mA | | 4.5 V | 1 2, 3 | | 0.36<br>0.5 | - | | | | | | | 5.5 V | 2, 3 | | 0.36 | | | In most assument hinds | V <sub>OL4</sub> | Fan innut under tact V | I <sub>OL</sub> = 50 mA | O2<br>All | 5.5 V | 1, 2, 3 | | 1.65 | | | Input current high 3010 | I <sub>IH</sub> | For input under test, V <sub>IN</sub><br>For all other inputs, V <sub>IN</sub> = | = V <sub>CC</sub> or GND | All<br>All | 5.5 V | 2, 3 | | +0.1 | μΑ | | Input current low 3009 | I <sub>IL</sub> | For input under test, V <sub>IN</sub><br>For all other inputs, V <sub>IN</sub> = | | All<br>All | 5.5 V | 2, 3 | | -0.1 | μА | | Three-state output<br>leakage current,<br>high<br>3021 | Іоzн | $\overline{OE} = V_{IH}$<br>For all other inputs, $V_{IN} = V_{OUT} = V_{CC}$ | = V <sub>CC</sub> or GND<br>1, D, P, L, R, F | All<br>All | 5.5 V<br>5.5 V | 2, 3 | | 0.5<br>5.0<br>5.0 | μΑ | | Three-state output leakage current, low | I <sub>OZL</sub> | $\overline{OE} = V_{IH}$ For all other inputs, $V_{IN} =$ | = V <sub>CC</sub> or GND | Q, V<br>All<br>All | 5.5 V | 1 2, 3 | | -0.5<br>-5.0 | μА | | 3020 | | V <sub>OUT</sub> = GND | 1, D, P, L, R, F | 02<br>Q, V | 5.5 V | 1 | | -5.0 | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 6 | | | T/ | ABLE IA. <u>Electrical</u> | performance characte | <u>ristics</u> – C | ontinued. | | | | | |-------------------------------------|------------------------------------|-------------------------------------------------------|---------------------------------|--------------------|-------------------|--------------|---------------------|------------|-----| | Test and MIL-STD-883 test method 1/ | Symbol | Test cond<br>-55°C ≤ -<br>+3.0 V ≤ | Device<br>type<br>and<br>device | V <sub>CC</sub> | Group A subgroups | Limit<br>Min | s <u>4</u> /<br>Max | Unit | | | | | uniess otne | rwise specified | class | | | IVIIII | IVIAA | | | Quiescent supply<br>current, output | I <sub>CCH</sub> | $V_{IN} = V_{CC}$ or GND<br>$I_{OUT} = 0.0 \text{ A}$ | | AII<br>AII | 5.5 V | 1 | | 4.0 | μΑ | | high<br>3005 | | | M D D L D E 5/ | 02 | | 2, 3 | | 80.0<br>50 | | | | | | M, D, P, L, R, F <u>5</u> / | Q, V | | | | | | | Quiescent supply<br>current, output | I <sub>CCL</sub> | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0.0 \text{ A}$ | | All<br>All | 5.5 V | 1 | | 4.0 | μΑ | | low<br>3005 | | | M D D L D E 5/ | 02 | | 2, 3 | | 80.0<br>50 | | | | | | M, D, P, L, R, F <u>5</u> / | Q, V | | | | | | | Quiescent supply<br>current, output | I <sub>CCZ</sub> | $V_{IN} = V_{CC}$ or GND<br>$I_{OUT} = 0.0 \text{ A}$ | | All<br>All | 5.5 V | 1 | | 4.0 | μА | | three-state | | | | 02 | | 2, 3 | | 80.0<br>50 | | | 3005 | | | M, D, P, L, R, F <u>5</u> / | Q, V | | ' | | 50 | | | Power dissipation capacitance | C <sub>PD</sub> <u>6</u> / | T <sub>C</sub> = +25°C<br>See 4.4.1c | | AII<br>AII | 5.0 V | 4 | | 30 | pF | | Input capacitance 3012 | C <sub>IN</sub> | T <sub>C</sub> = +25°C, V <sub>IN</sub> = See 4.4.1c | V <sub>CC</sub> or GND | AII<br>AII | 5.0 V | 4 | | 9.0 | pF | | Functional tests | 7/ For all inputs, V <sub>IN</sub> | | | All | 3.0 V | 7, 8 | L | Н | | | 3014 | | Verify output V <sub>OUT</sub><br>See 4.4.1b | | All | 4.5 V | 7, 8 | L | H | | | Pulse duration, | t <sub>w</sub> | C <sub>L</sub> = 50 pF minim | um | All | 5.5 V<br>3.0 V | 7, 8<br>9 | 6.0 | Н | ns | | CLK high or low | tw | $R_L = 500\Omega$<br>See figure 5 | um | All | and<br>3.6 V | 10, 11 | 4.5 | | 113 | | | | | | | 4.5 V | 9 | 4.0 | | ns | | | | | | | and<br>5.5 V | 10, 11 | 5.0 | | | | Setup time, high or | t <sub>s</sub> | $C_L = 50 \text{ pF minime}$<br>$R_L = 500\Omega$ | um | AII<br>AII | 3.0 V | 9 | 2.5 | | ns | | low, data before<br>CLK↑ | ata before R <sub>L</sub> = | | | All | and<br>3.6 V | 10, 11 | 6.5 | | | | | | | | | 4.5 V | 9 | 1.5 | | ns | | | | | | | and<br>5.5 V | 10, 11 | 3.5 | | | | Hold time, high or | t <sub>h</sub> | C <sub>L</sub> = 50 pF minim | um | All | 3.0 V | 9 | 1.5 | | ns | | low, data after<br>CLK↑ | | $R_L = 500\Omega$<br>See figure 5 | | All | and<br>3.6 V | 10, 11 | 2.5 | | | | | | - | | | 4.5 V | 9 | 1.5 | | ns | | | | | | | and<br>5.5 V | 10, 11 | 2.5 | | | | Maximum operating | f <sub>MAX</sub> | C <sub>L</sub> = 50 pF minim | um | All | 3.0 V | 9 | 75 | | MHz | | frequency | | $R_L = 500\Omega$<br>See figure 5 | | All | and<br>3.6 V | 10, 11 | 55 | | | | | | | | | 4.5 V | 9 | 95 | | MHz | | | | | | | and<br>5.5 V | 10, 11 | 85 | | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 7 | | Test and | Symbol | Test conditions 2/3/ | Device | V <sub>CC</sub> | Group A | Limit | c 1/ | Unit | |------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------|-----------|------------|--------------|------| | MIL-STD-883<br>test method <u>1</u> / | - Cyffibol | $ -55^{\circ}C \leq T_{C} \leq +125^{\circ}\overline{C} $ $ +3.0 \text{ V} \leq V_{CC} \leq +5.5 \text{ V} $ unless otherwise specified | type<br>and<br>device<br>class | <b>v</b> (( | subgroups | Min | Max | | | Propagation delay<br>time, CLK to mQ<br>3003 | t <sub>PLH</sub><br><u>8</u> / | $R_L = 500\Omega$<br>$C_L = 50$ pF minimum<br>See figure 5 | AII<br>AII | 3.0 V<br>and<br>3.6 V | 9 10, 11 | 3.5<br>1.0 | 13.5<br>16.5 | ns | | | | | All | 4.5 V | 9 | 2.0 | 9.5 | ns | | | | | All | and<br>5.5 V | 10, 11 | 1.5 | 11.5 | | | | t <sub>PHL</sub> | C <sub>L</sub> = 50 pF minimum | 01 | 3.0 V | 9 | 3.5 | 12.0 | ns | | | <u>8</u> / | $R_L = 500\Omega$<br>See figure 5 | All | and<br>3.6 V | 10, 11 | 1.0 | 15.0 | | | | | See figure 3 | 02 | 0.0 V | 9 | 3.5 | 13.5 | ns | | | | AII 01 AII 02 AII | All | | 10, 11 | 1.0 | 16.5 | | | | | | | 4.5 V | 9 | 2.0 | 8.5 | ns | | | | | All | and<br>5.5 V | 10, 11 | 1.5 | 10.5 | | | | | | 5.5 V | 9 | 2.0 | 9.5 | ns | | | | | | All | | 10, 11 | 1.5 | 11.5 | | | Propagation delay | t <sub>PZH</sub> | C <sub>L</sub> = 50 pF minimum | All | 3.0 V | 9 | 2.5 | 11.0 | ns | | time, output<br>enable, $\overline{\text{OE}}$ to mQ | | $R_L = 500\Omega$<br>See figure 5 | All | and<br>3.6 V | 10, 11 | 1.0 | 13.0 | | | 3003 | | | All | 4.5 V | 9 | 2.0 | 8.5 | ns | | | | | All | and<br>5.5 V | 10, 11 | 1.5 | 9.5 | | | t <sub>PZL</sub> <u>8</u> / | | | 01 | 3.0 V | 9 | 3.0 | 10.5 | ns | | | | | All | and<br>3.6 V | 10, 11 | 1.0 | 12.5 | | | | | 02<br>All | | 9 | 3.0 | 11.0 | ns | | | | | | | | 10, 11 | 1.0 | 14.5 | | | | | | 01<br>All | 4.5 V | 9 | 2.0 | 8.0 | ns | | | | | | and<br>5.5 V | 10, 11 | 1.5 | 9.5 | | | | | | 02<br>All | | 9 | 2.0 | 8.5 | ns | | | | | | | 10, 11 | 1.5 | 9.5 | | | Propagation delay time, output | t <sub>PHZ</sub> | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$ | All<br>All | 3.0 V<br>and | 9 | 3.5 | 12.0 | ns | | disable, OE to mQ | | See figure 5 | All | 3.6 V | 10, 11 | 1.0 | 14.0 | | | 3003 | | | All | 4.5 V | 9 | 2.0 | 9.5 | ns | | | | | All | and<br>5.5 V | 10, 11 | 1.5 | 11.5 | | | | t <sub>PLZ</sub> | | 01 | 3.0 V | 9 | 2.0 | 9.0 | ns | | | <u>8</u> / | | All | and<br>3.6 V | 10, 11 | 1.0 | 10.5 | | | | | | 02 | J.U V | 9 | 2.0 | 12.0 | ns | | | | | All | | 10, 11 | 1.0 | 14.0 | | | | | | 01 | 4.5 V | 9 | 1.0 | 7.5 | ns | | | | | All | and<br>5.5 V | 10, 11 | 1.5 | 9.0 | | | | | | 02 | J.J V | 9 | 1.0 | 9.5 | ns | | | | | All | | 10, 11 | 1.5 | 11.5 | | STANDARD MICROCIRCUIT DRAWING DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990 See footnotes on next sheet. SIZE **5962-96773**REVISION LEVEL D SHEET 8 ### TABLE IA. Electrical performance characteristics – Continued. - 1/ For tests not listed in the referenced MIL-STD-883, utilize the general test procedure under the conditions listed herein. - 2/ Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table IA herein. Output terminals not designated shall be high level logic, low level logic, or open, except for all I<sub>CC</sub> tests, where the output terminals shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. The values to be used for V<sub>IH</sub> and V<sub>IL</sub> shall be the V<sub>IH</sub> minimum and V<sub>IL</sub> maximum values listed in section 1.4 herein. - 3/ RHA parts for device type 02 have been characterized through all levels M, D, P, L, R, and F of irradiation. However, this device is only tested at the 'F' level. Pre and post irradiation values are identical unless otherwise specified in table IA. When performing post irradiation electrical measurements for any RHA level for any device, T<sub>A</sub> = +25 °C. - 4/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. - 5/ The maximum limit for this parameter at 100 krads (Si) is 4 $\mu$ A. - 6/ Power dissipation capacitance (C<sub>PD</sub>) determines both the power consumption (P<sub>D</sub>) and current consumption (I<sub>S</sub>). Where: $P_D = (C_{PD} + C_L) (V_{CC} \times I_{CC}) f + (I_{CC} \times V_{CC})$ $I_S = (C_{PD} + C_L) V_{CC}f + I_{CC}$ f is the frequency of the input signal and C<sub>L</sub> is the external output load capacitance. - 7/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 3 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. Allowable tolerances in accordance with MIL-STD 883 for the input voltage levels may be incorporated. For outputs, $L < 0.3V_{CC}$ and $H \ge 0.7V_{CC}$ . - 8/ For propagation delay tests, all paths must be tested. ### TABLE IB. SEP test limits. 1/2/ | Device | Bias for $V_{CC} = 5.5 \text{ V No SEL at LET}$ | |--------|-------------------------------------------------| | type | $[\text{MeV/(mg/cm}^2)] \frac{3}{2}$ | | 02 | ≤ 93 | - 1/ For SEP test conditions, see 4.4.4.2 herein. - Z/ Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity. - 3/ Tested at worst case temperature, $T_A = +125$ °C $\pm 10$ °C for latch-up. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 9 | # Case outline X | | Dimensions | | | | | | |--------|------------|-------|-------------|---------|-------|-------| | Symbol | Inches | | Millimeters | | | | | | Typical | Min | Max | Typical | Min | Max | | А | | 0.075 | 0.087 | | 1.91 | 2.21 | | b | | 0.015 | 0.019 | | 0.38 | 0.48 | | С | | 0.003 | 0.006 | | 0.076 | 0.152 | | D | | 0.505 | 0.515 | | 12.83 | 13.08 | | Е | | 0.275 | 0.285 | | 6.99 | 7.24 | | E2 | | 0.199 | 0.211 | | 5.05 | 5.36 | | E3 | 0.037 | | | 0.95 | | | | е | | 0.045 | 0.055 | | 1.14 | 1.40 | | L | | 0.250 | 0.370 | | 6.35 | 9.39 | | Q | | 0.010 | | | 0.25 | | | S1 | 0.021 | | | 0.55 | | | Note: Deviation from MIL-STD-1835 REF. F-9, CONFIG. B the dimension c is 0.003 inches minimum instead of 0.004 inches minimum and dimension Q is 0.010 inches Minimum instead of 0.026 inches minimum. FIGURE 1. Case outline X. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |-------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 10 | | Device types | 01, 02 | |-------------------------------------------|-------------------------------------------------------| | Case outlines | R, S, X, Z, and 2 | | Terminal number | Terminal symbol | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 | 70E 1D 2D 3D 4D 5D 6D 7D 8D GND CLK 8Q 7Q 6Q 5Q 4Q 3Q | | 18<br>19<br>20 | 2Q<br>1Q<br>V <sub>CC</sub> | | Pin description | | | | | |-----------------|------------------------------------------|--|--|--| | Terminal symbol | Description | | | | | mD (m = 1 to 8) | Data inputs | | | | | mQ (m = 1 to 8) | Data outputs | | | | | ŌĒ | Output enable control input (active low) | | | | | CLK | Clock input | | | | FIGURE 2. Terminal connections. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 11 | | | Inputs | | | |----|----------|----|-------| | ŌĒ | CLK | mD | mQ | | L | <b>↑</b> | Н | Н | | L | <b>↑</b> | L | L | | L | H or L | X | $Q_0$ | | Н | Х | Х | Z | High voltage level Low voltage level Irrelevant High impedance Low-to-high clock transition The level of Q before the indicated steady-state input conditions were established. FIGURE 3. Truth table. FIGURE 4. Logic diagram. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 12 | FIGURE 5. Switching waveforms and test circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 13 | ## NOTES: - 1. When measuring $t_{PLZ}$ and $t_{PZL}$ : $V_{TEST} = 2 \times V_{CC}$ . - 2. When measuring $t_{PHZ}$ , $t_{PZH}$ , $t_{PLH}$ , and $t_{PHL}$ : $V_{TEST}$ = open. - 3. The t<sub>PZL</sub> and t<sub>PLZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OL</sub> except when disabled by the output enable control. The t<sub>PZH</sub> and t<sub>PHZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OH</sub> except when disabled by the output enable control. - 4. $C_L = 50$ pF minimum or equivalent (includes test jig and probe capacitance). - 5. $R_L = 500\Omega$ or equivalent, $R_T = 50\Omega$ or equivalent. - 6. Input signal from pulse generator: $V_{IN}$ = 0.0 V to $V_{CC}$ ; PRR $\leq$ 10 MHz; $t_r \leq$ 3.0 ns; $t_f \leq$ 3.0 ns; $t_r$ and $t_f$ shall be measured from 10% of $V_{CC}$ to 90% of $V_{CC}$ and from 90% of $V_{CC}$ to 10% of $V_{CC}$ , respectively; duty cycle = 50 percent. - 7. Timing parameters shall be tested at a minimum input frequency of 1 MHz. - 8. The outputs are measured one at a time with one transition per measurement. FIGURE 5. Switching waveforms and test circuit – Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 14 | # 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. - 4.2.1 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections, and as specified herein. - 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. - c. C<sub>IN</sub> and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. C<sub>PD</sub> shall be tested in accordance with the latest revision of JEDEC Standard No. 20 and table IA herein. For C<sub>IN</sub> and C<sub>PD</sub>, test all applicable pins on five devices with zero failures. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table IA at $T_A = +25$ °C, after exposure, to the subgroups specified in table IIA herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 15 | # TABLE IIA. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | |---------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------| | | Device<br>class Q | Device<br>class V | | Interim electrical parameters (see 4.2) | | 1 | | Final electrical parameters (see 4.2) | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | <u>2</u> / <u>3</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3, 7, 8, 9, 10, 11 <u>3</u> / | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | TABLE IIB. Burn-in and operating life test, delta parameters (+25°C). | Parameter 1/ | Symbol | Device type | Delta limits | |-------------------------------------------------------------------------------|--------------------------------------------------------|-------------|--------------| | Supply current | I <sub>CCH</sub> , I <sub>CCL</sub> , I <sub>CCZ</sub> | 02 | ±300 nA | | Input current low level | I <sub>IL</sub> | 02 | ±20 nA | | Input current high level | I <sub>IH</sub> | 02 | ±20 nA | | Output voltage low level (V <sub>CC</sub> = 5.5 V, I <sub>OL</sub> = 24 mA) | V <sub>OL</sub> | 02 | ±0.04 V | | Output voltage high level (V <sub>CC</sub> = 5.5 V, I <sub>OH</sub> = -24 mA) | V <sub>ОН</sub> | 02 | ±0.20 V | $<sup>\</sup>underline{1}/$ These parameters shall be recorded before and after the required burn-in and life tests to determine the delta limits. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 16 | <sup>1/</sup> PDA applies to subgroup 1. 2/ PDA applies to subgroups 1, 7, and deltas. 3/ Delta limits, as specified in table IIB, shall be required where specified, and the delta limits shall be completed with reference to the zero hour electrical parameters. 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, condition A, and as specified herein. Prior to and during total dose irradiation characterization and testing, the devices for characterization shall be biased so that 50 percent are at inputs high and 50 percent are at inputs low, and the devices for testing shall be biased to the worst case condition established during characterization. Devices shall be biased as follows: # Device type 02: - (1) Inputs tested high, $V_{CC} = 5.5 \text{ V}$ dc $\pm 5\%$ , $V_{IN} = 5.0 \text{ V}$ dc $\pm 10\%$ , $R_{IN} = 1 \text{ k}\Omega \pm 20\%$ , and all outputs are open. - (2) Inputs tested low, $V_{CC} = 5.5 \text{ V}$ dc $\pm 5\%$ , $V_{IN} = 0.0 \text{ V}$ dc, $R_{IN} = 1 \text{ k}\Omega \pm 20\%$ , and all outputs are open. - 4.4.4.1.1 <u>Accelerated annealing testing.</u> Accelerated annealing tests shall be performed on all devices requiring a RHA level greater than 5k rads (Si). The post-anneal end-point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiation end-point electrical parameter limits at $25^{\circ}$ C $\pm 5^{\circ}$ C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device. - 4.4.4.2 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be required on class V devices. SEP testing shall be performed on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. Test four devices with zero failures. ASTM F1192 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be between normal to the die surface and $60^{\circ}$ to the normal, inclusive (i.e. $0^{\circ} \le \text{angle} \le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects is allowed. - b. The fluence shall be $\geq 100$ errors or $\geq 10^7$ ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude. - d. The particle range shall be $\geq$ 20 microns in silicon. - e. The upset test temperature shall be +25°C and the latchup test temperature is maximum rated operating temperature ±10°C. - f. Bias conditions shall be defined by the manufacturer for latchup measurements. - g. For SEP test limits, see table IB herein. - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 17 | - 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime-VA, telephone (614) 692-0544. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V.</u> Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime-VA and have agreed to this drawing. - 6.7 <u>Additional information.</u> When specified in the purchase order or contract, a copy of the following additional data shall be supplied. - a. RHA upset levels. - b. Test conditions (SEP). - c. Number of upsets (SEU). - d. Number of transients (SET). - e. Occurrence of latch-up (SEL). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-96773 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 18 | ### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 12-08-23 Approved sources of supply for SMD 5962-96773 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime -VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.landandmaritime.dla.mil/Programs/Smcr/">http://www.landandmaritime.dla.mil/Programs/Smcr/</a>. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962-9677301QRA | 01295 | SNJ54AC574J | | 5962-9677301QSA | 01295 | SNJ54AC574W | | 5962-9677301QZA | <u>3</u> / | 54AC574WG-QML | | 5962-9677301Q2A | 01295 | SNJ54AC574FK | | 5962-9677302QXA | <u>3</u> / | 54AC574K02Q | | 5962-9677302QXC | <u>3</u> / | 54AC574K01Q | | 5962-9677302VXA | <u>3</u> / | 54AC574K02V | | 5962-9677302VXC | <u>3</u> / | 54AC574K01V | | 5962F9677302QRA | F8859 | RHFAC574D04Q | | 5962F9677302QRC | F8859 | RHFAC574D03Q | | 5962F9677302QXA | F8859 | RHFAC574K02Q | | 5962F9677302QXC | F8859 | RHFAC574K01Q | | 5962F9677302VRA | F8859 | RHFAC574D04V | | 5962F9677302VRC | F8859 | RHFAC574D03V | | 5962F9677302VXA | F8859 | RHFAC574K02V | | 5962F9677302VXC | F8859 | RHFAC574K01V | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Not available from an approved source of supply. # STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued DATE: 12-08-23 Vendor CAGE Vendor name number and address Texas Instruments Incorporated Semiconductor Group 01295 8505 Forest Lane P.O. Box 660199 Dallas, TX 75243 Point of contact: U.S. Highway 75 South P.O. Box 84, M/S 853 Sherman, TX 75090-9493 F8859 ST Microelectronics 3 rue de Suisse BP4199 35041 RENNES cedex2 - France The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.