| | | | | | | | | | REVISI | ONS | | | | | | | | | | | |---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|--------|-------------------------|----------------------------------|------------------------------------|---------------------------|-------------|--------|---------------------------|------------------------------|----------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------|-------------------|-------------------------------------------|-------------------------------|-------------------|-------------------|------| | LTR | | | | | I | DESCR | RIPTIO | N | | | | | DA | ATE (YI | R-MO-I | DA) | APPROVED | | | | | Α | | | | | | | | | | date boilerplate to 06-07 | | | 07-31 Thomas M. Hess | | | | | | | | | В | Corre | ect foot | note 4 | in table | e I LT | G | | | | | | | | 07-0 | )1-24 | | Tho | mas M. | Hess | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | T | T | ı | T | T | T | | | T | ı | ı | T | | Ī | ı | Ī | ı | | T | | REV | | | | | | | | | | | | | | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | SHEET<br>REV | A 15 | A 16 | A 16 | A 47 | | | | | | | | | | | | | | | | | | SHEET<br>REV<br>SHEET | 15 | A 16 | A 16 | 17 | / | | R | Δ | Δ | Δ | Δ | Δ | Δ | R | Δ | Δ | Δ | Δ | Δ | Δ | | SHEET REV SHEET REV STATUS | 15 | | | 17<br>REV | | | B 1 | A 2 | A 3 | A 4 | A 5 | A 6 | A 7 | B 8 | A 9 | A 10 | A 11 | A 12 | A 13 | A 14 | | SHEET REV SHEET REV STATUS OF SHEETS | 15 | | | 17<br>REV | ET | ) BY | B 1 | A 2 | A 3 | 1 | A 5 | A 6 | A 7 | B 8 | A 9 | A 10 | A 11 | A 12 | A 13 | A 14 | | SHEET REV SHEET REV STATUS | 15 | | | 17<br>REV | ET<br>PAREI | D BY<br>arcia B | 1 | 2 | ļ | 1 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A | 15 | 16 | | 17<br>REV<br>SHE<br>PRE | EET<br>PAREI<br>M | arcia B | 1 | 2 | ļ | 1 | 5 | 6<br>EFEN | 7<br>SE S | 8<br>UPPL | 9<br>.Y <b>CE</b> | 10 | 11 COL | 12<br>LUMB | 13 | | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A | 15 | 16<br>RD | | 17<br>REV<br>SHE<br>PRE | PAREI<br>M<br>CKED | arcia B<br>BY | 1<br>. Kellel | 2<br>ner | ļ | 1 | 5 | 6<br>EFEN | 7<br>SE S | 8<br>UPPL | 9<br>.Y CE | 10<br>NTER<br>O 432 | 11<br>R COL<br>218-3 | 12<br>LUMB | 13 | | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA | 15 | 16 | | 17<br>REV<br>SHE<br>PRE | PAREI<br>M<br>CKED | arcia B | 1<br>. Kellel | 2<br>ner | ļ | 1 | 5 | 6<br>EFEN | 7<br>SE S | 8<br>UPPL | 9<br>.Y CE | 10<br>NTER<br>O 432 | 11<br>R COL<br>218-3 | 12<br>LUMB | 13 | | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA | NDAF | 16 | | 17 REV SHE PRE | PAREI<br>M<br>CKED | arcia B<br>BY<br>onica L | 1<br>. Kellel | 2<br>ner | ļ | 4 | DI | 6<br>EFEN<br>CC | SE S<br>DLUM<br>http | UPPL<br>IBUS, | 9<br>.Y CE, OHIO | NTER<br>O 432<br>cc.dla | 11<br>R COL<br>218-3<br>a.mil | 12<br>LUMB<br>990 | 13<br>SUS | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DR/ THIS DRAWIN FOR U DEPA | NDAF<br>OCIRC<br>AWIN<br>NG IS A<br>ISE BY 2<br>RTMEN | RD<br>CUIT<br>G | 16 | 17 REV SHE PRE | PROVE | arcia B<br>BY<br>onica L | . Kellel | aner<br>ing | ļ | MIC<br>8-B | DI<br>DI<br>CROC | EFEN<br>CO<br>CIRCU | SE SOLUM<br>http://www.nc.nc.nc.nc.nc.nc.nc.nc.nc.nc.nc.nc.nc. | UPPLIBUS | 9 SY CE, OHIO | NTER<br>O 432<br>cc.dl | COL<br>218-3:<br>a.mil | LUMB<br>990 | 13 US MOS, REE- | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DR/ | NDAF<br>OCIRCAWIN<br>NG IS A<br>ISE BY A<br>RTMEN<br>NCIES ( | RD<br>CUIT<br>G | 16 | 17 REV SHE PRE CHE | PROVE | BY Dnica L D BY Michael | . Kellel | 2 ner ing | ļ | MIC<br>8-B<br>ST/ | DI<br>CROC<br>IT DI<br>ATE ( | EFEN<br>CC<br>CIRCU<br>AGNO | SE SI DLUM http | UPPLIBUS | 9 SY CE, OHIO | NTER<br>O 432<br>cc.dl | COL<br>218-3:<br>a.mil | LUMB<br>990 | 13<br>US<br>MOS, | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DR/ THIS DRAWIN FOR U DEPA AND AGEN | NDAF<br>OCIRCAWIN<br>NG IS A<br>ISE BY A<br>RTMEN<br>NCIES ( | RD<br>CUIT<br>G | 16 | 17 REV SHE PRE CHE | PAREC<br>M<br>CKED<br>M<br>PROVE | BY onica L D BY Michael APPRO | . Kellel . Poelk I A. Fry | 2 ner ing | ļ | MIC<br>8-B<br>ST/ | DI<br>CROC<br>IT DI<br>ATE ( | EFEN<br>CO<br>CIRCU<br>AGNO<br>DUTE | SE S DLUM http UIT, I OSTI PUTS | BUPPL<br>BBUS,<br>D://ww<br>DIGIT<br>IC RE<br>S, TTL<br>ICON | 9 SY CE, OHIO | NTER<br>O 432<br>cc.dl | COL<br>218-3:<br>a.mil | LUMB<br>990 | 13 US MOS, REE- | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DRA THIS DRAWIN FOR U DEPA AND AGEN DEPARTMEN | NDAF<br>OCIRCAWIN<br>NG IS A<br>ISE BY A<br>RTMEN<br>NCIES ( | RD<br>CUIT<br>G<br>.VAILAI<br>ALL<br>ITS<br>OF THE<br>DEFEN | 16 | 17 REV SHE PRE CHE | PROVE | BY Donica L D BY Michae APPRO 92-0 | . Kellel . Poelk I A. Fry | 2 ner ing | ļ | MIC<br>8-B<br>ST/<br>MO | DI<br>CROC<br>IT DI<br>ATE ( | EFEN<br>CO<br>CIRCU<br>AGNO<br>DUTF<br>ITHIC | SE SI DLUM http | BUPPLIBUS, DIGITIC RES, TTL | 9 SY CE, OHIO | NTER<br>O 432<br>acc.dla<br>ADVA<br>TER \ | 11<br>R COL<br>218-3<br>a.mil | LUMB<br>990 | MOS,<br>REE- | 14 | DSCC FORM 2233 APR 97 5962-E134-07 # 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | | | | |-------------|----------------|--------------------------------------------|--|--|--| | 01 | 54ACT818 | 8-bit diagnostic register with three-state | | | | | | | outputs, TTL compatible inputs | | | | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: <u>Device class</u> <u>Device requirements documentation</u> M Vendor self-certification to the requirements for MIL-STD-883 compliant, non- JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------| | K | GDFP2-F24 or CDFP3-F24 | 24 | Flat pack | | L | GDIP3-T24 or CDIP4-T24 | 24 | Dual-in-line | | 3 | CQCC1-N28 | 28 | Square leadless chip carrier | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 2 | | 1.3 Absolute maximum ratings. 1/ 2/ | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Supply voltage range $(V_{CC})$ DC input voltage range $(V_{IN})$ DC output voltage range $(V_{OUT})$ Clamp diode current $(I_{IK}, I_{OK})$ DC output current $(I_{OUT})$ (per pin) DC $V_{CC}$ or GND current $(I_{CC}, I_{GND})$ (per pin). Storage temperature range $(T_{STG})$ Maximum power dissipation $(P_D)$ Lead temperature (soldering, 10 seconds). Thermal resistance, junction-to-case $(\theta_{JC})$ Junction temperature $(T_J)$ | -0.5 V dc to V <sub>CC</sub> + 0.5 V dc -0.5 V dc to V <sub>CC</sub> + 0.5 V dc -0.5 V dc to V <sub>CC</sub> + 0.5 V dc -1.50 mA -1.50 mA -1.50 mA -1.50 mW -1.500 mW -1.500 mW -1.500 mSee MIL-STD-1835 | | 1.4 Recommended operating conditions. 2/ 4/ | | | Supply voltage range ( $V_{CC}$ ) | +0.0 V dc to V <sub>CC</sub><br>+0.0 V dc to V <sub>CC</sub> | | $V_{CC}$ = 4.5 V, 5.5 V | | | $T_C$ = +25°C, $V_{CC}$ = 4.5 V | | | $T_{C} = +25^{\circ}\text{C}, \ V_{CC} = 4.5 \ \text{V}$ $T_{C} = -55^{\circ}\text{C}, \ +125^{\circ}\text{C}, \ V_{CC} = 4.5 \ \text{V}$ Minimum setup time, Yn to DCLK ( $t_{S3}$ ): | | | $T_C = +25^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ | | | Minimum setup time, MODE to DCLK ( $t_{s4}$ ): $T_C = +25^{\circ}C, V_{CC} = 4.5 V \dots$ $T_C = -55^{\circ}C, +125^{\circ}C, V_{CC} = 4.5 V \dots$ Minimum setup time, CDL to DCLK ( $t_{s4}$ ): | | | Minimum setup time, SDI to DCLK ( $t_{s5}$ ): $T_C = +25^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ $T_C = -55^{\circ}C$ , $+125^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ | | | Minimum setup time, DCLK to PCLK ( $t_{s6}$ ): $T_{C} = +25^{\circ}C, V_{CC} = 4.5 V \dots T_{C} = -55^{\circ}C, +125^{\circ}C, V_{CC} = 4.5 V \dots T_{C} = -500 V_{C} = 4.5 4$ | | | Minimum setup time, PCLK to DCLK ( $t_{s7}$ ): $T_C = +25^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ $T_C = -55^{\circ}C$ , $+125^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ | | | Minimum hold time, Dn to PCLK ( $t_{h1}$ ): $T_C = +25^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ $T_C = -55^{\circ}C$ , $+125^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ | | <sup>4/</sup> The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 3 | <sup>1/</sup> Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. <sup>2/</sup> Unless otherwise specified, all voltages are referenced to GND. <sup>3/</sup> Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions per method 5004 of MIL-STD-883. # 1.4 Recommended operating conditions – Continued. 2/ 4/ | Minimum hold time, MODE to PCLK (th2): | | |-----------------------------------------------------------------------------|---------| | $T_C = +25^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ | 0.0 ns | | $T_C = -55^{\circ}C$ , +125°C, $V_{CC} = 4.5 \text{ V}$ | 0.0 ns | | Minimum hold time, Yn to DCLK (th3): | | | $T_C = +25^{\circ}C, V_{CC} = 4.5 \text{ V}$ | 1.0 ns | | $T_C = -55^{\circ}C$ , +125°C, $V_{CC} = 4.5 \text{ V}$ | 1.5 ns | | Minimum hold time, MODE to DCLK (t <sub>h4</sub> ): | | | $T_C = +25^{\circ}C, V_{CC} = 4.5 \text{ V}$ | | | $T_C = -55^{\circ}C$ , +125°C, $V_{CC} = 4.5 \text{ V}$ | 1.0 ns | | Minimum hold time, SDI to DCLK (t <sub>h5</sub> ): | | | $T_C = +25^{\circ}C$ , $V_{CC} = 4.5 \text{ V}$ | 1.0 ns | | $T_C = -55^{\circ}C$ , +125°C, $V_{CC} = 4.5 \text{ V}$ | 1.0 ns | | Minimum PCLK pulse width, high, low (t <sub>w1</sub> ): | | | $T_C = +25^{\circ}C, V_{CC} = 4.5 \text{ V}$ | 3.0 ns | | $T_C = -55^{\circ}C$ , +125°C, $V_{CC} = 4.5 \text{ V}$ | 3.5 ns | | Minimum DCLK pulse width, high, low (t <sub>w2</sub> ): | | | $T_C = +25^{\circ}C, V_{CC} = 4.5 \text{ V}$ | | | $T_C = -55^{\circ}C$ , +125°C, $V_{CC} = 4.5 \text{ V}$ | 3.0 ns | | Maximum clock frequency (f <sub>MAX</sub> ): | | | $T_{C} = +25^{\circ}C, -55^{\circ}C, +125^{\circ}C, V_{CC} = 4.5 \text{ V}$ | | | $T_C = +25^{\circ}C$ , -55°C, +125°C, $V_{CC} = 4.5 \text{ V}$ | 100 MHz | | | | # 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. # DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. # **DEPARTMENT OF DEFENSE STANDARDS** MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. # DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at http://assist.daps.dla.mil/quicksearch/ or http://assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 4 | ### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth table. The truth table shall be as specified on figure 2. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3. - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 4. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. - 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 40 (see MIL-PRF-38535, appendix A). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 5 | | Test | Symbol | $\label{eq:condition} \begin{array}{c} Condition \\ -55^{\circ}C \leq T_{C} \leq \\ +4.5 \ V \leq V_{CC} \\ unless \ otherwis \end{array}$ | : +125°C<br>≤ +5.5 V | Group A<br>subgroups | Device<br>type | Lir<br>Min | nits<br>Max | Unit | |--------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|----------------|------------|-------------|------| | High level output | V <sub>OH1</sub> | $V_{IN} = V_{IH}$ min or $V_{IL}$ max | V <sub>CC</sub> = 4.5 V | 1, 2, 3 | All | 4.4 | Ivia | V | | voltage,<br>Y0-Y7 outputs <u>1</u> / | | I <sub>OH</sub> = -50 μA | V <sub>CC</sub> = 5.5 V | 1 | | 5.4 | | 1 | | 10-17 Outputs <u>17</u> | | $V_{IN} = V_{IH}$ min or | $V_{CC} = 4.5 \text{ V}$ | - | | 3.7 | | | | | | V <sub>IL</sub> max<br>I <sub>OH</sub> = -24 mA | V <sub>CC</sub> = 5.5 V | | | 4.7 | | | | | | $V_{IN} = V_{IH}$ min or $V_{IL}$ max | V <sub>CC</sub> = 5.5 V | - | | 3.85 | | 1 | | High level output | V <sub>OH2</sub> | $I_{OH} = -50 \text{ mA}$<br>$V_{IN} = V_{IH} \text{ min or}$ | V <sub>CC</sub> = 4.5 V | 1, 2, 3 | All | 3.7 | | V | | voltage D0-D7, | * Unz | V <sub>IL</sub> max | $V_{CC} = 5.5 \text{ V}$ | | , | 4.7 | | 1 | | SDO outputs 1/ | | | V <sub>CC</sub> = 5.5 V | - | | 3.85 | | | | Low level output | V <sub>OL1</sub> | $I_{OH} = -32 \text{ mA}$<br>$V_{IN} = V_{IH} \text{ min or}$ | V <sub>CC</sub> = 4.5 V | 1, 2, 3 | All | | 0.1 | V | | voltage, | OLI | V <sub>IL</sub> max<br>I <sub>OL</sub> = 50 μA | $V_{CC} = 5.5 \text{ V}$ | 1 , , , | | | 0.1 | | | Y0-Y7 outputs <u>1</u> / | | $V_{IN} = V_{IH}$ min or | V <sub>CC</sub> = 4.5 V | <u>-</u> | | | 0.5 | | | | | V <sub>IL</sub> max<br>I <sub>OL</sub> = 24 mA | V <sub>CC</sub> = 5.5 V | | | | 0.5 | | | | | $V_{IN} = V_{IH}$ min or $V_{IL}$ max $I_{OL} = 50$ mA | V <sub>CC</sub> = 5.5 V | | | | 1.65 | | | Low level output | V <sub>OL2</sub> | $V_{IN} = V_{IH}$ min or | V <sub>CC</sub> = 4.5 V | 1, 2, 3 | All | | 0.5 | V | | voltage D0-D7, | | V <sub>IL</sub> max<br>I <sub>OL</sub> = 8 mA | V <sub>CC</sub> = 5.5 V | | | | 0.5 | | | SDO outputs <u>1</u> / | | $V_{IN} = V_{IH}$ min or $V_{IL}$ max $I_{OL} = 32$ mA | V <sub>CC</sub> = 5.5 V | | | | 1.65 | | | High level input | V <sub>IH</sub> | | $V_{CC} = 4.5 \text{ V}$ | 1, 2, 3 | All | 2.0 | | V | | voltage <u>2</u> / | | | $V_{CC} = 5.5 \text{ V}$ | | | 2.0 | | | | Low level input | $V_{IL}$ | | $V_{CC} = 4.5 \text{ V}$ | 1, 2, 3 | All | | 8.0 | V | | voltage <u>2</u> / | | | $V_{CC} = 5.5 \text{ V}$ | | | | 8.0 | | | Input leakage current<br>low, SDI, DCLK,<br>MODE, PCLK, OEY | I <sub>IL</sub> | $V_{IN} = 0.0 V$ | V <sub>CC</sub> = 5.5 V | 1, 2, 3 | All | | -10.0 | μΑ | | Input leakage current<br>high, SDI, DCLK,<br>MODE, PCLK, OEY | I <sub>IH</sub> | V <sub>IN</sub> = 5.5 V | | | | | 10.0 | μА | | Quiescent supply current, output high | Іссн | $V_{IN} = V_{CC}$ or GND<br>$V_{CC} = 5.5 \text{ V}$ | | 1, 2, 3 | All | | 160 | μА | | Quiescent supply current, output low | I <sub>CCL</sub> | V(C = 0.0 V | | | | | 160 | μА | | Quiescent supply current, output three-state | I <sub>CCZ</sub> | | | | | | 160 | μА | See footnotes at end of table. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 6 | ${\sf TABLE\ I.\ } \underline{\sf Electrical\ performance\ characteristics} \text{-} \text{-} Continued.$ | Test | Symbol | Conditions<br>$-55^{\circ}C \le T_{C} \le +125^{\circ}C$<br>$+4.5 \ V \le V_{CC} \le +5.5 \ V$ | | Group A | Device | Limits | | Unit | |---------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------|--------|--------|-------|------| | | , | unless otherwise | | subgroups | type | Min | Max | | | Maximum I <sub>CC</sub> /input<br>current SDI, Dn,<br><u>DCL</u> K, MODE,<br>OEY <u>3</u> / | Δl <sub>CC</sub> | $V_{CC} = 5.5 \text{ V}, V_{IL} = 0.0 \text{ V}$<br>$V_{IH} = V_{CC} - 2.1 \text{ V}$ | V | 1, 2, 3 | All | | 1.6 | mA | | Three-state output leakage current, Dn, Yn, high | I <sub>OZH</sub> | $\overline{\text{OEY}} = \text{V}_{\text{IH}} \text{ min or V}_{\text{IL}} \text{ m}$ $\text{V}_{\text{OUT}} = 5.5 \text{ V}, \text{V}_{\text{CC}} = 5.5$ All other inputs = $\text{V}_{\text{CC}}$ | 5 V | 1, 2, 3 | All | | +10.0 | μА | | Three-state output leakage current, Dn, Yn, Iow | I <sub>OZL</sub> | $\overline{\text{OEY}} = \text{V}_{\text{IH}} \text{ min or V}_{\text{IL}} \text{ m}$ $\text{V}_{\text{OUT}} = 0.0 \text{ V}, \text{V}_{\text{CC}} = 5.5$ All other inputs = $\text{V}_{\text{CC}}$ | 5 V | | | | -10.0 | | | Input capacitance | C <sub>IN</sub> | See 4.3.1c | | 4 | All | | 8.0 | pF | | Output capacitance | C <sub>OUT</sub> | See 4.3.1c | | 4 | All | | 15.0 | pF | | Input/output<br>capacitance | C <sub>IO</sub> | See 4.3.1c | | 4 | All | | 15.0 | pF | | Power dissipation capacitance <u>4</u> / | C <sub>PD</sub> | See 4.3.1c | | 4 | All | | 110 | pF | | Functional tests | | Tested at $V_{CC}$ = 4.5 V and repeated at $V_{CC}$ = 5.5 V For all inputs $V_{IN}$ = 2.4 V or 0.4 V See 4.3.1d | | 7, 8 | All | | | | | Propagation delay | t <sub>PHL1</sub> | C <sub>L</sub> = 50 pF minimum | V <sub>CC</sub> = 4.5 V | 9 | All | 1.0 | 8.0 | ns | | time, PCLK to Yn 5/ | | $R_L = 500\Omega$ | | 10, 11 | | 1.0 | 10.0 | | | | t <sub>PLH1</sub> | See figure 4 | $V_{CC} = 4.5 \text{ V}$ | 9 | | 1.0 | 8.5 | | | | | | | 10, 11 | | 1.0 | 10.0 | | | Propagation delay | t <sub>PHL2</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | All | 1.0 | 10.0 | ns | | time, MODE to SDO | | | | 10, 11 | | 1.0 | 12.0 | | | <u>5</u> / | t <sub>PLH2</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | | 1.0 | 11.0 | | | | | | | 10, 11 | | 1.0 | 13.5 | | | Propagation delay | t <sub>PHL3</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | All | 1.0 | 9.5 | ns | | time, SDI to SDO $5/$ | | | | 10, 11 | | 1.0 | 11.5 | | | | t <sub>PLH3</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | | 1.0 | 10.0 | | | | | | | 10, 11 | | 1.0 | 12.0 | | | Propagation delay | t <sub>PHL4</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | All | 1.0 | 11.5 | ns | | time, DCLK to SDO | | | | 10, 11 | | 1.0 | 14.0 | | | <u>5</u> / | t <sub>PLH4</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | | 1.0 | 12.0 | | | | | | | 10, 11 | | 1.0 | 15.5 | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 7 | TABLE I. Electrical performance characteristics - Continued. | Test | Symbol | $ \begin{array}{c} Conditions \\ -55^{\circ}C \leq T_{C} \leq +125^{\circ}C \\ +4.5 \ V \leq V_{CC} \leq +5.5 \ V \\ unless \ otherwise \ specified \end{array} $ | | $-55^{\circ}$ C $\leq$ T <sub>C</sub> $\leq$ +125°C Group A Subgroups Limits subgroups type | | nits | Unit | | |----------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------|-----|------|------|----| | | | | | | | Min | Max | | | Propagation delay | t <sub>PZH1</sub> | C <sub>L</sub> = 50 pF minimum | $V_{CC} = 4.5 \text{ V}$ | 9 | All | 1.0 | 9.5 | ns | | time, out <u>put</u> | | $R_L = 500\Omega$ | | 10, 11 | | 1.0 | 11.0 | | | enable, OEY to | t <sub>PZL1</sub> | See figure 4 | $V_{CC} = 4.5 \text{ V}$ | 9 | | 1.0 | 10.5 | | | Yn <u>5</u> / | | | | 10, 11 | | 1.0 | 12.0 | | | Propagation delay | t <sub>PHZ1</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | All | 1.0 | 10.5 | ns | | time, output<br>disable, OEY to | | | | 10, 11 | | 1.0 | 12.0 | | | Yn | t <sub>PLZ1</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | | 1.0 | 8.5 | | | <u>5</u> / | | | | 10, 11 | | 1.0 | 10.0 | | | Propagation delay | t <sub>PZH2</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | All | 1.0 | 11.0 | ns | | time, output | | | | 10, 11 | | 1.0 | 13.5 | | | enable, DCLK to | t <sub>PZL2</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | | 1.0 | 11.5 | | | Dn <u>5</u> / | | | | 10, 11 | | 1.0 | 14.0 | | | Propagation delay | t <sub>PHZ2</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | All | 1.0 | 12.0 | ns | | time, output<br>disable, DCLK to | | | | 10, 11 | | 1.0 | 13.5 | | | Dn | t <sub>PLZ2</sub> | | $V_{CC} = 4.5 \text{ V}$ | 9 | | 1.0 | 10.5 | | | <u>5</u> / | | | | 10, 11 | | 1.0 | 12.0 | | - $1/V_{OH}$ and $V_{OL}$ tests will be tested at $V_{CC}$ = 4.5 V. All other voltages are guaranteed, but not tested. Limits shown apply to operation at $V_{CC}$ = 5.0 V $\pm$ 0.5 V. Transmission driving tests are performed at $V_{CC}$ = 5.5 V with a 2 ms duration maximum. - $\underline{2}/\ V_{IH}$ and $V_{IL}$ tests are guaranteed by the $V_{OH}$ and $V_{OL}$ tests. - $\underline{3}/\Delta I_{CC}$ (max)/pin $\leq$ 1.6 mA (preferred method), or $\Delta I_{CC}$ /package $\leq$ 1.6 mA x the number of input pins/package where $\Delta I_{CC}$ (max)/data pin $\leq$ 1.6 mA and $\Delta I_{CC}$ (max)/control pin $\leq$ 3.0 mA (alternate method). - $\underline{4}$ / Power dissipation capacitance (C<sub>PD</sub>) determines both the dynamic power consumption (P<sub>D</sub>) and the dynamic current consumption (I<sub>S</sub>). Where: $$\begin{split} P_{\text{D}} &= (C_{\text{PD}} + C_{\text{L}}) \; (V_{\text{CC}} \; x \; V_{\text{CC}}) f + (I_{\text{CC}} \; x \; V_{\text{CC}}) + (n \; x \; d \; x \; \Delta I_{\text{CC}} \; x \; V_{\text{CC}}) \\ I_{\text{S}} &= (C_{\text{PD}} + C_{\text{L}}) \; V_{\text{CC}} f + I_{\text{CC}} + (n \; x \; d \; x \; \Delta I_{\text{CC}}) \end{split}$$ For both $P_D$ and $I_S$ , n is number of device inputs at TTL levels; f is the frequency of the input signal; d is duty cycle of the input signal; and $C_L$ is the external output load capacitance. $\underline{5}$ / AC limits at V<sub>CC</sub> = 5.5 V are equal to the limits at V<sub>CC</sub> = 4.5 V and guaranteed by testing at V<sub>CC</sub> = 4.5 V. Minimum ac limits for V<sub>CC</sub> = 5.5 V are 1.0 ns and guaranteed by guardbanding the V<sub>CC</sub> = 4.5 V minimum limits to 1.5 ns. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 8 | | Device type | All | | | | |-----------------|-----------------|-----------------|--|--| | Case outlines | K and L | 3 | | | | Terminal number | Terminal symbol | Terminal symbol | | | | | - | - | | | | 1 | ŌĒŸ | NC | | | | 2 3 | DCLK | ŌĒŸ | | | | 3 | D0 | DCLK | | | | 4 | D1 | D0 | | | | 5 | D2 | D1 | | | | 6 | D3 | D2 | | | | 7 | D4 | D3 | | | | 8 | D5 | NC | | | | 9 | D6 | D4 | | | | 10 | D7 | D5 | | | | 11 | SDI | D6 | | | | 12 | GND | D7 | | | | 13 | PCLK | SDI | | | | 14 | SDO | GND | | | | 15 | Y7 | NC | | | | 16 | Y6 | PCLK | | | | 17 | Y5 | SDO | | | | 18 | Y4 | Y7 | | | | 19 | Y3 | Y6 | | | | 20 | Y2 | Y5 | | | | 21 | Y1 | Y4 | | | | 22 | Y0 | NC | | | | 23 | MODE | Y3 | | | | 24 | $V_{CC}$ | Y2 | | | | 25 | | Y1 | | | | 26 | | Y0 | | | | 27 | | MODE | | | | 28 | | $V_{CC}$ | | | | | | | | | NC = No connection | Terminal symbol | Description | |-----------------|-------------------------| | D0 – D7 | Data inputs | | Y0 – Y7 | Data outputs | | ŌEY | Output enable input | | MODE | Control input | | SDI | Serial data input | | DCLK | Diagnostics clock | | PCLK | Pipeline register clock | | SDO | Serial data output | FIGURE 1. <u>Terminal connections</u>. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 9 | | | Inp | uts | | | Outputs | Operation | | |-----|------|----------|----------|-----|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------| | SDI | MODE | DCLK | PCLK | SDO | Diagnostic register | Pipeline register | | | X | L | <b>↑</b> | X | S7 | S1 <s1 -="" 1,="" s0<sdi<="" td=""><td>N/A</td><td>Serial shift;<br/>D7-D0 disabled</td></s1> | N/A | Serial shift;<br>D7-D0 disabled | | Х | L | Х | <b>↑</b> | S7 | N/A | P1 <d1< td=""><td>Normal load pipeline register</td></d1<> | Normal load pipeline register | | L | Н | <b>↑</b> | Х | L | S1 <y1< td=""><td>N/A</td><td>Load diagnostic register from Y; D1 disabled</td></y1<> | N/A | Load diagnostic register from Y; D1 disabled | | Х | Н | Х | <b>↑</b> | SDI | N/A | P1 <s1< td=""><td>Load pipeline<br/>register from<br/>diagnostic register</td></s1<> | Load pipeline<br>register from<br>diagnostic register | | Н | Н | 1 | Х | Н | Hold | N/A | Hold diagnostic register; D1 enabled | H = High voltage level L = Low voltage level ↑ = Low-to-high clock transition X = Irrelevant FIGURE 2. <u>Truth table</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 10 | FIGURE 3. Block diagram. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 11 | FIGURE 3. <u>Block diagram</u> – Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>A | SHEET 12 | FIGURE 4. Switching waveforms and test circuit. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |--------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 13 | #### NOTES: - 1. When measuring $t_{PLZ}$ and $t_{PZL}$ : $V_{TEST} = 2 x V_{CC}$ . - 2. When measuring $t_{\text{PHZ}}$ , $t_{\text{PZH}}$ , $t_{\text{PLH}}$ , and $t_{\text{PHL}}$ ; - the preferred method is: $V_{TEST} = GND$ for $(t_{PHZ}$ and $t_{PZH})$ and open for $(t_{PLH}$ and $t_{PHL})$ , the alternate method is: $V_{TEST} = Open$ for $(t_{PHZ}, t_{PZH}, t_{PLH}, and t_{PHL})$ . - 3. The t<sub>PZL</sub> and t t<sub>PLZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OL</sub> except when disabled by the output enable control. The t<sub>PZH</sub> and t<sub>PHZ</sub> reference waveform is for the output under test with internal conditions such that the output is at V<sub>OH</sub> except when disabled by the output enable control. - 4. $C_L = 50$ pF minimum or equivalent (includes test jig and probe capacitance). - 5. $R_L = 500\Omega$ or equivalent; $R_T = 50\Omega$ or equivalent. - 6. Input signal from pulse generator: $V_{IN}$ = 0.0 V to 3.0 V; PRR $\leq$ 10 MHz; $t_r \leq$ 3.0 ns; $t_r =$ 3.0 ns; $t_r =$ 4.0 ns; $t_r =$ 5.0 ns; $t_r =$ 5.0 ns; $t_r =$ 5.0 ns; $t_r =$ 6. Input signal from 0.3 V to 2.7 V and from 2.7 V to 0.3 V, respectively; duty cycle = 50 percent. - 7. Timing parameters shall be tested at a minimum input frequency of 1 MHz. - 8. The outputs are measured one at a time with one transition per measurement. FIGURE 4. Switching waveforms and test circuit - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 14 | #### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table II herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 15 | # 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>IN</sub>, C<sub>OUT</sub>, C<sub>IN/OUT</sub>, and C<sub>PD</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect capacitance. Test all applicable pins on 5 devices with zero failures. - d. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table as specified on figure 2 herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. TABLE II. Electrical test requirements. | Test requirements | Subgroups | Sub | groups | |------------------------------|-----------------------|-------------------|-------------------| | | (in accordance with | (in accor | dance with | | | MIL-STD-883, | MIL-PRF-3 | 8535, table III) | | | method 5005, table I) | | | | | Device | Device | Device | | | class M | class Q | class V | | Interim electrical | | 1 | 1 | | parameters (see 4.2) | | | | | Final electrical | 1, 2, 3, 7, 8, 9, | 1, 2, 3, 7, 8, 9, | 1, 2, 3, 7, 8, 9, | | parameters (see 4.2) | 10, 11 <u>1</u> / | 10, 11 <u>1</u> / | 10, 11 <u>2</u> / | | Group A test | 1, 2, 3, 4, 7, 8, 9, | 1, 2, 3, 4, 7, 8, | 1, 2, 3, 4, 7, 8, | | requirements (see 4.4) | 10, 11 | 9, 10, 11 | 9, 10, 11 | | Group C end-point electrical | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | parameters (see 4.4) | | | | | Group D end-point electrical | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | parameters (see 4.4) | | | | | Group E end-point electrical | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | | parameters (see 4.4) | | | | <sup>1/</sup> PDA applies to subgroup 1. 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein. # 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 16 | <sup>2/</sup> PDA applies to subgroups 1 and 7. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein. #### 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. #### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990 or telephone (614) 692-0547. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91609 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | A | 17 | # STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 07-01-24 Approved sources of supply for SMD 5962-91609 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at http://www.dscc.dla.mil/Programs/Smcr/. | Standard | Vendor | Vendor | |----------------------|--------|----------------| | microcircuit drawing | CAGE | similar | | PIN <u>1</u> / | number | PIN <u>2</u> / | | 5962-9160901MKA | 0C7V7 | 54ACT818FMQB | | 5962-9160901MLA | 0C7V7 | 54ACT818SDMQB | | 5962-9160901M3A | 0C7V7 | 54ACT818LMQB | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the vendor to determine its availability. - 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE number 0C7V7 QP Semiconductor 2945 Oakmead Village Court Santa Clara, CA 95051 Vendor name and address The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.