# LOGARITHMIC AMPLIFIER # **FEATURES** - ACCEPTS INPUT VOLTAGES OR CURRENTS OF EITHER POLARITY - WIDE INPUT DYNAMIC RANGE 6 Decades of Current 4 Decades of Voltage - VERSATILE Log, Antilog, and Log Ratio Capability ### **DESCRIPTION** Packaged in a ceramic double wide DIP, the 4127 is the first hybrid logarithmic amplifier that accepts signals of either polarity from current or voltage sources. A special purpose monolithic chip, developed specifically for logarithmic conversions, functions accurately for up to six decades of input current and four decades of input voltage. In addition, a current inverter and a precise internal reference allow pin programming of the 4127 as a logarithmic, log ratio, or antilog amplifier. To further increase its versatility and reduce your system cost, the 4127 has an uncommitted operational amplifier in its package that can be used as a buffer, inverter, filter, or gain element. The 4127 is available with initial accuracies (log conformity) of 0.5% and 1.0%, and operates over an ambient temperature range of $-10^{\circ}$ C to $+70^{\circ}$ C. With its versatility and high performance, the 4127 has many applications in signal compression, transducer linearization, and phototube buffering. Manufacturers of medical equipment, analytical instruments, and process control instrumentation will find the 4127 a low cost solution to many signal processing problems. International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd. • Tucson, AZ 85706 Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 ## **SPECIFICATIONS** ### **ELECTRICAL** Typical Specifications at +25°C with rated supplies, unless otherwise noted. | MODEL | 4127KG | 4127JG | |---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------| | ACCURACY(1), % of FSR | | | | Current Source Input: 1nA to 1mA | 0.5% max 1% max | | | Voltage Input: 1mV to 10V | 0.5% max | 1% max | | INPUT | | | | Current Source Input, Pin 4 | +1nA to +1mA | | | Current Source Input, Pin 7 | −1nA to −1mA | | | Reference Current Input, Pin 2 | +1μA to +1mA | | | Absolute Maximum Inputs | ±10mA or ±Supply Volts | | | OUTPUT | | | | Voltage | | 0V | | Current | - | mA | | Impedance | 10 | ΩΩ | | FREQUENCY RESPONSE | | | | -3dB Small Signal at Current Input | 00 | kU- | | of 100μA<br>of 10μA | | kHz<br>kHz | | of 1μA | | Hz | | of 100nA | _ | 0Hz | | of 10nA | 80 | )Hz | | Step Response to within ±1% of | | | | Final Value ( $I_R = 1\mu A, A = 5$ ) | 10ms | | | STABILITY | | | | Scale Factor Drift (ΔA/°C) | ±0.000 | 05A/°C | | Reference Current Drift (ΔI <sub>R</sub> /°C) | $\pm 0.001 I_R$ /°C for $I_R \ge 1 \mu A$ | | | | $\pm 0.003 \text{ I}_{\text{R}}/^{\circ}\text{C} \text{ for } 400\text{nA} < \text{I}_{\text{R}} < 1\mu\text{A}$ | | | Input Offset Current Drift (△I <sub>S</sub> /°C) | 10pA at +25°C, Doubles Every 10°C | | | Input Offset Voltage Drift Accuracy vs Supply Variation | ±10μ | ιV/°C | | Reference Current | +0.00 | )11 <sub>5</sub> /\/ | | Input Offset Voltage | ±0.001I <sub>R</sub> /V<br>±300μV/V | | | Input Noise - Current Input | 1pA, rms, 10Hz to 10kHz | | | Input Noise - Voltage Input | 10μA, rms, 10Hz to 10kHz | | | UNCOMMITTED OP AMP CHARAG | CTERISTICS | | | Input Offset Voltage | | nV | | Input Bias Current | 40nA | | | Input Impedance | 1ΜΩ | | | Large Signal Voltage Gain | 85dB | | | Output Current | 5mA | | | TEMPERATURE RANGE | | | | Specification | 0°C to +60°C | | | Operating | -10°C to +70°C<br>-55°C to +125°C | | | Storage | | | | POWER SUPPLY REQUIREMENTS | | VDC | | Rated Supply Voltages | ±15VDC<br>±14VDC to ±16VDC | | | Supply Voltage Range<br>Supply Current Drain | ±14VDC 1 | .0 ±10 V DC | | at Quiescent, max | ±20mA | | | at Full Load, max | ±26mA | | | • | - | | NOTE: (1) Log conformity at 25°C. ### **PIN CONFIGURATION** ### **PACKAGE INFORMATION** | MODEL | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | |--------|---------|------------------------------------------| | 4127KG | 24-Pin | 075 | | 4127JG | 24-Pin | 075 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. # **TYPICAL PERFORMANCE CURVES** At +25°C with rated supplies, unless otherwise noted RELATIONSHIP OF SCALE FACTOR "A" TO GAIN SETTING RESISTOR, R2 10 9 8 Scale Factor "A" (V) 7 6 5 4 3 2 1 $E_O = -A \log_{10}$ 0 0 20 40 60 80 Resistance (kΩ) LOG RELATIONSHIP OF $\frac{|I_S|}{I_R}$ AND OUTPUT VOLTAGE IN TERMS OF "A" # DISCUSSION OF SPECIFICATIONS ### **ACCURACY** The deviation from the ideal output voltage defined as a percent of the full scale output voltage. ### INPUT/OUTPUT RANGE The log relationships of -A $$\log \frac{I_s}{I_R}$$ and -A $\log \frac{E_s}{I_R R}$ are subject to the constraints specified. The 4127 can be operated with inputs lower than those given, but the accuracy will be degraded. ### FREQUENCY RESPONSE The small-signal frequency response varies considerably with signal level and scaling, so the frequency response is specified under several different operating conditions. ### **STABILITY** The use of a monolithic transistor quad and low-drift amps minimizes drift, but some drift remains in the scale-factor, reference current, and input offset. Input offset consists of a bias current plus the op amp input voltage offset divided by the signal source resistance. Also, there is some slight drift in conformity to the log function and in output amplifier offset, but this is generally negligible. ### THEORY OF OPERATION The 4127 is a complete logarithmic amplifier that can be pin-programmed to accept input currents or voltages of either polarity. By making use of the internal current inverter, reference current generator, log ratio element, and uncommitted op amp, you can generate a variety of logarith- mic functions, including the log ratio of two signals, the logarithm of an input signal, or the antilog of an input signal. The unique FET-input current-inverting element removes the polarity limitations present in most conventional log amplifiers. Utilizing the inherent exponential characteristics of transistor functions, the 4127 calculates accurate log functions for input currents from 1nA to 1mA, or input voltages from 1mV to 10V. Carefully matched monolithic quad transistors and temperature sensitive gain elements are used to produce a log amplifier with excellent temperature characteristics. A functional diagram of the 4127 circuit is shown in Figure 1. In addition to the basic log amplifier, the 4127 contains a separate internal current source, a current inverter, and an uncommitted operational amplifier. The current inverter accurately converts negative input current to a positive current of equal magnitude. The 4127 is capable of accurately logging input current over a 120dB range, but to use this full range, good shielding practice must be followed. A current source input is, by definition, a high impedance source and is therefore subject to electrostatic pickup. The input op amps, $A_1$ and $A_3$ , have FET input stages for low noise and very-low input bias current. The op amp, $A_1$ , will make the collector current of $Q_1$ equal to the signal input current $I_S$ , and the collector current of $Q_2$ will be the reference input current $I_R$ . From the semiconductor junction characteristics, the base-to-emitter voltage will be: $$V_{BE} \approx \frac{mKT}{q} \ell n \frac{I_C}{I_L}$$ where: $I_C$ = Collector current $I_L$ = Reverse saturation current q, m, K = Constants T = Absolute temperature $$So \ E_{_{1}} = -\frac{mKT_{_{1}}}{q} \ \ell \, n \ \frac{I_{_{S}}}{I_{_{L1}}} \ and \ E_{_{2}} - E_{_{1}} = \frac{mKT_{_{2}}}{q} \ \ell n \ \frac{I_{_{R}}}{I_{_{L2}}}$$ If the transistors $Q_1$ and $Q_2$ are at the same temperature and have matched characteristics, then: $$E_2 = \frac{mKT}{q} \left[ \ell n \ \frac{I_R}{I_L} - \ell n \ \frac{I_S}{I_L} \right]$$ $$E_2 = \frac{-mKT}{q} \ell n \frac{I_S}{I_R}$$ The output op amp, $A_2$ , provides a voltage gain of approximately $(R_T + R_2)/R_T$ , and the value of (mKT)/q is about 26mV at room temperature. Since resistor $R_T$ varies with temperature to compensate for gain drift, the output voltage, $E_0$ , expressed as a log will be: FIGURE 1. Functional Diagram. $$E_{O} = -A \log_{10} \frac{I_{S}}{I_{L}},$$ where A $$\approx \frac{R_T + R_2}{R_T} (26 \text{mV}) \frac{1}{0.434}$$ , $R_T \approx 520 \Omega$ The external resistor $R_1$ sets the reference current $I_R$ and resistor $R_2$ sets the scale-factor "A". $R_1$ and $R_2$ must be trimmed to the desired values, but the approximate relationships are shown in Typical Performance Curves. The relationship between the input current, $I_{\rm S}$ , and the output voltage, $E_{\rm O}$ , in terms of the externally adjusted parameters, $I_{\rm R}$ and "A", is illustrated in Typical Performance Curves. This relationship is, of course, restricted to values of $I_{\rm S}$ between 1nA and 1mA and output voltages of less than $\pm 10 V.$ # CHOOSING THE OPTIMUM SCALE FACTOR AND REFERENCE CURRENT To minimize the effects of output offset and noise, it is usually best to use the full $\pm 10V$ output range. Once an output range of $\pm 10V$ has been chosen, then "A" and $I_R$ can be determined from the Min/Max of the input current, $I_S$ . $$E_{\rm O} = -~A~\log~\frac{I_{_{S}}}{I_{_{R}}}$$ , where $I_{_{MIN}} < I_{_{S}} < I_{_{MAX}}$ The output range of $\pm 10 V$ for an input range of $I_{\text{MIN}}$ to $I_{\text{MAX}}$ means that: $$+10 = -A \ log \ \frac{I_{\text{\tiny MIN}}}{I_{\text{\tiny R}}} \ \ and \ -10 \ = - \ A \ log \ \frac{I_{\text{\tiny MAX}}}{I_{\text{\tiny R}}}$$ Adding these two equations together $$\log \frac{-I_{\text{MAX}} + I_{\text{MIN}}}{I_{\text{D}^2}} = 0, \text{ or } I_{\text{R}} = \sqrt{I_{\text{MAX}} I_{\text{MIN}}}$$ The value for A can be found from: $$10 = A \log \frac{I_{\text{MAX}}}{\sqrt{I_{\text{MAX}} I_{\text{MIN}}}}$$ In terms of the input current range for $I_{\text{S}}$ , the values for $I_{\text{R}}$ and A that will provide a full $\pm 10\text{V}$ output swing are: $$I_{R} = \sqrt{I_{MAX} \ I_{MIN}} \ and \ A = \frac{10}{\log \frac{I_{MAX}}{I_{D}}}$$ ### **EXAMPLE** Assume that $I_{\text{MIN}}$ is +10nA and $I_{\text{MAX}}$ is +100 $\mu$ A. This is an 80dB range. $$I_{R} = \sqrt{I_{MAX} I_{MIN}} =$$ $$\sqrt{(10^{-4}) (10^{-8})} = 10^{-6}, \text{ or } 1\mu\text{A}.$$ $$\frac{I_{MAX}}{I_{R}} = \frac{10^{-4}}{10^{-6}} = 100$$ $$\log \frac{I_{\text{MAX}}}{I_{\text{R}}} = 2; \text{ So, A} = 5$$ For an $I_R$ of $1\mu A$ and A of 5, $$E_0 = -5\log \frac{I_s}{1\mu A}$$ # **CONNECTION DIAGRAMS** Transfer function is $E_0 = -A \log \frac{I_1}{I_R}$ where $I_1$ is a positive input current and $I_R$ is the resistor-programmed internal reference current (see Figure 2). FIGURE 2. Transfer Function When I, is Positive. ### **ADJUSTMENT PROCEDURE** - Refer to Choosing the Optimum Scale Factor and Reference Current. - 2. Apply $|I_1| = I_R$ , adjust $R_1$ such that $E_0 = 0$ . - 3. Apply $|I_1| = I_{MAX}$ , adjust $R_2$ for the proper output voltage. - 4. Repeat steps 2 and 3 if necessary. 5 5. Ignore this step if $|I_{1MIN}| \ge 10nA$ . Otherwise, apply $|I_1| = 1nA$ , make $R_3 = 1kM\Omega$ and adjust $R_4$ for the proper output voltage. For $R_3$ , a single resistor is recommended. A voltage divider network is difficult to use due to amplifier offset voltage. Transfer function is $E_{\scriptscriptstyle O} = -A~log~\frac{|I_{\scriptscriptstyle I}|}{I_{\scriptscriptstyle R}}$ where $I_{\scriptscriptstyle I}$ is a negative input current and $I_R$ is the resistor-programmed internal reference current (see Figure 3). 7 BB 4127 FIGURE 3. Transfer Function When I<sub>1</sub> is Negative. ### **ADJUSTMENT PROCEDURE** - Refer to Choosing the Optimum Scale Factor and Reference Current. - 2. Apply $|I_1| = I_R$ adjust $R_1$ such that $E_0 = 0$ . - 3. Apply $|I_1| = I_{MAX}$ , adjust $R_2$ for the proper output voltage - 4. Repeat steps 2 and 3 if necessary. - 5. Ignore this step if $|I_{1MIN}| \ge 10nA$ . Otherwise, apply $|I_1| = 1nA$ , make $R_3 = 1kM\Omega$ and adjust $R_4$ for the proper output voltage. For $R_3$ , a single resistor is recommended. A voltage divider network is difficult to use due to amplifier offset voltage. Transfer function is $E_0 = -A \log \frac{E_1}{R_A I_B}$ , where $E_1$ is a positive input voltage and $I_R$ is the resistor-programmed internal reference current (see Figure 4). FIGURE 4. Transfer Function When E, is Positive. ### **ADJUSTMENT PROCEDURE** - Refer to Choosing the Optimum Scale Factor and Reference Current. - 2. Apply $E_1 = I_R$ (10k $\Omega$ ), adjust $R_1$ such that $E_0 = 0$ . - 3. Apply $E_1 = E_{MAX}$ , adjust $R_2$ for the proper output voltage. - 4. Apply $E_1 = E_{MIN}$ , adjust $R_3$ for the proper output. - 5. Repeat steps 2 through 4 if necessary. Transfer function is $E_{\scriptscriptstyle O} = -A~log~\frac{|E_{\scriptscriptstyle I}|}{R_{\scriptscriptstyle A}\,I_{\scriptscriptstyle R}}~$ , where $E_{\scriptscriptstyle I}$ is a negative input voltage and $I_R$ is the resistor-programmed internal reference current (see Figure 5). FIGURE 5. Transfer Function When E<sub>1</sub> is Negative. ### **ADJUSTMENT PROCEDURE** - Refer to Choosing the Optimum Scale Factor and Reference Current. - 2. Apply $|E_1| = I_R$ (10k $\Omega$ ), adjust $R_1$ such that $E_0 = 0$ . - 3. Apply $|E_1| = E_{MAX}$ , adjust $R_2$ for the proper output voltage. - 4. Apply $|E_1| = E_{MIN}$ , adjust $R_3$ for the proper output. - 5. Repeat steps 2 through 4 if necessary. Transfer function is $E_0 = -A \log \frac{|I_1|}{|I_2|}$ with $I_1$ and $I_2$ negative; $|I_1| \ge 1 n A$ , $|I_2| \ge 1 \mu A$ (see Figure 6). FIGURE 6. Transfer Function When I<sub>1</sub> and I<sub>2</sub> are Negative. ### ADJUSTMENT PROCEDURE - Refer to Choosing the Optimum Scale Factor and Reference Current. - 2. No further adjustment is necessary if $I_{1 \text{ MIN}} \geq 10 \text{nA}$ , otherwise connect the $R_3$ and $R_4$ network, with $R_4 = 10 \text{k}\Omega$ and $R_3 = 10^9 \Omega$ . Adjust $R_4$ for proper output voltage after adjusting gain errors. Since the voltage at pin 4 is in the range of $\pm 5 \text{mV}$ , it is not practical to use a T-network to replace $R_3$ . Transfer function is $E_0 = -A \log \frac{|I_1|}{I_2}$ with $I_1$ negative, $I_2$ positive; $|I_1| \ge 1 nA$ , $I_2 \ge 1 \mu A$ (see Figure 7). FIGURE 7. Transfer Function When $I_1$ is Negative, $I_2$ is Positive. ### ADJUSTMENT PROCEDURE - Refer to Choosing the Optimum Scale Factor and Reference Current. - 2. No further adjustment is necessary if $|I_1|_{MIN} \ge 10 nA$ , otherwise connect the $R_3$ and $R_4$ network, with $R_4 = 10 k\Omega$ and $R_3 = 10^9 \Omega$ . Adjust $R_4$ for proper output voltage after adjusting gain errors. Since the voltage at pin 4 is in the range of $\pm 5 mV$ , it is not practical to use a T-network to replace $R_3$ . Transfer function is $E_0 = -A \log \frac{I_1}{I_2}$ with $I_1$ and $I_2$ positive; $I_1 \ge 1nA$ , $I_2 \ge 1\mu A$ (see Figure 8). ### **ADJUSTMENT PROCEDURE** - Refer to Choosing the Optimum Scale Factor and Reference Current. - 2. No further adjustment is necessary if $I_{1 \text{ MIN}} \ge 10\text{nA}$ , otherwise connect the $R_3$ and $R_4$ network, with $R_4 = 10\text{k}\Omega$ and $R_3 = 10^9\Omega$ . Adjust $R_4$ for proper output voltage after adjusting gain errors. Since the voltage at pin 4 is in the range of $\pm 5$ mV, it is not practical to use a T-network to replace $R_3$ . FIGURE 8. Transfer Function When I<sub>1</sub> and I<sub>2</sub> is Positive. ### **ANTILOG OPERATION** The 4127 can also perform the antilog function. The output is connected through a resistor, $R_{\rm O}$ , into the current input, pin 4. The input signal is connected through a gain resistor to pin 19 as shown in Figure 9. FIGURE 9. Antilog Operation. These connections form an implicit loop for computing the antilog function. From the block diagram of Figure 1, the voltage at the inverting input of the output amplifier $A_2$ must equal $E_2$ , so $$E_2 \approx \frac{R_T}{R_T + R_2} E_S, R_T \approx 520\Omega$$ Since the output is connected through $R_0$ to pin 4, the current $I_s$ will equal $E_0/R_0$ and $E_2$ will be $$E_2 = -\frac{mKT}{q} \ell n \frac{E_0}{R_0 I_R}$$ 4127 BURR-BROWN 4 7 Combining expressions for E<sub>2</sub> gives the relationship: $$\begin{split} \frac{R_{_T}}{R_{_T}+R_{_2}} \; E_S = & - \; \frac{mKT}{q} \; \; \ell \; n \; \; \frac{E_{_O}}{R_{_O}I_{_R}} \\ - \frac{E_{_S}}{A} \; = & \log \frac{E_{_O}}{R_{_O}I_{_R}} \end{split}$$ where: $$A \approx \frac{R_T + R_2}{R_T} (26mV) \frac{1}{0.434}$$ $$E_{O} = R_{O} I_{R} Antilog - \frac{E_{S}}{A}$$ Setting $R_{_O}$ and $I_{_R}$ will set the scale factor. For example, an $R_{_O}$ of $1M\Omega$ and $I_{_R}$ of $1\mu A$ will give a scale factor of unity and $$E_o = Antilog - \frac{E_S}{A}$$ 3-Oct-2003 ### **PACKAGING INFORMATION** | ORDERABLE DEVICE | STATUS(1) | PACKAGE TYPE | PACKAGE DRAWING | PINS | PACKAGE QTY | |------------------|-----------|--------------|-----------------|------|-------------| | 4127JG | NRND | CDIP | JNA | 24 | 15 | | 4127KG | NRND | CDIP | JNA | 24 | 15 | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated