SLUSB15F - SEPTEMBER 2012 - REVISED JANUARY 2017 bq2947 # bq2947 Overvoltage Protection for 2-Series to 4-Series Cell Li-Ion Batteries with External Delay Capacitor #### 1 Features - 2-, 3-, and 4-Series Cell Overvoltage Protection - · External Capacitor-Programmed Delay Timer - Factory Programmed OVP Threshold (Threshold Range 3.85 V to 4.6 V) - Output Options: Active High or Open Drain Active Low - High-Accuracy Overvoltage Protection: ±10 mV - Low Power Consumption I<sub>CC</sub> ≈ 1 μA (V<sub>CELL(ALL)</sub> < V<sub>PROTECT</sub>) - Low Leakage Current Per Cell Input < 100 nA - Small Package Footprint - 8-Pin WSON (2.00 mm x 2.00 mm) # 2 Applications - Notebook - UPS Battery Backup ## 3 Description The bq2947 family is an overvoltage monitor and protector for Li-lon battery pack systems. Each cell is monitored independently for an overvoltage condition. In the bq2947 device, an external delay timer is initiated upon detection of an overvoltage condition on any cell. Upon expiration of the delay timer, the output is triggered into its active state (either high or low, depending on the configuration). The external delay timer feature also includes the ability to detect an open or shorted delay capacitor on the CD pin, which will similarly trigger the output driver in an overvoltage condition. For quicker production-line testing, the bq2947 device provides a Customer Test Mode with reduced delay time. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | bq294700 | WSON (8) | 2.00 mm × 2.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. ## Simplified Schematic | Table ( | of C | onte | nts | |---------|------|------|-----| |---------|------|------|-----| | 1 | Features 1 | | 8.4 Device Functional Modes | . 11 | |---|--------------------------------------|----|------------------------------------------------------|------| | 2 | Applications 1 | 9 | Application and Implementation | . 13 | | 3 | Description 1 | | 9.1 Application Information | 13 | | 4 | Revision History2 | | 9.2 Typical Applications | 13 | | 5 | Device Options4 | 10 | Power Supply Recommendations | . 16 | | 6 | Pin Configuration and Functions 4 | 11 | Layout | . 16 | | 7 | Specifications5 | | 11.1 Layout Guidelines | 16 | | • | 7.1 Absolute Maximum Ratings 5 | | 11.2 Layout Example | . 16 | | | 7.2 ESD Ratings | 12 | Device and Documentation Support | . 17 | | | 7.3 Recommended Operating Conditions | | 12.1 Documentation Support | . 17 | | | 7.4 Thermal Information | | 12.2 Receiving Notification of Documentation Updates | s 17 | | | 7.5 Electrical Characteristics | | 12.3 Community Resources | 17 | | | 7.6 Typical Characteristics | | 12.4 Trademarks | 17 | | 8 | Detailed Description 9 | | 12.5 Electrostatic Discharge Caution | 17 | | | 8.1 Overview | | 12.6 Glossary | 17 | | | 8.2 Functional Block Diagram9 | 13 | Mechanical, Packaging, and Orderable | | | | 8.3 Feature Description9 | | Information | . 17 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Cha | anges from Revision E (February 2016) to Revision F | Page | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Added bq294711 to Device Options Table | 4 | | <u>. </u> | Added Receiving Notification of Documentation Updates section | 17 | | Cha | anges from Revision D (November 2015) to Revision E | Page | | • | Changed bq297406 device status From: Product Preview To: Active in the Device Options Table | 4 | | Cha | anges from Revision C (November 2015) to Revision D | Page | | • | Changed the device number to bq2947 | 1 | | <u>. </u> | Deleted the Related Links table from the Device and Documentation Support section | 17 | | Cha | anges from Revision B (August 2014) to Revision C | Page | | • | Added bq294708 and bq294709 to the datasheet | 1 | | • | Added preview footnote to Device Options Table | 4 | | • | Added bq294708 and bq294709 to Device Options Table | 4 | | Cha | anges from Revision A (June 2013) to Revision B | Page | | | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | | | Cł | hanges from Original (September 2012) to Revision A | Page | е | |----|-----------------------------------------------------|------|---| | • | Added the bq294707 device to Production Data | | 1 | # 5 Device Options | PART NUMBER | OVP (V) | OV HYSTERESIS | OUTPUT DRIVE | |-------------------------|------------|---------------|-------------------------------------------| | bq294700 | 4.350 | 0.300 | CMOS Active High | | bq294701 | 4.250 | 0.300 | CMOS Active High | | bq294702 | 4.300 | 0.300 | CMOS Active High | | bq294703 | 4.325 | 0.300 | CMOS Active High | | bq294704 | 4.400 | 0.300 | CMOS Active High | | bq294705 | 4.450 | 0.300 | CMOS Active High | | bq294706 | 4.550 | 0.300 | CMOS Active High | | bq294707 | 4.225 | 0.050 | NCH Open Drain Active Low | | bq294708 | 4.500 | 0.300 | CMOS Active High | | bq294709 <sup>(1)</sup> | 4.160 | 0.300 | CMOS Active High | | bq294711 | 4.220 | 0.300 | CMOS Active High | | bq2947 | 3.850-4.60 | 0-0.300 | CMOS Active High or Open Drain Active Low | <sup>(1)</sup> Product Preview only # 6 Pin Configuration and Functions #### DSG Package 8-Pin WSON Top View ## **Pin Functions** | P | IN | 1/0 | DESCRIPTION | | |------|-----|-----|-------------------------------------------------------------------------------------------|--| | NAME | NO. | 1/0 | DESCRIPTION | | | CD | 7 | OA | External capacitor connection for delay timer | | | OUT | 8 | OA | Analog Output drive for overvoltage fault signal. Active High or Open Drain Active Low | | | PWPD | 9 | Р | TI recommends connecting the exposed pad to VSS on PCB. | | | V1 | 5 | IA | Sense input for positive voltage of the lowest cell in the stack | | | V2 | 4 | IA | Sense input for positive voltage of the second cell from the bottom of the stack | | | V3 | 3 | IA | Sense input for positive voltage of the third cell from the bottom of the stack | | | V4 | 2 | IA | Sense input for positive voltage of the fourth cell from the bottom of the stack | | | VDD | 1 | Р | Power supply input | | | VSS | 6 | Р | Electrically connected to IC ground and negative terminal of the lowest cell in the stack | | Product Folder Links: bq2947 # 7 Specifications # 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |---------------------------------------------------------|----------------------------------------|-------------|-------------|------| | Supply voltage | VDD-VSS | -0.3 | 30 | V | | Input voltage | V4–V3, V3–V2, V2–V1, V1–VSS, or CD–VSS | -0.3 | 30 | V | | Output voltage | OUT-VSS | -0.3 | 30 | V | | Continuous total power dissipation, P <sub>TOT</sub> | | See Thermal | Information | | | Lead temperature (soldering, 10 s), T <sub>SOLDER</sub> | | | 300 | 00 | | Storage temperature | e, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------------------|-------|------| | \/ | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions Over-operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |---------------------------------|----------------------------------------|-----|-----|------| | Supply voltage, V <sub>DD</sub> | | 3 | 20 | V | | Input voltage range | V4-V3, V3-V2, V2-V1, V1-VSS, or CD-VSS | 0 | 5 | V | | Operating ambient temp | perature range, T <sub>A</sub> | -40 | 110 | °C | #### 7.4 Thermal Information | | | bq2947 | | |-------------------------|----------------------------------------------|--------|------| | | THERMAL METRIC <sup>(1)</sup> | WSON | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 62 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case(top) thermal resistance | 72 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 32.5 | °C/W | | ΨЈΤ | Junction-to-top characterization parameter | 1.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 33 | °C/W | | $R_{\theta JC(bottom)}$ | Junction-to-case(bottom) thermal resistance | 10 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: bq2947 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.5 Electrical Characteristics Typical values stated where $T_A$ = 25°C and VDD = 14.4 V, MIN/MAX values stated where $T_A$ = -40°C to +110°C and $V_{DD}$ = 3 V to 20 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------| | VOLTAGE I | PROTECTION THRESHOLD | S | | | · | | | | | bq294700, $R_{IN}$ = 1 kΩ | | 4.350 | | V | | | | bq294701, $R_{IN}$ = 1 kΩ | | 4.250 | | V | | | | bq294702, $R_{IN}$ = 1 kΩ | | 4.300 | | V | | | | bq294703, $R_{IN}$ = 1 kΩ | | 4.325 | | V | | | | bq294704, $R_{IN}$ = 1 kΩ | | 4.400 | | V | | $V_{OV}$ | V <sub>(PROTECT)</sub> Overvoltage<br>Detection | bq294705, $R_{IN}$ = 1 kΩ | | 4.450 | | V | | | Detection | bq294706, $R_{IN}$ = 1 kΩ | | 4.550 | | V | | | | bq294707, $R_{IN}$ = 1 kΩ | | 4.225 | | V | | | | bq294708, $R_{IN}$ = 1 kΩ | | 4.500 | | V | | | | bq294709 <sup>(1)</sup> , $R_{IN}$ = 1 kΩ | | 4.160 | | V | | | | bq294711 <sup>(1)</sup> , $R_{IN}$ = 1 kΩ | | 4.220 | | V | | V <sub>HYS</sub> | OV Detection Hysteresis | bq2947 <sup>(2)</sup> | 250 | 300 | 400 | mV | | V <sub>OA</sub> | OV Detection Accuracy | T <sub>A</sub> = 25°C | -10 | | 10 | mV | | | | $T_A = -40$ °C | -40 | | 40 | mV | | | OV Detection Accuracy | $T_A = 0$ °C | -20 | | 20 | mV | | V <sub>OADRIFT</sub> | Across Temperature | T <sub>A</sub> = 60°C | -24 | | 24 | mV | | | | T <sub>A</sub> = 110°C | -54 | | 54 | mV | | SUPPLY AN | ND LEAKAGE CURRENT | | | | · | | | I <sub>DD</sub> | Supply Current | (V4–V3) = (V3–V2) = (V2–V1) = (V1–VSS) = 4.0 V<br>at T <sub>A</sub> = 25°C (See Figure 11.) | | 1 | 2 | μΑ | | I <sub>IN</sub> | Input Current at Vx Pins | (V4-V3) = (V3-V2) = (V2-V1) = (V1-VSS) = 4.0 V at T <sub>A</sub> = 25°C (See Figure 11.) | -0.1 | | 0.1 | μΑ | | CELL | Input Current (ALL Vx and VDD Input Pins) | Current Consumption at Power down, $(V4-V3) = (V3-V2) = (V2-V1) = (V1-VSS) = 2.30 \text{ V at T}_A = 25^{\circ}\text{C}$ | | 1.1 | | μΑ | <sup>(1)</sup> Product Preview only <sup>(2)</sup> Future option, contact TI. # **Electrical Characteristics (continued)** Typical values stated where $T_A = 25^{\circ}C$ and VDD = 14.4 V, MIN/MAX values stated where $T_A = -40^{\circ}C$ to +110°C and $V_{DD} = 3$ V to 20 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----|------| | OUTPUT D | RIVE OUT, CMOS ACTIVE H | | | | | | | | | (V4–V3), (V3–V2), (V2–V1), or (V1–VSS) > V <sub>OV</sub> ,<br>VDD = 14.4 V, I <sub>OH</sub> = 100 μA | 6 | | | V | | V <sub>OUT</sub> | Output Drive Voltage,<br>Active High | If three of four cells are short circuited, only one cell remains powered and > $V_{OV}$ , VDD = $Vx$ (cell voltage), $I_{OH}$ = 100 $\mu A$ | | VDD – 0.3 | | V | | | | (V4–V3), (V3–V2), (V2–V1), and (V1–VSS) < $V_{OV}$ , VDD = 14.4 V, $I_{OL}$ = 100 $\mu$ A measured into OUT pin. | | 250 | 400 | mV | | I <sub>OUTH</sub> | OUT Source Current (during OV) | (V4–V3), (V3–V2), (V2–V1), or (V1–VSS) > V <sub>OV</sub> ,<br>VDD = 14.4 V,<br>OUT = 0 V, measured out of OUT pin. | | | 4.5 | mA | | I <sub>OUTL</sub> | OUT Sink Current (no<br>OV) | $ \begin{array}{l} \text{(V4-V3), (V3-V2), (V2-V1), and (V1-VSS)} < V_{OV}, \\ \text{VDD} = 14.4 \text{ V}, \\ \text{OUT} = \text{VDD, measured into OUT pin .Pull resistor} \\ R_{PU} = 5 \text{ k}\Omega \text{ to VDD} = 14.4 \text{ V} \end{array} $ | 0.5 | | 14 | mA | | OUTPUT D | RIVE OUT, CMOS OPEN DR | AIN ACTIVE LOW VERSIONS ONLY | | | · | | | V <sub>OUT</sub> | Output Drive Voltage,<br>Active High | $(V4-V3)$ , $(V3-V2)$ , $(V2-V1)$ , and $(V1-VSS) < V_{OV}$ , $VDD = 14.4$ V, $I_{OL} = 100$ μA measured into OUT pin. | | 250 | 400 | mV | | I <sub>OUTL</sub> | OUT Sink Current (no<br>OV) | $ \begin{array}{l} \text{(V4-V3), (V3-V2), (V2-V1), and (V1-VSS)} < \text{V}_{\text{OV}}, \\ \text{VDD} = 14.4 \text{ V}, \\ \text{OUT} = \text{VDD, measured into OUT pin. Pull resistor} \\ \text{R}_{\text{PU}} = 5 \text{ k}\Omega \text{ to VDD} = 14.4 \text{ V} \\ \end{array} $ | 0.5 | | 14 | mA | | I <sub>OUTLK</sub> | OUT pin leakage | (V4–V3), (V3–V2), (V2–V1), and (V1–VSS) < V <sub>OV</sub> ,<br>VDD = 14.4 V,<br>OUT = VDD, measured into OUT pin. | | | 100 | nA | | DELAY TIN | /IER | | | | | | | t <sub>CD</sub> | OV Delay Time | C <sub>CD</sub> = 0.1 μF (see Equation 1) | 1 | 1.5 | 2 | S | | t <sub>CD_GND</sub> | OV Delay Time with CD pin = 0 V | Delay due to C <sub>CD</sub> capacitor shorted to ground for Customer Test Mode | 20 | | 170 | ms | ## 7.6 Typical Characteristics ## 8 Detailed Description #### 8.1 Overview The bq2947 is a second level overvoltage (OV) protector. Each cell is monitored independently by comparing the actual cell voltage to a protection voltage threshold, $V_{OV}$ . The protection threshold is preprogrammed at the factory with a range between 3.85 V and 4.65 V. #### 8.2 Functional Block Diagram Figure 7 shows a CMOS Active High configuration. Figure 7. Block Diagram #### NOTE In the case of an Open Drain Active Low configuration, an external pull-up resistor is required on the OUT terminal. #### 8.3 Feature Description In the bq2947 family of devices, if any cell voltage exceeds the programmed OV value, a timer circuit is activated. This timer circuit charges the CD pin to a nominal value, then slowly discharges it with a fixed current back down to VSS. When the CD pin falls below a nominal threshold near VSS, the OUT terminal goes from inactive to active state. Additionally, a timeout detection circuit checks to ensure that the CD pin successfully begins charging to above VSS and subsequently drops back down to VSS, and if a timeout error is detected in either direction, it will similarly trigger the OUT pin to become active. See Figure 9 for details on CD and OUT pin behavior during an overvoltage event. Copyright © 2012–2017, Texas Instruments Incorporated ## **Feature Description (continued)** For an NCH Open Drain Active Low configuration, the OUT pin pulls down to VSS when active (OV present) and is high impedance when inactive (no OV). Figure 8. Timing for Overvoltage Sensing (OUT Pin Is Active High) Figure 9 shows the behavior of CD pin during an OV sequence. Figure 9. CD Pin Mechanism (OUT Pin Is Active High) #### NOTE In the case of an Open Drain Active Low version, the $V_{OUT}$ signal will be high and transition to low state when the voltage on the $V_{CD}$ capacitor discharges to the set level based on the $t_{CD}$ timer. ## **Feature Description (continued)** #### 8.3.1 Pin Details #### 8.3.1.1 Input Sense Voltage, Vx These inputs sense each battery cell voltage. A series resistor and a capacitor across the cell for each input is required for noise filtering and stable voltage monitoring. ## 8.3.1.2 Output Drive, OUT This terminal serves as the fault signal output, and may be ordered in either Active High or Open Drain Active Low options. #### 8.3.1.3 Supply Input, VDD This terminal is the unregulated input power source for the IC. A series resistor is connected to limit the current, and a capacitor is connected to ground for noise filtering. #### 8.3.1.4 External Delay Capacitor, CD This terminal is connected to an external capacitor that sets the delay timer during an overvoltage fault event. The CD pin includes a timeout detection circuit to ensure that the output drives active even with a shorted or open capacitor during an overvoltage event. The capacitor connected on the CD pin rapidly charges to a voltage if any one of the cell inputs exceeds the OV threshold. Then the delay circuit gradually discharges the capacitor on the CD pin. Once this capacitor discharges below a set voltage, the OUT transitions from an inactive to active state. To calculate the delay, use the following equation: $$t_{CD}$$ (sec) = K x $C_{CD}$ ( $\mu$ F), where K = 10 to 20 range. (1) Example: If $C_{CD}$ = 0.1 $\mu$ F (typical), then the delay timer range is $t_{CD}$ (s) = 10 × 0.1 = 1 s (Minimum) $t_{CD}$ (s) = 20 × 0.1 = 2 s (Maximum) #### **NOTE** The tolerance on the capacitor used for $C_{CD}$ increases the range of the $t_{CD}$ timer. #### 8.4 Device Functional Modes #### 8.4.1 NORMAL Mode When all of the cell voltages are below the overvoltage threshold, $V_{OV}$ , the device operates in NORMAL mode. The device monitors the differential cell voltages connected across (V1–VSS), (V2–V1), (V3–V2), and (V4–V3). The OUT pin is inactive, and is low if configured active high, or, if configured active low, is an open drain being externally pulled up. #### 8.4.2 OVERVOLTAGE Mode OVERVOLTAGE mode is detected if any of the cell voltage exceeds the overvoltage threshold, $V_{OV}$ for configured OV delay time. The OUT pin is activated after a delay time set by the capacitance in the CD pin. The OUT pin will either pull high internally, if configured as active high, or will be pulled low internally if configured as active low. An external FET is then turned on, shorting the fuse to ground, which allows the battery and/or charger power to blow the fuse. When all of the cell voltages fall below the $(V_{OV}-V_{HYS})$ , the device returns to NORMAL mode. #### 8.4.3 Customer Test Mode It is possible to reduce test time for checking the overvoltage function by simply shorting the external CD capacitor to VSS. In this case, the OV delay would be reduced to the $t_{(CD\_GND)}$ value, which has a maximum of 170 ms. ## **Device Functional Modes (continued)** Figure 10 shows the timing for the Customer Test Mode. Figure 10. Timing for Customer Test Mode Figure 11 shows the measurement for current consumption of the product for both VDD and Vx. Figure 11. Configuration for IC Current Consumption Test ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The bq2947 devices are a family of second-level protectors used for overvoltage protection of the battery pack in the application. The device, when configuring the OUT pin with active high, drives a NMOS FET that connects the fuse to ground in the event of a fault condition. This provides a shorted path to use the battery and/or charger power to blow the fuse and cut the power path. The OUT pin, when configured as active low, can be used to drive a PMOS FET to connect the fuse to ground instead. #### 9.2 Typical Applications #### 9.2.1 Application Configuration for Active High Figure 12 shows the recommended reference design components. Figure 12. Application Configuration for Active High ## 9.2.1.1 Design Requirements #### **NOTE** In the case of an Open Drain Active Low configuration, an external pull-up resistor is required on the OUT terminal. Changes to the ranges stated in Table 1 will impact the accuracy of the cell measurements. **Table 1. Parameters** | PARAMETER | EXTERNAL COMPONENT | MIN | NOM | MAX | UNIT | |------------------------------------|--------------------|------|------|------|------| | Voltage monitor filter resistance | R <sub>IN</sub> | 900 | 1000 | 4700 | Ω | | Voltage monitor filter capacitance | C <sub>IN</sub> | 0.01 | 0.1 | 1.0 | μF | | Supply voltage filter resistance | R <sub>VD</sub> | 100 | | 1000 | Ω | | Supply voltage filter capacitance | C <sub>VD</sub> | | 0.1 | 1.0 | μF | | CD external delay capacitance | C <sub>CD</sub> | | 0.1 | 1.0 | μF | Product Folder Links: bq2947 #### NOTE The device is calibrated using an $R_{IN}$ value = 1 k $\Omega$ . Using a value other than this recommended value changes the accuracy of the cell voltage measurements and $V_{OV}$ trigger level. #### 9.2.1.2 Detailed Design Procedure 1. Determine the number of cell in series. The device supports 2-S to 4-S cell configuration. For 2S and 3S, the top unused pin(s) should be shorted as shown in Figure 13 and Figure 14. - 2. Determine the overvoltage protection delay. - Follow the calculation example described in CD pin description. Select the right capacitor to connect to the CD pin. - 3. Follow the application schematic to connect the device. If the OUT pin is configured to open drain, an external pull up resistor should be used. Figure 13. 2-Series Cell Configuration Figure 14. 3-Series Cell Configuration ## 9.2.1.3 Application Curves ## 10 Power Supply Recommendations The maximum power of this device is 20 V on V<sub>DD</sub>. ## 11 Layout ## 11.1 Layout Guidelines - 1. Ensure the RC filters for the Vx pins and VDD pin are placed as close as possible to the target terminal, reducing the tracing loop area. - 2. The capacitor for CD should be placed close to the IC terminals. - 3. Ensure the trace connecting the fuse to the gate, source of the NFET to the Pack— is sufficient to withstand the current during fuse blown event. ## 11.2 Layout Example Figure 19. Layout Example ## 12 Device and Documentation Support ## 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see bq2945xy and bq2947xy Cascade Voltage Monitoring (SLUA662). #### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2012–2017, Texas Instruments Incorporated # **DSG0008B** ## **PACKAGE OUTLINE** # WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. ## **EXAMPLE BOARD LAYOUT** ## **DSG0008B** ## WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ## **EXAMPLE STENCIL DESIGN** # **DSG0008B** ## WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 15-Feb-2017 ## **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------| | BQ294700DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 700 | Samples | | BQ294700DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 700 | Samples | | BQ294701DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 701 | Samples | | BQ294701DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 701 | Samples | | BQ294702DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 702 | Samples | | BQ294702DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 702 | Samples | | BQ294703DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 703 | Samples | | BQ294703DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 703 | Samples | | BQ294704DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 704 | Samples | | BQ294704DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 704 | Samples | | BQ294705DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 705 | Samples | | BQ294705DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 705 | Samples | | BQ294706DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 706 | Samples | | BQ294706DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 706 | Samples | | BQ294707DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 707 | Samples | | BQ294707DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 707 | Samples | | BQ294708DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU Call TI | Level-2-260C-1 YEAR | -40 to 85 | 708 | Samples | ## PACKAGE OPTION ADDENDUM 15-Feb-2017 | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|---------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | BQ294708DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU Call TI | Level-2-260C-1 YEAR | -40 to 85 | 708 | Samples | | BQ294711DSGR | ACTIVE | WSON | DSG | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 711 | Samples | | BQ294711DSGT | ACTIVE | WSON | DSG | 8 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 711 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 15-Feb-2017 | In no event shall TI's liabilit | ty arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. | |---------------------------------|------------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------| | | | | | | | PACKAGE MATERIALS INFORMATION www.ti.com 23-May-2017 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ294700DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294701DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294701DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294702DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294702DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294703DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294703DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294704DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294704DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294705DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294705DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294706DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294706DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294707DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294708DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294708DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294711DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | BQ294711DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | www.ti.com 23-May-2017 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | BQ294700DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294701DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294701DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | | BQ294702DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294702DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | | BQ294703DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294703DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | | BQ294704DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294704DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | | BQ294705DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294705DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | | BQ294706DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294706DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | | BQ294707DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294708DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294708DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | | BQ294711DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | BQ294711DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.