# 9-BIT BUS-INTERFACE REGISTER WITH 3-STATE OUTPUTS SCCS069A - OCTOBER 2001 - REVISED NOVEMBER 2001 - Function, Pinout, and Drive Compatible With FCT, F Logic, and AM29823 - Reduced V<sub>OH</sub> (Typically = 3.3 V) Version of Equivalent FCT Functions - Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Matched Rise and Fall Times - Fully Compatible With TTL Input and Output Logic Levels - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) - 64-mA Output Sink Current 32-mA Output Source Current - High-Speed Parallel Register With Positive-Edge-Triggered D-Type Flip-Flops - Buffered Common Clock-Enable (EN) and Asynchronous-Clear (CLR) Inputs - 3-State Outputs #### (TOP VIEW) 24 🛮 V<sub>CC</sub> <u>oe</u> l $D_0 \square 2$ 23 $Y_0$ $D_1 \square 3$ 22 X1 $D_2 \square 4$ 21 Y<sub>2</sub> $D_3 \square 5$ 20 Y<sub>3</sub> $D_4 \begin{bmatrix} 1 \\ 6 \end{bmatrix}$ 19 Y<sub>4</sub> D<sub>5</sub> [] 7 18 Y<sub>5</sub> $D_6 \square 8$ 17 X Y<sub>6</sub> $D_7 \begin{bmatrix} 1 \\ 9 \end{bmatrix}$ 16 Y<sub>7</sub> 15 🛮 Y<sub>8</sub> D<sub>8</sub> [] 10 14 EN CLR **∏** 11 GND 12 13 CP P. Q. OR SO PACKAGE #### description This bus-interface register is designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider address/data paths or buses carrying parity. The CY74FCT823T is a 9-bit-wide buffered register with clock-enable (EN) and clear (CLR) inputs that are ideal for parity bus interfacing in high-performance microprogrammed systems. It is ideal for use as an output port requiring high I<sub>OL</sub>/I<sub>OH</sub>. This device is designed for high-capacitance load drive capability, while providing low-capacitance bus loading at both inputs and outputs. Outputs are designed for low-capacitance bus loading in the high-impedance state. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **ORDERING INFORMATION** | TA | PACI | KAGEŤ | SPEED<br>(ns) | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-----------|---------------|---------------|--------------------------|---------------------| | | QSOP – Q | Tape and reel | 6 | CY74FCT823CTQCT | FCT823C | | | SOIC - SO | Tube | 6 | CY74FCT823CTSOC | FCT823C | | | 3010 - 30 | Tape and reel | | | FC1023C | | -40°C to 85°C | DIP – P | Tube | 7.5 | CY74FCT823BTPC | CY74FCT823BTPC | | -40 C to 65 C | DIP – P | Tube | 10 | CY74FCT823ATPC | CY74FCT823ATPC | | | QSOP - Q | Tape and reel | 10 | CY74FCT823ATQCT | FCT823A | | | SOIC - SO | Tube | 10 | CY74FCT823ATSOC | FCT823A | | | 3010 - 30 | Tape and reel | 10 | CY74FCT823ATSOCT | 101023A | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. #### **PIN DESCRIPTION** | NAME | 1/0 | DESCRIPTION | |------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | I | D flip-flop data inputs | | CLR | I | When CLR is low and OE is low, Q outputs are low. When CLR is high, data can be entered into the register. | | СР | 0 | Clock pulse for the register. Enters data into the register on the low-to-high clock transition. | | Υ | 0 | Register 3-state outputs | | EN | I | Clock enable. When $\overline{EN}$ is low, data on the D input is transferred to the Q output on the low-to-high clock transition. When $\overline{EN}$ is high, the Q outputs do not change state, regardless of the data or clock input transitions. | | ŌĒ | Ţ | Output control. When $\overline{OE}$ is high, the Youtputs are in the high-impedance state. When $\overline{OE}$ is low, true register data is present at the Youtputs. | #### **FUNCTION TABLE** | | | INPUTS | | | | RNAL<br>PUTS | FUNCTION | |----|-----|--------|---|------------|----|--------------|----------| | OE | CLR | EN | D | СР | Q | Y | | | Н | Н | L | L | 1 | L | Z | Z | | Н | Н | L | Н | 1 | Н | Z | | | Н | L | Χ | Χ | Х | L | Z | Clear | | L | L | Χ | Χ | X | L | L | Clear | | Н | Н | Н | Χ | Х | NC | Z | Hold | | L | Н | Н | Χ | X | NC | NC | Hold | | Н | Н | L | L | 1 | L | Z | | | Н | Н | L | Н | $\uparrow$ | Н | Z | Load | | L | Н | L | L | $\uparrow$ | L | L | Load | | L | Н | L | Н | 1 | Н | Н | | H = High logic level, L = Low logic level, X = Don't care, NC = No change, $<sup>\</sup>uparrow$ = Low-to-high transition, Z = High-impedance state ### logic diagram (positive logic) ## absolute maximum rating over operating free-air temperature range (unless otherwise noted)<sup>†</sup> | Supply voltage range to ground potential | –0.5 V to 7 V | |------------------------------------------------------------------|------------------| | DC input voltage range | –0.5 V to 7 V | | DC output voltage range | –0.5 V to 7 V | | DC output current (maximum sink current/pin) | 120 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 1): P package | 67°C/W | | (see Note 2): Q package | 61°C/W | | (see Note 2): SO package | 46°C/W | | Ambient temperature range with power applied, T <sub>A</sub> | . −65°C to 135°C | | Storage temperature range, T <sub>stg</sub> | . −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The package thermal impedance is calculated in accordance with JESD 51-3. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions (see Note 3) | | | MIN | NOM | MAX | UNIT | |-----|--------------------------------|------|-----|------|------| | Vcc | Supply voltage | 4.75 | 5 | 5.25 | V | | VIH | High-level input voltage | 2 | | | V | | VIL | Low-level input voltage | | | 0.8 | V | | ІОН | High-level output current | | | -32 | mA | | lOL | Low-level output current | | | 64 | mA | | TA | Operating free-air temperature | -40 | | 85 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. SCCS069A - OCTOBER 2001 - REVISED NOVEMBER 2001 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITION | S | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|------------------|------|------------| | VIK | $V_{CC} = 4.75 \text{ V},$ | I <sub>IN</sub> = -18 mA | | | -0.7 | -1.2 | V | | \/a | \/a a 4.75.\/ | I <sub>OH</sub> = -32 mA | | 2 | | | V | | VOH | V <sub>CC</sub> = 4.75 V | I <sub>OH</sub> = -15 mA | 2.4 | 3.3 | | V | | | VOL | V <sub>CC</sub> = 4.75 V, | I <sub>OL</sub> = 64 mA | | | 0.3 | 0.55 | V | | V <sub>hys</sub> | All inputs | | | | 0.2 | | V | | Ι <sub>Ι</sub> | $V_{CC} = 5.25 \text{ V},$ | $V_{IN} = V_{CC}$ | | | | 5 | μΑ | | lіН | V <sub>CC</sub> = 5.25 V, | $V_{IN} = 2.7 \text{ V}$ | | | | ±1 | μΑ | | Ι <sub>ΙL</sub> | V <sub>CC</sub> = 5.25 V, | V <sub>IN</sub> = 0.5 V | | | | ±1 | μΑ | | lozh | V <sub>CC</sub> = 5.25 V, | V <sub>OUT</sub> = 2.7 V | | | | 10 | μΑ | | lozL | V <sub>CC</sub> = 5.25 V, | V <sub>OUT</sub> = 0.5 V | | | | -10 | μΑ | | los <sup>‡</sup> | $V_{CC} = 5.25 \text{ V},$ | V <sub>OUT</sub> = 0 V | | -60 | -120 | -225 | mA | | l <sub>off</sub> | $V_{CC} = 0 V$ , | V <sub>OUT</sub> = 4.5 V | | | | ±1 | μΑ | | Icc | $V_{CC} = 5.25 \text{ V},$ | $V_{IN} \le 0.2 V$ | $V_{IN} \ge V_{CC} - 0.2 \text{ V}$ | | 0.1 | 0.2 | mA | | ΔlCC | V <sub>CC</sub> = 5.25 V, V <sub>IN</sub> = | 3.4 V§, f <sub>1</sub> = 0, Outputs or | oen | | 0.5 | 2 | mA | | ICCD¶ | $\frac{V_{CC}}{OE} = \frac{5.25}{EN} $ | it switching at 50% duty of $1 \le 0.2 \text{ V}$ or $1 \le 0.2 \text{ V}$ or $1 \le 0.2 \text{ V}$ | cycle, Outputs open,<br>0.2 V | | 0.06 | 0.12 | mA/<br>MHz | | | | One bit switching at f <sub>1</sub> = 5 MHz | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ | | 0.7 | 1.4 | | | # | $V_{CC} = 5.25 \text{ V},$ | at 50% duty cycle | V <sub>IN</sub> = 3.4 V or GND | | 1.2 | 3.4 | A | | IC# | Outputs open,<br>OE = EN = GND | Eight bits switching at f <sub>1</sub> = 2.5 MHz | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ | | 1.6 | 3.2 | mA | | | | at 50% duty cycle | V <sub>IN</sub> = 3.4 V or GND | | 3.9 | 12.2 | | | Ci | | - | - | | 5 | 10 | pF | | Co | | | | | 9 | 12 | pF | <sup>&</sup>lt;sup>†</sup> Typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . IC = Total supply current I<sub>CC</sub> = Power-supply current with CMOS input levels ΔICC = Power-supply current for a TTL high input (V<sub>IN</sub> = 3.4 V) D<sub>H</sub> = Duty cycle for TTL inputs high N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub> I<sub>CCD</sub> = Dynamic current caused by an input transition pair (HLH or LHL) f<sub>0</sub> = Clock frequency for registered devices, otherwise zero f<sub>1</sub> = Input signal frequency N<sub>1</sub> = Number of inputs changing at f<sub>1</sub> All currents are in milliamperes and all frequencies are in megahertz. Values for these conditions are examples of the ICC formula. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests, IOS tests should be performed last. $<sup>\</sup>$ Per TTL-driven input ( $V_{IN} = 3.4 \text{ V}$ ); all other inputs at $V_{CC}$ or GND This parameter is derived for use in total power-supply calculations. <sup>#</sup> IC = ICC + $\triangle$ ICC $\times$ DH $\times$ NT + ICCD (f<sub>0</sub>/2 + f<sub>1</sub> $\times$ N<sub>1</sub>) Where: ## timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | PARAMETER | | TEST LOAD | CY74FC1 | CY74FCT823AT | | 823BT | CY74FCT823CT | | UNIT | |-------------------------------|-------------------------------------|-------------------------|----------------------------------------------|---------|--------------|-----|-------|--------------|-----|------| | | PARAMETER | • | TEST LOAD | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t Bules duretion | | CP | C <sub>L</sub> = 50 pF, | 7 | | 6 | | 6 | | ns | | t <sub>W</sub> Pulse duration | CLR low | $R_L = 500 \Omega$ | 6 | | 6 | | 6 | | 110 | | | t Octor Con before ODA | Data | C <sub>L</sub> = 50 pF, | 4 | | 3 | | 3 | | no | | | t <sub>su</sub> | Setup time, before CP↑ | EN | $R_L = 500 \Omega$ | 4 | | 3 | | 3 | | ns | | Ţ., | Hold time ofter CD↑ | Data | C <sub>L</sub> = 50 pF, | 2 | | 1.5 | | 1.5 | | 20 | | l 'h | t <sub>h</sub> Hold time, after CP↑ | EN | $R_L = 500 \Omega$ | 2 | | 0 | | 0 | | ns | | t <sub>rec</sub> | Recovery time | CLR before CP↑ | $C_L = 50 \text{ pF},$<br>$R_L = 500 \Omega$ | 6 | | 6 | | 6 | | ns | ## switching characteristics over operating free-air temperature range (see Figure 1) | PARAMETER | FROM | то | TEST LOAD | CY74FC | Г823AT | CY74FCT823B | CY74FCT8 | 323CT | UNIT | |------------------|---------|----------|----------------------------------------------|--------|--------|-------------|----------|-------|------| | PARAMETER | (INPUT) | (OUTPUT) | TEST LOAD | MIN | MAX | MIN MA | ( MIN | MAX | UNII | | <sup>t</sup> PLH | СР | Y | C <sub>L</sub> = 50 pF, | | 10 | 7. | 5 | 6 | ns | | <sup>t</sup> PHL | OI . | • | $R_L = 500 \Omega$ | | 10 | 7. | 5 | 6 | 115 | | <sup>t</sup> PLH | СР | Y | $C_L = 300 \text{ pF},$ | | 20 | 1 | 5 | 12.5 | ns | | t <sub>PHL</sub> | GF . | | $R_L = 500 \Omega$ | | 20 | 1 | 5 | 12.5 | 115 | | <sup>t</sup> PLH | CLR | Υ | $C_L = 50 \text{ pF},$<br>$R_L = 500 \Omega$ | | 14 | | 9 | 8 | ns | | <sup>t</sup> PZH | ŌE | Υ | $C_{l} = 50 \text{ pF},$ | | 12 | | 3 | 7 | ns | | t <sub>PZL</sub> | OE | ī | $R_L = 500 \Omega$ | | 12 | | 3 | 7 | 115 | | <sup>t</sup> PZH | ŌE | Υ | C <sub>L</sub> = 300 pF, | | 23 | 1 | 5 | 12.5 | ns | | tpzL | OL | ī | $R_L = 500 \Omega$ | | 23 | 1 | 5 | 12.5 | 115 | | <sup>t</sup> PHZ | ŌE | Υ | C <sub>L</sub> = 5 pF, | | 7 | 6. | 5 | 6 | ns | | tpLZ | )E | ſ | $R_L = 500 \Omega$ | | 7 | 6. | 5 | 6 | | | <sup>t</sup> PHZ | ŌE | Y | C <sub>L</sub> = 50 pF, | | 8 | 7. | 5 | 6.5 | ns | | tpLZ | 5 | ſ | $R_L = 500 \Omega$ | | 8 | 7. | 5 | 6.5 | 115 | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms 21-May-2007 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |--------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | CY74FCT823ATPC | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CY74FCT823ATPCE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CY74FCT823ATQCT | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | CY74FCT823ATQCTG4 | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | CY74FCT823ATSOC | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823ATSOCE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823ATSOCG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823ATSOCT | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823ATSOCTE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823ATSOCTG4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823BTPC | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CY74FCT823BTPCE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CY74FCT823CTQCT | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | CY74FCT823CTQCTE4 | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | CY74FCT823CTQCTG4 | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | CY74FCT823CTSOC | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823CTSOCE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823CTSOCG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823CTSOCT | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823CTSOCTE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CY74FCT823CTSOCTG4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. #### PACKAGE OPTION ADDENDUM 21-May-2007 (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. .com 11-Mar-2008 #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|---------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | CY74FCT823ATQCT | SSOP/<br>QSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CY74FCT823ATSOCT | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | CY74FCT823CTQCT | SSOP/<br>QSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CY74FCT823CTSOCT | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | CY74FCT823ATQCT | SSOP/QSOP | DBQ | 24 | 2500 | 346.0 | 346.0 | 33.0 | | CY74FCT823ATSOCT | SOIC | DW | 24 | 2000 | 346.0 | 346.0 | 41.0 | | CY74FCT823CTQCT | SSOP/QSOP | DBQ | 24 | 2500 | 346.0 | 346.0 | 33.0 | | CY74FCT823CTSOCT | SOIC | DW | 24 | 2000 | 346.0 | 346.0 | 41.0 | ## DBQ (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side. - D. Falls within JEDEC MO-137 variation AE. #### NT (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE #### **24 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. ## DW (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf | Applications | | |--------------------|---------------------------| | Audio | www.ti.com/audio | | Automotive | www.ti.com/automotive | | Broadband | www.ti.com/broadband | | Digital Control | www.ti.com/digitalcontrol | | Medical | www.ti.com/medical | | Military | www.ti.com/military | | Optical Networking | www.ti.com/opticalnetwork | | Security | www.ti.com/security | | Telephony | www.ti.com/telephony | | Video & Imaging | www.ti.com/video | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated