SNAS127C - SEPTEMBER 2001-REVISED APRIL 2013 # LM4840 Boomer® Audio Power Amplifier Series Stereo 2W Audio Power Amplifiers with Digital Volume Control and Input Mux Check for Samples: LM4840 #### **FEATURES** - PC98 and PC99 Compliant - Digital Volume Control Interface - System Beep Detect - Stereo Switchable Bridged/Single-ended Power Amplifiers - "Click and Pop" Suppression Circuitry - Thermal Shutdown Protection Circuitry - Input Mux - · Capless Headphone Drivers - · Last Volume Memory From Shutdown #### **APPLICATIONS** - Portable and Desktop Computers - Multimedia Monitors - Portable Radios, PDAs, and Portable TVs #### **KEY SPECIFICATIONS** - P<sub>O</sub> at 1% THD+N - Into 3Ω (LM4840LQ, LM4840MH): 2.2W (typ) - Into $4\Omega$ (LM4840LQ, LM4840MH): 2.0W (typ) - Into 8Ω (LM4840): 1.1W (typ) - Single-Ended Mode THD+N at 85mW into 32Ω: 1.0% (typ) - Shutdown Current: 0.2µA (typ) #### DESCRIPTION The LM4840 is a monolithic integrated circuit that provides digital volume control and stereo bridged audio power amplifiers capable of producing 2W into $4\Omega$ with less than 1.0% THD or 2.2W into $3\Omega$ with less than 1.0% THD (see $^{(1)}$ (2) below). Boomer<sup>®</sup> audio integrated circuits were designed specifically to provide high quality audio while requiring a minimum amount of external components. The LM4840 incorporates a digital volume control, stereo bridged audio power amplifiers, an input mux, and a last volume level memory function to save the volume setting during shutdown. These features make it optimally suited for multimedia monitors, portable radios, desktop, and portable computer applications. The LM4840 features an externally controlled, low-power consumption shutdown mode, and both a power amplifier and headphone mute for maximum system flexibility and performance. - (1) When properly mounted to the circuit board, the LM4840LQ and LM4840MH will deliver 2W into $4\Omega$ . The LM4840MT will deliver 1.1W into $8\Omega$ . See the APPLICATION INFORMATION section LM4840LQ and for LM4840MH usage information. - (2) An LM4840LQ and LM4840MH that have been properly mounted to the circuit board and forced-air cooled will deliver 2.2W into 3Ω. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Boomer is a registered trademark of Rockford Corporation. All other trademarks are the property of their respective owners. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## **CONNECTION DIAGRAM** #### See Package Number NJB0028A for LM8480LQ See Package Number PW0028A TSSOP for LM4840MT See Package Number PWP0028A for TSSOP (Exposed Pad) for LM4840MH #### **BLOCK DIAGRAM** Figure 1. LM4840 Block Diagram SNAS127C - SEPTEMBER 2001-REVISED APRIL 2013 www.ti.com # **ABSOLUTE MAXIMUM RATINGS**(1)(2) | Supply Voltage | 6.0V | |-------------------------------------------------------------------|--------------------------------| | Storage Temperature | -65°C to +150°C | | Input Voltage | -0.3V to V <sub>DD</sub> +0.3V | | Power Dissipation | Internally limited | | ESD Susceptibility <sup>(3)</sup> | 2000V | | ESD Susceptibility (4) | 200V | | Junction Temperature | 150°C | | Soldering Information Small Outline Package Vapor Phase (60 sec.) | 215°C | | Infrared (15 sec.) | 220°C | | See AN-1187 "Leadless Leadframe Package" for detailed information | n on usage of WQFN devices. | | θ <sub>JC</sub> (typ)—NJB0028A <sup>(5)</sup> | 3°C/W | | θ <sub>JA</sub> (typ)—NJB0028A <sup>(5)</sup> | 42°C/W | | θ <sub>JC</sub> (typ)—PW0028A | 20°C/W | | θ <sub>JA</sub> (typ)—PW0028A | 80°C/W | | θ <sub>JC</sub> (typ)—PWP0028A | 2°C/W | | θ <sub>JA</sub> (typ)—PWP0028A <sup>(6)</sup> | 41°C/W | | θ <sub>JA</sub> (typ)—PWP0028A <sup>(7)</sup> | 54°C/W | | θ <sub>JA</sub> (typ)—PWP0028A <sup>(8)</sup> | 59°C/W | | θ <sub>JA</sub> (typ)—PWP0028A <sup>(9)</sup> | 93°C/W | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. - (3) Human body model, 100 pF discharged through a 1.5 k $\Omega$ resistor. - (4) Machine Model, 220 pF-240 pF discharged through all pins. - (5) Number given is for an NJB0028A package whose exposed-DAP is soldered to an exposed 2.5in<sup>2</sup> piece of 1 ounce PCB copper. - (6) The θ<sub>JA</sub> given is for an PWP0028A package whose exposed-DAP is soldered to a 2in<sup>2</sup> piece of 1 ounce printed circuit board copper on a bottom side layer through 21 8mil vias. - (7) The θ<sub>JA</sub> given is for an PWP0028A package whose exposed-DAP is soldered to an exposed 2in <sup>2</sup> piece of 1 ounce printed circuit board copper. - (8) The $\theta_{JA}$ given is for an PWP0028A package whose exposed-DAP is soldered to an exposed 1 in 2 piece of 1 ounce printed circuit board copper. - (9) The $\theta_{JA}$ given is for an PWP0028A package whose exposed-DAP is not soldered to any copper. ### **OPERATING RATINGS** | Temperature Range $T_{MIN} \le T_A \le T_{MAX}$ | -40°C ≤TA ≤ 85°C | |-------------------------------------------------|------------------------------| | Supply Voltage | 2.7V≤ V <sub>DD</sub> ≤ 5.5V | Submit Documentation Feedback Copyright © 2001–2013, Texas Instruments Incorporated SNAS127C - SEPTEMBER 2001-REVISED APRIL 2013 ## ELECTRICAL CHARACTERISTICS FOR ENTIRE IC(1)(2) The following specifications apply for $V_{DD} = 5V$ unless otherwise noted. Limits apply for $T_A = 25$ °C. | Symbol | Parameter | | LM | LM4840 | | | |-----------------|------------------------------------|----------------------------|---------|--------------|-------------------|--| | | | Conditions | Typical | Limit<br>(4) | Units<br>(Limits) | | | V <sub>DD</sub> | Supply Voltage | | | 2.7 | V (min) | | | | | | | 5.5 | V (max) | | | I <sub>DD</sub> | Quiescent Power Supply Current | $V_{IN} = 0V$ , $I_O = 0A$ | 12 | 30 | mA (max) | | | I <sub>SD</sub> | Shutdown Current | $V_{SHUTDOWN} = V_{DD}$ | 0.7 | 2.0 | μA (max) | | | V <sub>IH</sub> | Headphone Sense High Input Voltage | | | 4 | V (min) | | | $V_{IL}$ | Headphone Sense Low Input Voltage | | | 0.8 | V (max) | | - (1) All voltages are measured with respect to the ground pins, unless otherwise specified. All specifications are tested using the typical application as shown in Figure 1. - (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance. - (3) Typicals are specified at 25°C and represent the parametric norm. - (4) Datasheet min/max specification limits are specified by design, test, or statistical analysis. #### ELECTRICAL CHARACTERISTICS FOR VOLUME ATTENUATORS (1)(2) The following specifications apply for $V_{DD} = 5V$ . Limits apply for $T_A = 25$ °C. | | | | LM | Heite | | | |--------------------|------------------|---------------------------------------------------------|---------|--------------|-------------------|--| | Symbol | Parameter | Conditions | Typical | Limit<br>(4) | Units<br>(Limits) | | | C <sub>RANGE</sub> | Attenuator Range | Gain with Digital Volume Max | 0 | ±0.5 | dB (max) | | | | | Attenuation with Digital Volume Min | -81 | -75 | dB (min) | | | A <sub>M</sub> | Mute Attenuation | V <sub>MUTE</sub> = V <sub>DD</sub> , Bridged Mode | -88 | -78 | dB (min) | | | | | V <sub>MUTE</sub> = V <sub>DD</sub> , Single-Ended Mode | -88 | -78 | dB (min) | | - (1) All voltages are measured with respect to the ground pins, unless otherwise specified. All specifications are tested using the typical application as shown in Figure 1. - (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance. - (3) Typicals are specified at 25°C and represent the parametric norm. - (4) Datasheet min/max specification limits are specified by design, test, or statistical analysis. ## ELECTRICAL CHARACTERISTICS FOR SINGLE-ENDED MODE OPERATION(1)(2) The following specifications apply for $V_{DD} = 5V$ . Limits apply for $T_A = 25$ °C. | | | | LM4 | Units | | |--------|---------------------------------|-----------------------------------------------------------------|-------------|--------------|----------| | Symbol | Parameter | Conditions | Typical (3) | Limit<br>(4) | (Limits) | | Po | Output Power | THD = 1.0%; f = 1kHz; $R_L = 32\Omega$ | 85 | | mW | | | | THD = 10%; f = 1 kHz; $R_L = 32Ω$ | 95 | | mW | | THD+N | Total Harmonic Distortion+Noise | $V_{OUT} = 1V_{RMS}$ , f=1kHz, $R_L = 10k\Omega$ , $A_{VD} = 1$ | 0.065 | | % | - (1) All voltages are measured with respect to the ground pins, unless otherwise specified. All specifications are tested using the typical application as shown in Figure 1. - (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance. - 3) Typicals are specified at 25°C and represent the parametric norm. - 4) Datasheet min/max specification limits are specified by design, test, or statistical analysis. STRUMENTS # ELECTRICAL CHARACTERISTICS FOR SINGLE-ENDED MODE OPERATION(1)(2) (continued) The following specifications apply for $V_{DD} = 5V$ . Limits apply for $T_A = 25$ °C. | | | | LM4 | 11-14- | | | |-------------------|------------------------------|-----------------------------------------------------------------|---------|--------------|-------------------|--| | Symbol | Parameter | Conditions | Typical | Limit<br>(4) | Units<br>(Limits) | | | PSRR | Power Supply Rejection Ratio | $C_B = 1.0 \ \mu F, \ f = 120 \ Hz, \ V_{RIPPLE} = 200 \ mVrms$ | 58 | | dB | | | SNR | Signal to Noise Ratio | $P_{OUT}$ =75 mW, R $_{L}$ = 32 $\Omega$ , A-Wtd Filter | 102 | | dB | | | X <sub>talk</sub> | Channel Separation | f=1kHz, C <sub>B</sub> = 1.0 μF | 65 | | dB | | # ELECTRICAL CHARACTERISTICS FOR BRIDGED MODE OPERATION(1)(2) The following specifications apply for $V_{DD}$ = 5V, unless otherwise noted. Limits apply for $T_A$ = 25°C. | | | | LM4 | 1114 | | |-------------------|---------------------------------|----------------------------------------------------------------------------------|---------|--------------|-------------------| | Symbol | Parameter | Conditions | Typical | Limit<br>(4) | Units<br>(Limits) | | Vos | Output Offset Voltage | V <sub>IN</sub> = 0V, No Load | 5 | 50 | mV (max) | | Po | Output Power | THD + N = 1.0%; f=1kHz; $R_L = 3\Omega^{(5)}$ | 2.2 | | W | | | | THD + N = 1.0%; f=1kHz; $R_L = 4\Omega^{(6)}$ | 2 | | W | | | | THD = 1.5% (max);f = 1 kHz;<br>$R_L = 8\Omega$ | 1.1 | 1.0 | W (min) | | | | THD+N = 10%; $f = 1 \text{ kHz}$ ; $R_L = 8\Omega$ | 1.5 | | W | | THD+N | Total Harmonic Distortion+Noise | $P_{O} = 1W$ , 20 Hz< f < 20 kHz,<br>$R_{L} = 8\Omega$ , $A_{VD} = 2$ | 0.3 | | % | | | | $P_{O} = 340 \text{ mW}, R_{L} = 32\Omega$ | 1.0 | | % | | PSRR | Power Supply Rejection Ratio | $C_B$ = 1.0 $\mu$ F, f = 120 Hz,<br>$V_{RIPPLE}$ = 200 mVrms; $R_L$ = 8 $\Omega$ | 74 | | dB | | SNR | Signal to Noise Ratio | $V_{DD}$ = 5V, $P_{OUT}$ = 1.1W, $R_L$ = 8 $\Omega$ , A-Wtd Filter | 93 | | dB | | X <sub>talk</sub> | Channel Separation | f=1kHz, C <sub>B</sub> = 1.0 μF | 70 | | dB | - (1) All voltages are measured with respect to the ground pins, unless otherwise specified. All specifications are tested using the typical application as shown in Figure 1. - (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance. - (3) Typicals are specified at 25°C and represent the parametric norm. - (4) Datasheet min/max specification limits are specified by design, test, or statistical analysis. - (5) When driving 3Ω loads from a 5V supply the LM4840LQ and LM4840MH must be mounted to the circuit board and forced-air cooled. (6) When driving 4Ω loads from a 5V supply the LM4840LQ and LM4840MH must be mounted to the circuit board. Submit Documentation Feedback Copyright © 2001–2013, Texas Instruments Incorporated #### MH AND LQ SPECIFIC CHARACTERISTICS Figure 4. LM4840MH, LM4840LQ THD+N vs Frequency Figure 3. Figure 5. (1) These curves show the thermal dissipation ability of the LM4840MH at different ambient temperatures given these conditions: 500LFPM + 2in<sup>2</sup>: The part is soldered to a 2in<sup>2</sup>, 1 oz. copper plane with 500 linear feet per minute of forced-air flow across it. 2in<sup>2</sup>on bottom: The part is soldered to a 2in<sup>2</sup>, 1 oz. copper plane that is on the bottom side of the PC board through 21 8 mil vias. **2in<sup>2</sup>:** The part is soldered to a 2in<sup>2</sup>, 1oz. copper plane. **1in<sup>2</sup>:** The part is soldered to a 1in<sup>2</sup>, 1oz. copper plane. Product Folder Links: LM4840 Not Attached: The part is not soldered down and is not forced-air cooled. #### TYPICAL PERFORMANCE CHARACTERISTICS Submit Documentation Feedback (%) N + OHI 0.02 0.01 20 # **TYPICAL PERFORMANCE CHARACTERISTICS (continued)** FREQUENCY (Hz) Figure 16. 50 100 200 500 1k 2k $= 16 \Omega$ Single Ended 5k 10k 20k FREQUENCY (Hz) Figure 15. FREQUENCY (Hz) Figure 17. Figure 19. Figure 22. Submit Documentation Feedback Copyright © 2001–2013, Texas Instruments Incorporated THD+N vs Output Power # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Figure 28. ### TYPICAL PERFORMANCE CHARACTERISTICS (continued) rigure 33 Noise Floor **Output Power vs** Load Resistance 0.1 $V_{DD} = 3V$ 0.09 f = 1 kHz0.08 Single Ended $\widehat{\leq}$ 0.07 < 80 kHz POWER 0.06 0.05 OUTPUT 0.04 0.03 0.02 0.01 0 34 54 64 4 14 24 44 LOAD RESISTANCE $(\Omega)$ Figure 35. Noise Floor FREQUENCY (Hz) Figure 37. Submit Documentation Feedback ## TYPICAL PERFORMANCE CHARACTERISTICS (continued) # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Output Power vs Supply Voltage www.ti.com Figure 44. Submit Documentation Feedback SNAS127C - SEPTEMBER 2001-REVISED APRIL 2013 #### APPLICATION INFORMATION #### **DIGITAL VOLUME CONTROL** The LM4840 features a digital volume control which consists of the CLOCK, UP, and DOWN pins. An external clock may be fed to the CLOCK pin, or, by connecting a capacitor from the CLOCK pin to ground, the internal clock may be used. The internal clock frequency with respect to this capacitor value is determined from the following formula: $$f_{CLK} = (7.338 \times 10^{-7}) / C$$ When using an external clock, the clock is buffered and the internal clock frequency is that of the external clock divided by 2. Also, the maximum frequency should be kept below 100kHz. Volume changes are then effected by toggling either the UP or DOWN pins with a logic high. After a period of 4 clock pulses with either the UP or DOWN pins held high, the volume will change to the next specified step, either up or down. Volume levels for each step vary and are specified in Table 2. If either the UP or DOWN pin remains high after the first volume transition the volume will change again, but this time after 40 clock pulses. The next transition occurs at 20 clock pulses, then 12, then 8, and from then on 4 clock pulses for each volume transition. This cycle is shown in the timing diagram shown in Figure 46. Releasing the held UP or DOWN pin to ground at any time re-starts the cycle. This is intended to provide the user with a volume control that pauses briefly after initial application, then slowly increases the rate of volume change as it is continuously applied. If both the UP and DOWN pins are held high, no volume change will occur. Trigger points for the UP and DOWN pins are at 60% of V<sub>DD</sub> minimum for a logic high, and 20% of V<sub>DD</sub> maximum for a logic low. It is recommended, however, to toggle UP and DOWN between V<sub>DD</sub> and GND for best performance. When using an external clock, clock pulses should be a minimum Of 3V for a high and maximum of 0.9V for a low when using a 5V supply. Again, pulsing an external clock from V<sub>DD</sub> to GND ensures reliable performance. Following these guidelines the volume may then be changed with a microcontroller or manually using switches. #### **MEMORY FUNCTION** The LM4840 features a volume memory that saves the last volume setting when power is turned off. This requires that an auxiliary power source be connected to V<sub>AUX</sub> through a diode as shown in Figure 1. Connecting the circuit as shown also provides that power to the V<sub>AUX</sub> pin is being drawn from V<sub>DD</sub> when V<sub>DD</sub> is on and is greater than V<sub>AUX</sub>. V<sub>AUX</sub> must be at a voltage of 2.3V or greater to maintain volume memory when V<sub>DD</sub> is absent. This feature is intended for such applications as laptop computers, where V<sub>DD</sub> is the system power and V<sub>AUX</sub> is connected to the real time clock battery. The default volume setting for the LM4840 is -10dB in BTL mode, and -16dB in single-ended mode. This default setting is only achieved on power up when both V<sub>DD</sub> and V<sub>AUX</sub> had both been turned off, and the circuit had sufficient time to discharge (<500ms depending on capacitor value at VALIX). ### **ELIMINATING OUTPUT COUPLING CAPACITORS** Typical single-supply audio amplifiers that can switch between driving bridge-tied-load (BTL) speakers and single-ended (SE) headphones use a coupling capacitor on each SE output. This capacitor blocks the half-supply voltage to which the output amplifiers are typically biased and couples the audio signal to the headphones. The signal return to circuit ground is through the headphone jack's sleeve. The LM4840 eliminates these coupling capacitors. Amp2A is internally configured to apply V<sub>DD</sub>/2 to a stereo headphone jack's sleeve. This voltage matches the quiescent voltage present on the Amp1A and Amp1B outputs that drive the headphones. The headphones operate in a manner very similar to a bridge-tied-load (BTL). The same DC voltage is applied to both headphone speaker terminals. This results in no net DC current flow through the speaker. AC current flows through a headphone speaker as an audio signal's output amplitude increases on the speaker's terminal. When operating as a headphone amplifier, the headphone jack sleeve is not connected to circuit ground. Using the headphone output jack as a line-level output will place the LM4840's one-half supply voltage on a plug's sleeve connection. Driving a portable notebook computer or audio-visual display equipment is possible. This presents no difficulty when the external equipment uses capacitively coupled inputs. For the very small minority of equipment that is DC-coupled, the LM4840 monitors the current supplied by the amplifier that drives the headphone jack's sleeve. If this current exceeds 500mA<sub>PK</sub>, the amplifier is shutdown, protecting the LM4840 and the external equipment. Product Folder Links: LM4840 Copyright © 2001-2013, Texas Instruments Incorporated #### EXPOSED-DAP MOUNTING CONSIDERATIONS The LM4840's exposed-DAP (die attach paddle) packages (MH, LQ) provide a low thermal resistance between the die and the PCB to which the part is mounted and soldered. This allows rapid heat transfer from the die to the surrounding PCB copper traces, ground plane and, finally, surrounding air. The result is a low voltage audio power amplifier that produces 2W at $\leq$ 1% THD with a $4\Omega$ load. This high power is achieved through careful consideration of necessary thermal design. Failing to optimize thermal design may compromise the LM4840's high power performance and activate unwanted, though necessary, thermal shutdown protection. The MH and LQ packages must have their exposed DAPs soldered to a grounded copper pad on the PCB. The DAP's PCB copper pad is connected to a large plane of continuous unbroken copper. This plane forms a thermal mass and heat sink and radiation area. Place the heat sink area on either outside plane in the case of a twosided PCB, or on an inner layer of a board with more than two layers. Connect the DAP copper pad to the inner layer or backside copper heat sink area with 32(4x8) (MH) or 6(3x2) (LQ) vias. The via diameter should be 0.012in-0.013in with a 1.27mm pitch. Ensure efficient thermal conductivity by plating-through and solder-filling the vias. Best thermal performance is achieved with the largest practical copper heat sink area. If the heatsink and amplifier share the same PCB layer, a nominal $2.5 \text{in}^2$ (min) area is necessary for 5V operation with a $4\Omega$ load. Heatsink areas not placed on the same PCB layer as the should be 5in<sup>2</sup> (min) for the same supply voltage and load resistance. The last two area recommendations apply for 25°C ambient temperature. Increase the area to compensate for ambient temperatures above 25°C. In systems using cooling fans, the LM4840MH can take advantage of forced air cooling. With an air flow rate of 450 linear-feet per minute and a 2.5in<sup>2</sup> exposed copper or $5.0 \text{in}^2$ inner layer copper plane heatsink, the LM4840MH can continuously drive a $3\Omega$ load to full power. The LM4840LQ achieves the same output power level without forced air cooling. In all circumstances and conditions, the junction temperature must be held below 150°C to prevent activating the LM4840's thermal shutdown protection. The LM4840's power derating curve in the TYPICAL PERFORMANCE CHARACTERISTICS shows the maximum power dissipation versus temperature. Further detailed and specific information concerning PCB layout, fabrication, and mounting an LQ (WQFN) package is available in AN1187. ### **POWER DISSIPATION** Power dissipation is a major concern when using any power amplifier and must be thoroughly understood to ensure a successful design. Equation 1 states the maximum power dissipation point for a single-ended amplifier operating at a given supply voltage and driving a specified load. $$P_{DMAX} = (V_{DD})^2 / (2\pi^2 R_L)$$ (1) However, a direct consequence of the increased power delivered to the load by a bridged amplifier is an increase in internal power dissipation. Equation 2 states the maximum power dissipation point for a bridged amplifier operating at a given supply voltage and driving a specified load. $$P_{DMAX} = 4(V_{DD})^2/(2\pi^2 R_L)$$ (2) Since theLM4840 is a stereo power amplifier, the maximum internal power dissipation is two times that of Equation 1 or Equation 2 depending on the mode of operation. Even with the power dissipation of the stereo amplifiers, the LM4840 does not require heatsinking. The power dissipation from the amplifiers, must not be greater than the package power dissipation that results from Equation 3: $$P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$$ (3) For the LM4840 TSSOP package, $\theta_{JA} = 80^{\circ}$ C/W and $T_{JMAX} = 150^{\circ}$ C. Depending on the ambient temperature, $T_{A}$ , of the system surroundings, Equation 3 can be used to find the maximum internal power dissipation supported by the IC packaging. If the result of Equation 1 and Equation 2 is greater than that of Equation 3, then either the supply voltage must be decreased, the load impedance increased, or the ambient temperature reduced. For the typical application of a 5V power supply, with an 8Ω bridged loads, the maximum ambient temperature possible without violating the maximum junction temperature is approximately 48°C provided that device operation is around the maximum power dissipation points. Power dissipation is a function of output power and thus, if typical operation is not around the maximum power dissipation point, the ambient temperature can be increased. Refer to the TYPICAL PERFORMANCE CHARACTERISTICS curves for power dissipation information for different output powers. Submit Documentation Feedback SNAS127C - SEPTEMBER 2001-REVISED APRIL 2013 #### **LAYOUT** As stated in the Grounding section, placement of ground return lines is imperative in maintaining the highest level of system performance. It is not only important to route the correct ground return lines together, but also to be aware of where the ground return lines are routed with respect to each other. The output load ground returns should be physically located as far as possible from low signal level lines and their ground return lines. #### $3\Omega$ AND $4\Omega$ LAYOUT CONSIDERATIONS With low impedance loads, the output power at the loads is heavily dependent on trace resistance from the output pins of the LM4840. Traces from the output of the LM4840MH to the load or load connectors should be as wide as practical. Any resistance in the output traces will reduce the power delivered to the load. For example, with a $4\Omega$ load and $0.1\Omega$ of trace resistance in each output, output power at the load drops from 2W to 1.8W. Output power is also dependent on supply regulation. To keep the supply voltage from sagging under full output conditions, the supply traces should be as wide as practical. #### **GROUNDING** In order to achieve the best possible performance, there are certain grounding techniques to be followed. All input reference grounds should be tied with their respective source grounds and brought back to the power supply ground separately from the output load ground returns. Bringing the ground returns for the output loads back to the supply separately will keep large signal currents from interfering with the stable AC input ground references. The exposed-DAP of the LM4840MH package must be tied to ground. #### POWER SUPPLY BYPASSING As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. The effect of a larger half supply bypass capacitor is improved PSRR due to increased half-supply stability. Typical applications employ a 5 volt regulator with 10 $\mu$ F and a 0.1 $\mu$ F bypass capacitors which aid in supply stability, but do not eliminate the need for bypassing the supply nodes of the LM4840. The selection of bypass capacitors, especially $C_B$ , is thus dependant upon desired PSRR requirements, click and pop performance as explained in the section, PROPER SELECTION OF EXTERNAL COMPONENTS, system cost, and size constraints. It is also recommended to decouple each of the $V_{DD}$ pins with a 0.1 $\mu$ F capacitor to ground. #### PROPER SELECTION OF EXTERNAL COMPONENTS Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the LM4840 is tolerant of external component combinations, consideration to component values must be used to maximize overall system quality. The LM4840's bridged amplifier should be used in low gain configurations to minimize THD+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than 1Vrms are available from sources such as audio codecs. Besides gain, one of the major considerations is the closed-loop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components. Both the input coupling capacitor, $C_I$ , and the output coupling capacitor form first order high pass filters which limit low frequency response given in Equation 4 and Equation 5. $$f_{\rm IC} = 1/(2\pi R_{\rm i}C_{\rm i}) \tag{4}$$ $$f_{OC} = 1/(2\pi R_L C_O) \tag{5}$$ These values should be chosen based on required frequency response. #### **SELECTION OF INPUT AND OUTPUT CAPACITOR SIZE** Large input and output capacitors are both expensive and space hungry for portable designs. Clearly, a certain sized capacitor is needed to couple in low frequencies without severe attenuation. In many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 100 Hz–150 Hz. In this case, using a large input or output capacitor may not increase system performance. In addition to system cost and size, click and pop performance is effected by the size of the input coupling capacitor, $C_i$ . A larger input coupling capacitor requires more charge to reach its quiescent DC voltage (nominally $1/2 \ V_{DD}$ .) This charge comes from the output through the feedback and is apt to create pops once the device is enabled. By minimizing the capacitor size based on necessary low frequency response, turn-on pops can be minimized. #### **CLICK AND POP CIRCUITRY** The LM4840 contains circuitry to minimize turn-on transients or "click and pops". In this case, turn-on refers to either power supply turn-on or the device coming out of shutdown mode. When the device is turning on, the amplifiers are internally muted. An internal current source ramps up the voltage of the bypass pin. Both the inputs and outputs ideally track the voltage at the bypass pin. The device will remain in mute mode until the bypass pin has reached its half supply voltage, $1/2\ V_{DD}$ . As soon as the bypass node is stable, the device will become fully operational. Although the bypass pin current source cannot be modified, the size of the bypass capacitor, $C_B$ , can be changed to alter the device turn-on time and the amount of "click and pop". By increasing $C_B$ , the amount of turn-on pop can be reduced. However, the trade-off for using a larger bypass capacitor is an increase in the turn-on time for the device. Reducing $C_B$ will decrease turn-on time and increase "click and pop". There is a linear relationship between the size of $C_B$ and the turn-on time. Here are some typical turn-on times for different values of $C_B$ : | Св | Ton | |---------|--------| | 0.01 μF | 2 ms | | 0.1 μF | 20 ms | | 0.22 μF | 42 ms | | 0.47 μF | 84 ms | | 1.0 µF | 200 ms | | 4.7 μF | 1sec | In order to eliminate "click and pop", all capacitors must be discharged before turn-on. Rapid on/off switching of the device or shutdown function may cause the "click and pop" circuitry to not operate fully, resulting in increased "click and pop" noise. #### **DOCKING STATION** In an application such as a notebook computer, docking station or line level outputs may be required. Pin 9 and Pin 13 can drive loads greater than $1k\Omega$ rail to rail. These pins are tied to the output of the input op-amp to drive powered speakers and other high impedance loads. Output coupling capacitors need to be placed in series with the load. The recommended values of the capacitors are between $0.33\mu F$ to $1.0\mu F$ with the positive side of the capacitors toward the IC. The outputs of the docking station pins cannot be attenuated with the DC volume control. However the gain of the outputs can be configured by adjusting the feedback and input resistors for the input op-amp is in an inverting configuration where the gain is: $$R_{F}/R_{i} = -A_{v} \tag{6}$$ Note that by adjusting the gain of the input op-amp the overall gain of the output amplifiers are also affected. Although the single ended outputs of the output amplifiers can be used to drive line level outputs, it is recommended to use Pins 9 and 13 to achieve better performance. #### **BEEP DETECT FUNCTION** The Beep Detect pin (Beep In) is a mono input that detects the presence of a beep signal. When a signal greater than $2.5V_{P-P}$ (or $1/2~V_{DD}$ ) is present at Beep In, the Beep Detect circuitry will enable the bridged amplifiers. Beep In signals less than $2.5V_{P-P}$ (or $1/2~V_{DD}$ ) will not trigger the Beep Detect circuitry. When triggered, the Beep Detect circuitry will enable the bridged amplifiers regardless of the state of the mute, mode, or HP sense pins. As shown in the Fig. 1, a $200k\Omega$ resistor is placed in series with the input capacitor. This $200k\Omega$ resistor can be Product Folder Links: LM4840 Copyright © 2001-2013, Texas Instruments Incorporated SNAS127C - SEPTEMBER 2001-REVISED APRIL 2013 changed to vary the amplitude of the beep in signal. Higher values of the resistor will reduce the amplifier gain and attenuate the beep in signal. These resistors are required in order for the beep signal to pass to the output. The Beep Detect pin will not pass the beep signal to the output. In cases where system beeps are required when the system is in a suspended mode, the LM4840 must be brought out of shutdown before the beep in signal is input. #### SHUTDOWN FUNCTION In order to reduce power consumption while not in use, the LM4840 contains a shutdown pin to externally turn off the bias circuitry. The LM4840 will shutdown when a logic high is placed on the shutdown pin. The trigger point between a logic low and logic high level is typically half supply. It is best to switch between ground and the supply $V_{DD}$ to provide maximum device performance. By switching the shutdown pin to $V_{DD}$ , the LM4840 supply current draw will be minimized. While the device will be disabled with shutdown pin voltages less than $V_{DD}$ , the idle current may be greater than the typical value of 0.7 $\mu$ A.The shutdown pin should not be floated, since this may result in an unwanted shutdown condition. In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry which provides a quick, smooth transition into shutdown. Another solution is to use a single-pole, single-throw switch in conjuction with an external pull-up resistor. When the switch is closed, the shutdown pin is connected to ground and enables the amplifier. If the switch is open, then the external pull-up resistor will shutdown the LM4840. This scheme prevents the shutdown pin from floating. ### **HP-IN FUNCTION** An internal pull-up circuit is connected to the HP-Sense headphone amplifier control pin. When this pin is left unconnected, $V_{DD}$ is applied to the HP-Sense. This turns off Amp2B and switches Amp2A's input signal from an audio signal to the $V_{DD}/2$ voltage present on Bypass. The result is muted bridge-connected loads. Quiescent current consumption is reduced when the IC is in this single-ended mode. Figure 45 shows the implementation of the LM4840's headphone control function. An internal comparator with a nominal 400mV offset monitors the signal present at the -OUTB output. It compares this signal against the signal applied to the HP-Sense pin. When these signals are equal, as is the case when a BTL is connected to the amplifier, the comparator forces the LM4840 to maintain bridged-amplifier operation. When the HP-Sense pin is externally floated, such as when headphones are connected to the jack shown in Figure 45, and internal pull-up forces $V_{DD}$ on the internal comparator's HP-Sense inputs. This changes the comparator's output state and enables the headphone function: it turns off Amp2B, switches Amp2A's input signal from an audio signal to the $V_{DD}/2$ voltage present on pin 14, and mutes the bridge-connected loads. Amp1A and Amp1B drive the headphones. Figure 45 also shows the suggested headphone jack electrical connections. The jack is designed to mate with a three-wire plug. The plug's tip and ring should each carry one of the two stereo output signals, whereas the sleeve provides the return to Amp2A. A headphone jack with one control pin contact is sufficient to drive the HP-Sense pin when connecting headphones. A switch can replace the headphone jack contact pin. When a switch shorts the HP-Sense pin to $V_{DD}$ , bridge-connected speakers are muted and Amp1A and Amp2A drive a pair of headphones. When a switch shorts the HP-Sense pin to GND, the LM4840 operates in bridge mode. If headphone drive is not needed, short the HP-Sense pin to the -OUTB pin. Figure 45 shows an optional resistor connected between the amplifier output that drives the headphone jack sleeve and ground. This resistor provides a ground path that supressed power supply hum. This hum may occur in applications such as notebook computers in a shutdown condition and connected to an external powered speaker. The resistor's $100\Omega$ value is a suggested starting point. Its final value must be determined based on the tradeoff between the amount of noise suppression that may be needed and minimizing the additional current drawn by the resistor (25mA for a $100\Omega$ resistor and a 5V supply). #### **ESD PROTECTION** As stated in the Absolute Maximum Ratings, pin 28 on the MT and MH packages have a maximum ESD susceptibility rating of 2000V. For higher ESD voltages, the addition of a PCDN042 dual transil (from California Micro Devices), as shown in Figure 45, will provide additional protection. Figure 45. The PCDN042 provides additional ESD protection beyond the 2000V shown in the Absolute Maximum Ratings for the AMP2A output Figure 46. Volume Control Timing Diagram **Table 1. Logic Level Truth Table** | <b>G</b> | | | | | | | | | | |------------|------------------|----------------|--------------|---------------------|--------------|-----------------|------------|---------|-----------------| | SD | BEEP<br>DETECT | MUTE | HP<br>SENSE | MODE | R- | R+ | L- | L+ | | | L | L | L | L | BTL SPK | ON | ON | ON | ON | | | L | L | L | Н | HP | ON | ON (buffer) | ON | OFF | | | L | L | Н | L | BTLSPK | ON | ON | ON | ON | *Amps are muted | | L | L | Н | Н | HP | ON | ON (buffer) | ON | OFF | *Amps are muted | | *Next four | conditions, be | eep is detec | cted; beep s | signal added to aud | io signal an | d bypasses volu | me control | (unity) | • | | L | Н | L | L | BTL SPK | ON | ON | ON | ON | | | L | Н | L | Н | HP | ON | ON (buffer) | ON | ON | | | L | Н | Н | L | BTL SPK | ON | ON | ON | ON | *Dual Mode | | L | Н | Н | Н | HP | ON | ON (buffer) | ON | ON | *Dual Mode | | *Next eigh | nt conditions tu | irns off all a | amps | • | • | • | • | * | • | | Н | L | L | L | BTL SPK | OFF | OFF | OFF | OFF | | | Н | L | L | Н | HP | OFF | OFF | OFF | OFF | | | Н | L | Н | L | BTL SPK | OFF | OFF | OFF | OFF | | | Н | L | Н | Н | HP | OFF | OFF | OFF | OFF | | Product Folder Links: *LM4840* 20 ## **Table 1. Logic Level Truth Table (continued)** | SD | BEEP<br>DETECT | MUTE | HP<br>SENSE | MODE | R- | R+ | L- | L+ | | |----|----------------|------|-------------|---------|-----|-----|-----|-----|--| | Н | Н | L | L | BTL SPK | OFF | OFF | OFF | OFF | | | Н | Н | L | Н | HP | OFF | OFF | OFF | OFF | | | Н | Н | Н | L | BTL SPK | OFF | OFF | OFF | OFF | | | Н | Н | Н | Н | HP | OFF | OFF | OFF | OFF | | <sup>\*</sup>Beepdetect signal overrides any mute. For example, if amp is muted and bpdetect is HIGH, then amp is no longer muted. Table 2. LM4840 Volume Control Steps | Volume Step | BTL (dB) | SE (dB) | |-------------|----------|---------| | 1 | 6.00 | 0.00 | | 2 | 5.00 | -1.00 | | 3 | 4.00 | -2.00 | | 4 | 3.00 | -3.00 | | 5 | 2.00 | -4.00 | | 6 | 1.00 | -5.00 | | 7 | 0.00 | -6.00 | | 8 | -2.00 | -8.00 | | 9 | -4.00 | -10.00 | | 10 | -6.00 | -12.00 | | 11 | -8.00 | -14.00 | | 12 | -10.00 | -16.00 | | 13 | -12.00 | -18.00 | | 14 | -14.00 | -20.00 | | 15 | -16.00 | -22.00 | | 16 | -18.00 | -24.00 | | 17 | -20.00 | -26.00 | | 18 | -21.90 | -27.90 | | 19 | -24.00 | -30.00 | | 20 | -26.10 | -32.10 | | 21 | -28.10 | -34.10 | | 22 | -29.90 | -35.90 | | 23 | -32.70 | -38.70 | | 24 | -36.00 | -42.00 | | 25 | -38.80 | -44.80 | | 26 | -41.30 | -47.30 | | 27 | -44.90 | -50.90 | | 28 | -50.90 | -56.90 | | 29 | -56.90 | -62.90 | | 30 | -62.90 | -68.90 | | 31 | -70.90 | -76.90 | | 32 | -70.90 | -76.90 | <sup>\*\*</sup>Dual mode: When HP jack is inserted, load A (speaker corresponding to outputs A- and A+) is physically disconnected. Load B remains connected; however, amp B+ is off and differentially there is no voltage across it. If a beep is detected (i.e. beepdetect = HIGH), then summed signal (audio + beep signals) is heard in the headphones and on speaker B. # LM4840 ## TEXAS INSTRUMENTS | SNAS127C - | SEPTEMBER | 2001 - RI | FVISED. | <b>APRII</b> | 2011 | |------------|-----------|-----------|---------|--------------|------| www.ti.com # **REVISION HISTORY** | Cł | Changes from Revision B (April 2013) to Revision C | | Page | | |----|----------------------------------------------------|---|------|--| | • | Changed layout of National Data Sheet to TI format | 2 | 21 | | #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>