## LM49370 Boomer® Audio Power Amplifier Series # Audio Sub-System with an Ultra Low EMI, Spread Spectrum, Class D Loudspeaker Amplifier, a Dual-Mode Stereo Headphone Amplifier, and a Dedicated PCM Interface for Bluetooth Transceivers ## 1.0 General Description The LM49370 is an integrated audio subsystem that supports both analog and digital audio functions. The LM49370 includes a high quality stereo DAC, a mono ADC, a stereo headphone amplifier, which supports output cap-less (OCL) or AC-coupled (SE) modes of operation, a mono earpiece amplifier, and an ultra-low EMI spread spectrum Class D loudspeaker amplifier. It is designed for demanding applications in mobile phones and other portable devices. The LM49370 features a bi-directional I²S interface and a bi-directional PCM interface for full range audio on either interface. The LM49370 utilizes an I²C or SPI compatible interface for control. The stereo DAC path features an SNR of 85 dB with an 18-bit 48 kHz input. In SE mode the headphone amplifier delivers at least 33 mW $_{RMS}$ to a 32 $\Omega$ single-ended stereo load with less than 1% distortion (THD+N) when $A\_V_{DD}=3.3V$ . The mono earpiece amplifier delivers at least 115mW $_{RMS}$ to a 32 $\Omega$ bridged-tied load with less than 1% distortion (THD+N) when $A\_V_{DD}=3.3V$ . The mono speaker amplifier delivers up to 490mW into an 8 $\Omega$ load with less than 1% distortion when LS $\_V_{DD}=3.3V$ and up to 1.2W when LS $\_V_{DD}=5.0V$ . The LM49370 employs advanced techniques to reduce power consumption, to reduce controller overhead, to speed development time, and to eliminate click and pop. Boomer audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. It is therefore ideally suited for mobile phone and other low voltage applications where minimal power consumption, PCB area and cost are primary requirements. ## 2.0 Applications - Smart phones - Mobile Phones and Multimedia Terminals - PDAs, Internet Appliances and Portable Gaming - Portable DVD/CD/AAC/MP3 Players - Digital Cameras/Camcorders ## 3.0 Key Specifications | $\blacksquare$ P <sub>HP (AC-COUP)</sub> (A_V <sub>DD</sub> = 3.3V, 32Ω, 1% THD) | 33 mW | |----------------------------------------------------------------------------------|--------| | ■ $P_{HP (OCL)} (A_V_{DD} = 3.3V, 32\Omega, 1\% THD)$ | 31 mW | | ■ $P_{LS}$ ( $LS_{DD} = 5V, 8Ω, 1% THD)$ | 1.2 W | | ■ $P_{LS}$ (LS_ $V_{DD}$ = 4.2V, 8Ω, 1% THD) | 900 mW | | ■ $P_{LS}$ (LS_ $V_{DD}$ = 3.3V, 8Ω, 1% THD) | 490 mW | | ■ Shutdown Current | 0.8 uA | $PSRR_{LS}$ (217 Hz, $LS_{DD} = 3.3V$ ) 70 dB | <ul> <li>SNR<sub>LS</sub> (AUX IN to Loudspeaker)</li> </ul> | 90 dB (typ) | |--------------------------------------------------------------|-------------| | ■ SNR <sub>DAC</sub> (Stereo DAC to AUXOUT) | 85 dB (typ) | | ■ SNR <sub>ADC</sub> (Mono ADC from Cell Phone In) | 90 dB (typ) | | ■ SNR <sub>up</sub> (Aux In to Headphones) | 98 dB (tvp) | #### 4.0 Features - Spread Spectrum Class D architecture reduces EMI - Mono Class D 8Ω amplifier, 490 mW at 3.3V - OCL or AC-coupled headphone operation - 33mW stereo headphone amplifier at 3.3V - 115 mW earpiece amplifier at 3.3V - 18-bit stereo DAC - 16-bit mono ADC - 8 kHz to 192 kHz stereo audio playback - 8 kHz to 48 kHz mono recording - Bidirectional I<sup>2</sup>S compatible audio interface - Bidirectional PCM compatible audio interface for Bluetooth transceivers - I2S-PCM Bridge with sample rate conversion - Sigma-Delta PLL for operation from any clock at any sample rate - Digital 3D Stereo Enhancement - FIR filter programmability for simple tone control - Low power clock network operation if a 12 MHz or 13 MHz system clock is available - Read/write I<sup>2</sup>C or SPI compatible control interface - Automatic headphone & microphone detection - Support for internal and external microphones - Automatic gain control for microphone input - Differential audio I/O for external cellphone module - Mono differential auxiliary output - Stereo auxiliary inputs - Differential microphone input for internal microphone - Flexible audio routing from input to output - 32 Step volume control for mixers in 1.5 dB steps - 16 Step volume control for microphone in 2 dB steps - Programmable sidetone attenuation in 3 dB steps - Two configurable GPIO ports - Multi-function IRQ output - Micro-power shutdown mode - Available in the 4 x 4 mm 49 bump micro SMDxt package ## 5.0 LM49370 Overview FIGURE 1. Conceptual Schematic # 6.0 Typical Application FIGURE 2. Example Application in Multimedia Mobile Phone # **Table of Contents** | 1.0 General Description | | |----------------------------------------------------------------------------------------------------------------------------------------------------|------| | 2.0 Applications | | | 3.0 Key Specifications | | | 4.0 Features 5.0 LM49370 Overview | I | | 6.0 Typical Application | | | 7.0 Connection Diagrams | 5 | | 7.1 PIN TYPE DEFINITIONS | 7 | | 8.0 Absolute Maximum Ratings | | | 9.0 Operating Ratings | 8 | | 10.0 Electrical Characteristics (Notes 1, 2) Unless otherwise stated $PLL_V_{DD} = 3.3V$ , $D_V_{DD} = 3.3V$ , $BB_V_{DD} = 1.8V$ , | | | A_V <sub>DD</sub> = 3.3V, LS_V <sub>DD</sub> = 3.3V. The following specifications apply for the circuit shown in Figure 2 unless otherwise stated. | | | Limits apply for 25°C. | 8 | | 11.0 System Control | | | 11.1 PC SIGNALS | | | 11.2 I <sup>2</sup> C DATA VALIDITY | | | 11.3 I <sup>2</sup> C START AND STOP CONDITIONS | | | 11.4 TRANSFERRING DATA | | | 11.5 I <sup>2</sup> C TIMING PARAMETERS | | | 12.0 Status & Control Registers | . 18 | | 12.1 BASIC CONFIGURATION REGISTER | | | 12.2 CLOCKS CONFIGURATION REGISTER | | | 12.3 LM49370 CLOCK NETWORK | . 21 | | 12.5 PLL M DIVIDER CONFIGURATION REGISTER | | | 12.6 PLL N DIVIDER CONFIGURATION REGISTER | | | 12.7 PLL P DIVIDER CONFIGURATION REGISTER | 25 | | 12.8 PLL N MODULUS CONFIGURATION REGISTER | 26 | | 12.9 FURTHER NOTES ON PLL PROGRAMMING | | | 12.10 ADC_1 CONFIGURATION REGISTER | | | 12.11 ADC 2 CONFIGURATION REGISTER | . 31 | | 12.12 AGC_1 CONFIGURATION REGISTER | . 32 | | 12.13 AGC_2 CONFIGURATION REGISTER | . 33 | | 12.14 AGC_3 CONFIGURATION REGISTER | | | 12.15 AGC OVERVIEW | | | 12.16 MIC_1 CONFIGURATION REGISTER | | | 12.17 MIC_2 CONFIGURATION REGISTER | | | 12.18 SIDETONE ATTENUATION REGISTER | | | 12.19 CP_INPUT CONFIGURATION REGISTER 12.20 AUX_LEFT CONFIGURATION REGISTER | | | 12.21 AUX_RIGHT CONFIGURATION REGISTER | . 33 | | 12.22 DAC CONFIGURATION REGISTER | | | 12.23 CP_OUTPUT CONFIGURATION REGISTER | . 41 | | 12.24 AUX_OUTPUT CONFIGURATION REGISTER | | | 12.25 LS_OUTPUT CONFIGURATION REGISTER | . 41 | | 12.26 HP_OUTPUT CONFIGURATION REGISTER | | | 12.27 EP_OUTPUT CONFIGURATION REGISTER | | | 12.28 DETECT CONFIGURATION REGISTER | | | 12.29 HEADSET DETECT OVERVIEW | | | 12.30 STATUS REGISTER | . 47 | | 12.31 3D CONFIGURATION REGISTER | . 48 | | 12.33 I2S PORT CLOCK CONFIGURATION REGISTER | | | 12.34 DIGITAL AUDIO DATA FORMATS | | | 12.35 PCM PORT MODE CONFIGURATION REGISTER | . 52 | | 12.36 PCM PORT CLOCK CONFIGURATION REGISTER | | | 12.37 SRC CONFIGURATION REGISTER | | | 12.38 GPIO CONFIGURATION REGISTER | . 56 | | 12.39 DAC PATH COMPENSATION FIR CONFIGURATION REGISTERS | . 56 | | 13.0 Typical Performance Characteristics | | | 14.0 LM49370 Demonstration Board Schematic Diagram | . 91 | | 15.0 Demoboard PCB Layout | | | 16.0 Revision History | | | 17.0 Physical Dimensions | . 99 | | | | # 7.0 Connection Diagrams 49 Bump micro SMDxt Top View (Bump Side Down) Order Number LM49370RL See NS Package Number RLA49UUA #### 49 Bump micro SMDxt Marking Top View XY — Date Code TT — Die Traceability G — Boomer I3 — LM49370RL # **Pin Descriptions** | Pin | Pin Name | Туре | Direction | Description | |------|--------------------|---------|-----------|----------------------------------------------------------------------------------| | A1 | EP_NEG | Analog | Output | Earpiece negative output | | A2 | A_V <sub>DD</sub> | Supply | Input | Headphone and mixer V <sub>DD</sub> | | A3 | INT_MIC_POS | Analog | Input | Internal microphone positive input | | A4 | PCM_SDO | Digital | Output | PCM Serial Data Output | | A5 | PCM_CLK | Digital | Inout | PCM clock signal | | A6 | PCM_SYNC | Digital | Inout | PCM sync signal | | A7 | PCM_SDI | Digital | Input | PCM Serial Data Input | | B1 | $A_{\!-}V_{SS}$ | Supply | Input | Headphone and mixer ground | | B2 | EP_POS | Analog | Output | Earpiece positive output | | B3 | INT_MIC_NEG | Analog | Input | Internal microphone negative input | | B4 | BYPASS | Analog | Input | A_V <sub>DD</sub> /2 filter point | | B5 | TEST_MODE/CS | Digital | Input | If SPI_MODE = 1, then this pin becomes $\overline{\text{CS}}$ . | | B6 | PLL_FILT | Analog | Input | Filter point for PLL VCO input | | B7 | $PLL_{DD}$ | Supply | Input | PLL V <sub>DD</sub> | | C1 | HP_R | Analog | Output | Headphone Right Output | | C2 | EXT_BIAS | Analog | Output | External microphone supply (2.0/2.5/2.8/3.3V) | | C3 | INT_BIAS | Analog | Output | Internal microphone supply (2.0/2.5/2.8/3.3V) | | C4 | AUX_R | Analog | Input | Right Analog Input | | C5 | GPIO_2 | Digital | Inout | General Purpose I/O 2 | | C6 | SDA | Digital | Inout | Control Data, I2C_SDA or SPI_SDA | | C7 | SCL | Digital | Input | Control Clock, I2C_SCL or SPI_SCL | | D1 | HP_L | Analog | Output | Headphone Left Output | | D2 | VREF_FLT | Analog | Inout | Filter point for the microphone power supply | | _D3 | EXT_MIC | Analog | Input | External microphone input | | _D4 | SPI_MODE | Digital | Input | Control mode select 1 = SPI, 0 = I2C | | _D5 | GPIO_1 | Digital | Inout | General Purpose I/O 1 | | | BB_V <sub>DD</sub> | Supply | Input | Baseband V <sub>DD</sub> for the digital I/Os | | D7 | $D_{D}V_{DD}$ | Supply | Input | Digital V <sub>DD</sub> | | _E1 | HP_VMID | Analog | Inout | Virtual Ground for Headphones in OCL mode, otherwise 1st headset detection input | | _E2 | MIC_DET | Analog | Input | Headset insertion/removal and microphone presence detection input. | | _E3_ | AUX_L | Analog | Input | Left Analog Input | | _E4 | CPI_NEG | Analog | Input | Cell Phone analog input negative | | _E5_ | IRQ | Digital | Output | Interrupt request signal (NOT open drain) | | _E6 | I2S_SDO | Digital | Output | I2S Serial Data Out | | _E7 | I2S_SDI | Digital | Input | I2S Serial Data Input | | _F1 | HP_VMID_FB | Analog | Input | VMID Feedback in OCL mode, otherwise a 2nd headset detection input | | F2 | LS_V <sub>DD</sub> | Supply | Input | Loudspeaker V <sub>DD</sub> | | _F3 | CPI_POS | Analog | Input | Cell Phone analog input positive | | F4 | CPO_NEG | Analog | Output | Cell Phone analog output negative | | _F5 | AUX_OUT_NEG | Analog | Output | Auxiliary analog output negative | | _F6 | I2S_WS | Digital | Inout | I2S Word Select Signal (can be master or slave) | | F7 | I2S_CLK | Digital | Inout | I2S Clock Signal (can be master or slave) | | G1 | LS_NEG | Analog | Output | Loudspeaker negative output | | G2 | LS_V <sub>SS</sub> | Supply | Input | Loudspeaker ground | | G3 | LS_POS | Analog | Output | Loudspeaker positive output | | G4 | CPO_POS | Analog | Output | Cell Phone analog output positive | | G5 | AUX_OUT_POS | Analog | Output | Auxiliary analog output positive | | Pin | Pin Name | Туре | Direction | Description | |-----|-------------------|---------|-----------|------------------------------------| | G6 | D_V <sub>SS</sub> | Supply | Input | Digital ground | | G7 | MCLK | Digital | Input | Input clock from 0.5 MHz to 30 MHz | #### 7.1 PIN TYPE DEFINITIONS Analog Inout— **Analog Input**— A pin that is used by the analog and is never driven by the device. Supplies are part of this classification. **Analog Output**— A pin that is driven by the device and should not be driven by external sources. A pin that is typically used for filtering a DC signal within the device, Passive components can be connected to these pins. Digital Input— A pin that is used by the digital but is nev- er driven. Digital Output— A pin that A pin that is driven by the device and should not be driven by another device to avoid contention. **Digital Inout**— A pin that is either open drain (I2C\_SDA) or a bidirectional CMOS in/out. In the later case the direction is selected by a control register within the LM49370. ## 8.0 Absolute Maximum Ratings (Notes 1, 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Analog Supply Voltage $(A_{\mathsf{DD}} \& \mathsf{LS}_{\mathsf{DD}}) \tag{6.0V}$ Digital Supply Voltage Power Dissipation (Note 3) ESD Susceptibility Human Body Model (Note 4) 2500V Machine Model (Note 5) 200V Junction Temperature 150°C 60°C/W Thermal Resistance $\theta_{JA}$ – RLA49 (soldered down to PCB with 2in<sup>2</sup> 1oz. copper plane) Soldering Information 9.0 Operating Ratings Temperature Range -40°C to +85°C Supply Voltage $\begin{array}{lll} \text{D_V}_{\text{DD}}/\text{PLL\_V}_{\text{DD}} & \text{2.5V to 4.5V} \\ \text{BB\_V}_{\text{DD}} & \text{1.8V to 4.5V} \\ \text{LS\_V}_{\text{DD}}/\text{A\_V}_{\text{DD}} & \text{2.5V to 5.5V} \\ \end{array}$ **10.0 Electrical Characteristics** (Notes 1, 2) Unless otherwise stated $PLL_{DD} = 3.3V$ , $D_{DD} Internally Limited | | | | LM49370 | | | |------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------|---------------------------|----------| | Symbol | Parameter | Conditions | Typical<br>(Note 6) | Limit<br>(Notes 7,<br>11) | Units | | POWER | | | | ' | | | DI <sub>SD</sub> | Digital Shutdown Current | Chip Mode '00', f <sub>MCLK</sub> = 13MHz | 0.7 | 2.2 | μA (max) | | DI <sub>ST</sub> | Digital Standby Current | Chip Mode '01', f <sub>MCLK</sub> = 13MHz | 0.9 | 1.8 | mA(max) | | Al <sub>SD</sub> | Analog Shutdown Current | Chip Mode '00' | 0.1 | 1.2 | μA(max) | | Al <sub>ST</sub> | Analog Standby Current | Chip Mode '01' | 0.1 | 1.2 | μA (max) | | | Digital Playback Mode Digital | Chip Mode '10', $f_{MCLK} = 12MHz$ , $f_S = 48kHz$ , DAC on; PLL off | 7.9 | | mA | | | Active Current | Chip Mode '10', $f_{MCLK} = 13MHz$ ,<br>$f_{PLLOUT} = 12MHz$ , $f_{S} = 48kHz$ ;<br>DAC + PLL on | 12.5 | 14.5 | mA(max) | | | | Chip Mode '10', HP On, SE mode,<br>DAC inputs selected | 9.0 | 13.5 | mA(max) | | | Digital Playback Mode Analog Active Current | Chip Mode '10', HP On, OCL mode,<br>DAC inputs selected | 9.4 | 13.5 | mA(max) | | | | Chip Mode '10', LS On,<br>DAC inputs selected | 11.5 | 15.5 | mA(max) | | | Analog Playback Mode Digital Active Current | Chip Mode '10', f <sub>MCLK</sub> = 13MHz,<br>DAC +ADC + PLL off | 0.9 | 1.8 | mA(max) | | | | Chip Mode '10', HP On, SE mode,<br>AUX inputs selected | | 9.5 | mA(max) | | | Analog Playback Mode Analog Active Current | Chip Mode '10', HP On, OCL mode,<br>AUX inputs selected | 6.3 | 9.7 | mA(max) | | | | Chip Mode '10', LS On,<br>AUX inputs selected | 8.4 12 | 12 | mA(max) | | | CODEC Mode Digital Active Current | Chip Mode '10', f <sub>MCLK</sub> = 13MHz, f <sub>S</sub> = 8kHz,<br>DAC +ADC on; PLL Off | 2.7 | 3.5 | mA(max) | | | CODEC Mode Analog Active Current | Chip Mode '10', EP On,<br>DAC inputs selected | 11.2 | 15.5 | mA(max) | | | Voice Module Mode Digital Active<br>Current | Chip Mode '10', f <sub>MCLK</sub> = 13MHz,<br>DAC +ADC + PLL off | 0.9 | 1.8 | mA(max) | | | Voice Module Mode Analog Active<br>Current | Chip Mode '10', EP + CPOUT on,<br>CPIN input selected | 7.4 | 11 | mA(max) | | | | <u> </u> | LM49 | _ | | |---------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------|-------------| | Symbol | Parameter | Conditions | <b>Typical</b> (Note 6) | Limit<br>(Notes 7,<br>11) | Units | | LOUDSPEAK | ER AMPLIFIER | | | | | | | | 8Ω load, LS_ $V_{DD}$ = 5V | 1.2 | | W | | PLS | Max Loudspeaker Power | 8Ω load, LS_ $V_{DD}$ = 4.2V | 0.9 | | W | | | | 8Ω load, LS_ $V_{DD}$ = 3.3V | 0.5 | 0.43 | W (min | | LS <sub>THD+N</sub> | Loudspeaker Harmonic Distortion | $8\Omega$ load, LS_V <sub>DD</sub> = 3.3V,<br>P <sub>O</sub> = 400mW | 0.04 | | % | | LS <sub>EFF</sub> | Efficiency | 0 dB Input<br>MCLK = 12.000 MHz | 84 | | % | | PSRR <sub>LS</sub> | Power Supply Rejection Ration (Loudspeaker) | AUX inputs terminated $C_{\text{BYPASS}} = 1.0 \ \mu\text{F}$ $V_{\text{RIPPLE}} = 200 \ \text{mV}_{\text{P-P}}$ $f_{\text{RIPPLE}} = 217 \ \text{Hz}$ | 70 | | dB | | SNR <sub>LS</sub> | Signal to Noise Ratio | From 0 dB Analog AUX input, A-weighted | 90 | 80 | dB(min | | e <sub>N</sub> | Output Noise | A-weighted | 62 | 1 | μV | | V <sub>os</sub> | Loudspeaker Offset Voltage | | 12 | | mV | | | E AMPLIFIER | | | | ! | | | | 32Ω load, 3.3V, SE | 33 | 25 | mW<br>(min) | | | | 16Ω load, 3.3V, SE | 52 | | mW | | $P_{HP}$ | Headphone Power | $32\Omega$ load, 3.3V, OCL, VCM = 1.5V | 31 | | (min) | | | Trodapriorie i ower | 32Ω load, 3.3V, OCL, VCM = 1.2V | 20 | | mW | | | | $16\Omega$ load, 3.3V, OCL, VCM = 1.5V | 50 | | mW<br>mW | | | | 16Ω load, 3.3V, OCL, VCM = 1.2V | 32 | | mW | | | | AUX inputs terminated $C_{BYPASS} = 1.0 \ \mu F$ $V_{RIPPLE} = 200 \ mV_{P-P}$ $f_{RIPPLE} = 217 \ Hz$ | | | | | PSRR <sub>HP</sub> | Power Supply Rejection Ratio | SE Mode | 60 | | dB | | | (Headphones) | OCL Mode<br>VCM = 1.2V | 68 | 55 | dB(min | | | | OCL Mode<br>VCM = 1.5V | 65 | | dB | | | | From 0dB Analog AUX input A-weighted | | | | | OND | | SE Mode | 98 | 1 | dB | | SNR <sub>HP</sub> | Signal to Noise Ratio | OCL Mode<br>VCM = 1.2V | 97 | | dB | | | | OCL Mode<br>VCM = 1.5V | 96 | | dB | | HP <sub>THD+N</sub> | Headphone Harmonic Distortion | $32Ω$ load, 3.3V, $P_O = 7.5$ mW | 0.05 | | % | | P <sub>N</sub> | Output Noise | A-weighted | 12 | | μV | | ∆A <sub>CH-CH</sub> | Stereo Channel-to-Channel Gain Mismatch | | 0.3 | | dB | | Y | Storog Crosstelly | SE Mode | 61 | | dB | | K <sub>TALK</sub> | Stereo Crosstalk | OCL Mode | 71 | | dB | | v <sub>os</sub> | Offset Voltage | | 8 | | mV | 9 | | | | LM49 | 370 | | |----------------------|-----------------------------------|--------------------------------------------|---------------------|---------------------------|------------------| | Symbol | Parameter | Conditions | Typical<br>(Note 6) | Limit<br>(Notes 7,<br>11) | Units | | P <sub>EP</sub> | Earpiece Power | 32Ω load, 3.3V | 115 | 100 | mW<br>(min) | | | | 16Ω load, 3.3V | 150 | | mW | | | | CP_IN terminated | | | | | PSRR <sub>EP</sub> | Power Supply Rejection Ratio | C <sub>BYPASS</sub> = 1.0 μF | 76 | | dB | | . С. п.Ер | (Earpiece) | $V_{RIPPLE} = 200 \text{ mV}_{P-P}$ | 70 | | u <sub>D</sub> | | | | F <sub>RIPPLE</sub> = 217 Hz | | | | | SNR <sub>EP</sub> | Signal to Noise Ratio | From 0dB Analog AUX input, A-weighted | 93 | | dB | | EP <sub>THD+N</sub> | Earpiece Harmonic Distortion | $32\Omega$ load, $3.3V$ , $P_O = 50mW$ | 0.04 | | % | | e <sub>N</sub> | Output Noise | A-weighted | 41 | | μV | | V <sub>OS</sub> | Offset Voltage | | 8 | | mV | | AUXOUT AM | PLIFIER | | | | | | THD+N | Total Harmonic Distortion + Noise | $V_O = 1V_{RMS}$ , $5k\Omega$ load | 0.02 | | % | | | | CP_IN terminated | | | | | PSRR | Power Supply Pojection Potio | C <sub>BYPASS</sub> = 1.0μF | 86 | | dB | | ronn | Power Supply Rejection Ratio | V <sub>RIPPLE</sub> = 200mVPP | 86 | | uБ | | | | f <sub>RIPPLE</sub> = 217Hz | | | | | CP_OUT AM | PLIFIER | | | | | | THD+N | Total Harmonic Distortion + Noise | $V_O = 1V_{RMS}$ , $5k\Omega$ load | 0.02 | | % | | DODD | Davida Overska Daja dia a Dadia | C <sub>BYPASS</sub> = 1.0µF | | | ٦D | | PSRR | Power Supply Rejection Ratio | V <sub>RIPPLE</sub> = 200mVPP | 86 | | dB | | MONO ADC | | f <sub>RIPPLE</sub> = 217Hz | | ļ | | | | ADC Ripple | | ±0.25 | | dB | | R <sub>ADC</sub> | ADC Passband | Lower (HPF Mode 1), f <sub>S</sub> = 8 kHz | 300 | | Hz | | $PB_{ADC}$ | ADC Fassballu | | 3470 | | Hz | | | + | Upper Above Passband | 60 | | dB | | SBA <sub>ADC</sub> | ADC Stopband Attenuation | HPF Notch, 50 Hz/60 Hz (worst case) | 58 | | dB | | SNR <sub>ADC</sub> | ADC Signal to Noise Ratio | From CPI, A-weighted | 90 | | dB<br>dB | | ADC <sub>LEVEL</sub> | ADC Full Scale Input Level | Trom or i, A-weighted | | | | | STEREO DAG | · · | | 1 | | V <sub>RMS</sub> | | | DAC Ripple | | 0.1 | | dB | | R <sub>DAC</sub> | DAC Passband | | 20 | | kHz | | PB <sub>DAC</sub> | | | | | | | SBA <sub>DAC</sub> | DAC Stopband Attenuation | A: abas d ALIVOLIT | 70 | | dB | | SNR <sub>DAC</sub> | DAC Signal to Noise Ratio | A-weighted, AUXOUT | 85 | | dB | | DR <sub>DAC</sub> | DAC Dynamic Range | | 96 | | dB | | DAC <sub>LEVEL</sub> | DAC Full Scale Output Level | | 1 | | V <sub>RMS</sub> | | PLL | | 1 | | 1 1 | | | F <sub>IN</sub> | Input Frequency Range | Min | | 0.5 | MHz | | | | Max | | 30 | MHz | | I2S/PCM | 1 | f 40kUm 10 hit mada | 1.500 | 1 1 | , A1 · | | | | f <sub>s</sub> = 48kHz; 16 bit mode | 1.536 | | MHz | | f <sub>I2SCLK</sub> | I2S CLK Frequency | f <sub>S</sub> = 48kHz; 25 bit mode | 2.4 | | MHz | | LOOLIN | | f <sub>S</sub> = 8kHz; 16 bit mode | 0.256 | | MHz | | | | f <sub>S</sub> = 8kHz; 25 bit mode | 0.4 | 1 | MHz | | | | Conditions | LM49 | _ | | |--------------------------|------------------------------------|-------------------------------------------|---------------------|---------------------------|----------| | Symbol | Parameter | | Typical<br>(Note 6) | Limit<br>(Notes 7,<br>11) | Units | | | | f <sub>S</sub> = 48kHz; 16 bit mode | 0.768 | | MHz | | , | DOM 0114 5 | $f_S = 48kHz$ ; 25 bit mode | 1.2 | | MHz | | f <sub>PCMCLK</sub> | PCM CLK Frequency | f <sub>S</sub> = 8kHz; 16 bit mode | 0.128 | | MHz | | | | f <sub>S</sub> = 8kHz; 25 bit mode | 0.2 | | MHz | | | | Min | | 40 | % (min) | | DC <sub>I2S_CLK</sub> | I2S_CLK Duty Cycle | Max | | 60 | % (max) | | DC <sub>I2S_WS</sub> | I2S_WS Duty Cycle | | 50 | | % | | I2C | | 1 | · · | -! | l | | T <sub>I2CSET</sub> | I2C Data Setup Time | Refer to Pg. 16 for more details | | 100 | ns (min) | | T <sub>I2CHOLD</sub> | I2C Data Hold Time | Refer to Pg. 16 for more details | | 300 | ns (min) | | SPI | | <u> </u> | | -1 | . , , | | T <sub>SPISETENB</sub> | Enable Setup Time | | | 100 | ns (min) | | T <sub>SPIHOLD-ENB</sub> | Enable Hold Time | | | 100 | ns (min) | | T <sub>SPISETD</sub> | Data Setup Time | | | 100 | ns (min) | | T <sub>SPIHOLDD</sub> | Data Hold Time | | | 100 | ns (min) | | T <sub>SPICL</sub> | Clock Low Time | | | 500 | ns (min) | | T <sub>SPICH</sub> | Clock High Time | | | 500 | ns (min) | | VOLUME CON | - | | | 1 333 | 1 () | | | | Minimum Gain w/ AUX_BOOST OFF | -46.5 | | dB | | | | Maximum Gain w/ AUX_BOOST OFF | 0 | | dB | | VCR <sub>AUX</sub> | AUX Volume Control Range | Minimum Gain w/ AUX_BOOST ON | -34.5 | | dB | | | | Maximum Gain w/ AUX_BOOST ON | 12 | | dB | | | | Minimum Gain w/ DAC_BOOST OFF | -46.5 | | dB | | VOD | | Maximum Gain w/ DAC_BOOST OFF | 0 | | dB | | VCR <sub>DAC</sub> | DAC Volume Control Range | Minimum Gain w/ DAC_BOOST ON | -34.5 | | dB | | | | Maximum Gain w/ DAC_BOOST ON | 12 | | dB | | VCD | CDINI Valuma Control Dongs | Minimum Gain | -34.5 | | dB | | VCR <sub>CPIN</sub> | CPIN Volume Control Range | Maximum Gain | 12 | | dB | | VCR <sub>MIC</sub> | MIC Volume Control Range | Minimum Gain | 6 | | dB | | VCH <sub>MIC</sub> | Wile Volume Control Hange | Maximum Gain | 36 | | dB | | VCR <sub>SIDE</sub> | SIDETONE Volume Control Range | Minimum Gain | -30 | | dB | | SIDE | SIDETONE Volume Control Hange | Maximum Gain | 0 | | dB | | SS <sub>AUX</sub> | AUX VCR Stepsize | | 1.5 | | dB | | SS <sub>DAC</sub> | DAC VCR Stepsize | | 1.5 | | dB | | SS <sub>CPIN</sub> | CPIN VCR Stepsize | | 1.5 | | dB | | SS <sub>MIC</sub> | MIC VCR Stepsize | | 2 | | dB | | SS <sub>SIDE</sub> | SIDETONE VCR Stepsize | | 3 | | dB | | AUDIO PATH | GAIN W/ STEREO (bit 6 of 0x00h) EN | ABLED (AUX_L & AUX_R signals identic | al and select | ed onto mi | xer) | | | | Minimum Gain from AUX input,<br>BOOST OFF | -34.5 | | dB | | | Loudspeaker Audio Path Gain | Maximum Gain from AUX input, BOOST OFF | 12 | | dB | | | | Minimum Gain from CPI input | -22.5 | | dB | | | | Maximum Gain from CPI input | 24 | 1 | dB | | | | | LM49370 | | | |--------|---------------------------|----------------------------------------------------------------------------------|---------------------|---------------------------|-----| | Symbol | Parameter | Conditions | Typical<br>(Note 6) | Limit<br>(Notes 7,<br>11) | Uni | | | | Minimum Gain from AUX input, BOOST OFF | -52.5 | | dE | | | | Maximum Gain from AUX input, BOOST OFF | -6 | | dE | | | Handahana Audia Dath Cain | Minimum Gain from CPI input | -40.5 | | dE | | | Headphone Audio Path Gain | Maximum Gain from CPI input | 6 | | dE | | | | Minimum Gain from MIC input using SIDETONE path w/ VCR <sub>MIC</sub> gain = 6dB | -30 | | dE | | | | Maximum Gain from MIC input using SIDETONE path w/ VCR <sub>MIC</sub> gain = 6dB | 0 | | dE | | | | Minimum Gain from AUX input,<br>BOOST OFF | -40.5 | | dE | | | | Maximum Gain from AUX input,<br>BOOST OFF | 6 | | dE | | | | Minimum Gain from CPI input | -28.5 | | dE | | | Earpiece Audio Path Gain | Maximum Gain from CPI input | 18 | | dE | | | | Minimum Gain from MIC input using SIDETONE path w/ VCR <sub>MIC</sub> gain = 6dB | -18 | | dE | | | | Maximum Gain from MIC input using SIDETONE path w/ VCR <sub>MIC</sub> gain = 6dB | 12 | | dE | | | | Minimum Gain from AUX input,<br>BOOST OFF | -46.5 | | dE | | | AUXOUT Audio Path Gain | Maximum Gain from AUX input, BOOST OFF | 0 | | dE | | | | Minimum Gain from CPI input | -34.5 | | dE | | | | Maximum Gain from CPI input | 12 | | dE | | | | Minimum Gain from AUX input,<br>BOOST OFF | -46.5 | | dE | | | CPOUT Audio Path Gain | Maximum Gain from AUX input, BOOST OFF | 0 | | dE | | | | Minimum Gain from MIC input | 6 | | dE | | | | Maximum Gain from MIC input | 36 | | dB | | | | | LM49 | | | |--------------|--------------------------------------------|--------------------------------------------------------------|---------------------|---------------------------|-------| | Symbol | Parameter | Conditions | Typical<br>(Note 6) | Limit<br>(Notes 7,<br>11) | Units | | Total DC Pow | ver Dissipation | | | | | | | | DAC (f <sub>S</sub> = 48kHz) and HP ON | | | | | | Digital Playback Mode Power<br>Dissipation | f <sub>MCLK</sub> = 12MHz, PLL OFF | 56 | | mW | | | | $f_{MCLK} = 13MHz, PLL ON$<br>$f_{PLLOUT} = 12MHz$ | 71 | | mW | | | Analog Playback Mode Power | AUX Inputs selected and HP ON | | | | | | Dissipation | f <sub>MCLK</sub> = 13MHz, PLL OFF | 22 | | mW | | | VOICE CODEC Mode Power<br>Dissipation | PCM DAC ( $f_S = 8kHz$ ) + ADC ( $f_S = 8kHz$ )<br>and EP ON | | | | | | | f <sub>MCLK</sub> = 13MHz, PLL OFF | 46 | | mW | | | VOICE Madula Mada Daway Dissingtion | CP IN selected. EP and CPOUT ON | | | | | | VOICE Module Mode Power Dissipation | f <sub>MCLK</sub> = 13MHz, PLL OFF | 27 | | mW | **Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional but do not guarantee specific performance limits. Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance. Note 2: All voltages are measured with respect to the relevant V<sub>SS</sub> pin unless otherwise specified. All grounds should be coupled as close as possible to the device Note 3: The maximum power dissipation must be de-rated at elevated temperatures and is dictated by $TJ_{MAX}$ , $\theta_{JA}$ , and the ambient temperature, $T_A$ . The maximum allowable power dissipation is $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA}$ or the number given in Absolute Maximum Ratings, whichever is lower. Note 4: Human body model: 100pF discharged through a $1.5k\Omega$ resistor. Note 5: Machine model: 220pF - 240pF discharged through all pins. Note 6: Typical values are measured at 25°C and represent the parametric norm. Note 7: Limits are guaranteed to Nationals AOQL (Average Outgoing Quality Level). Note 8: Best operation is achieved by maintaining $3.0V < A_V_{DD} < 5.0$ and $3.0V < D_V_{DD} < 3.6V$ and $A_V_{DD} > D_V_{DD} < 0.00$ Note 9: Digital shutdown current is measured with system clock set for PLL output while the PLL is disabled. Note 10: Disabling or bypassing the PLL will usually result in an improvement in noise measurements. Note 11: Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis. ## 11.0 System Control #### Method 1. I2C Compatible Interface #### 11.1 I2C SIGNALS In I<sup>2</sup>C mode the LM49370 pin SCL is used for the I<sup>2</sup>C clock SCL and the pin SDA is used for the I<sup>2</sup>C data signal SDA. Both these signals need a pull-up resistor according to I<sup>2</sup>C specification. The I<sup>2</sup>C slave address for LM49370 is **0011010**<sub>2</sub>. #### 11.2 I2C DATA VALIDITY The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when SCL is LOW. I2C Signals: Data Validity #### 11.3 I2C START AND STOP CONDITIONS START and STOP bits classify the beginning and the end of the I<sup>2</sup>C session. START condition is defined as SDA signal transitioning from HIGH to LOW while SCL line is HIGH. STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise. #### 11.4 TRANSFERRING DATA Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9th clock pulse, signifying an acknowledge. A receiver which has been addressed must generate an acknowledge after each byte has been received. After the START condition, the $I^2C$ master sends a chip address. This address is seven bits long followed by an eight bit which is a data direction bit (R/W). The LM49370 address is **0011010<sub>2</sub>**. For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register. Register changes take an effect at the SCL rising edge during the last ACK from slave. w = write (SDA = "0") r = read (SDA = "1") ack = acknowledge (SDA pulled down by slave) rs = repeated start Example I<sup>2</sup>C Write Cycle When a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in the Read Cycle waveform. I<sup>2</sup>C Timing Diagram #### 11.5 I2C TIMING PARAMETERS | Symbol | Parameter | Limit | | Units | |----------------|-----------------------------------------------------------------|----------------------|-----|-------| | | | Min | Max | | | 1 | Hold Time (repeated) START Condition | 0.6 | | μs | | 2 | Clock Low Time | 1.3 | | μs | | 3 | Clock High Time | 600 | | ns | | 4 | Setup Time for a Repeated START Condition | 600 | | ns | | 5 | Data Hold Time (Output direction, delay generated by LM49370) | 300 | 900 | ns | | 5 | Data Hold Time (Input direction, delay generated by the Master) | 0 | 900 | ns | | 6 | Data Setup Time | 100 | | ns | | 7 | Rise Time of SDA and SCL | 20+0.1C <sub>b</sub> | 300 | ns | | 8 | Fall Time of SDA and SCL | 15+0.1C <sub>b</sub> | 300 | ns | | 9 | Set-up Time for STOP condition | 600 | | ns | | 10 | Bus Free Time between a STOP and a START Condition | 1.3 | | μs | | C <sub>b</sub> | Capacitive Load for Each Bus Line | 10 | 200 | pF | NOTE: Data guaranteed by design #### Method 2. SPI/Microwire Control/3-wire Control The LM49370 can be controlled via a three wire interface consisting of a clock, data and an active low chip\_select. To use this control method connect SPI\_MODE to BB\_V\_DD and use TEST\_MODE/ $\overline{CS}$ as the chip\_select as follows: FIGURE 3. SPI Write Transaction If the application requires read access to the register set; for example to determine the cause of an interrupt request, the GPIO2 pin can be configured as an SPI format serial data output by setting the GPIO\_SEL in the GPIO configuration register (0x1Ah) to SPI\_SDO. To perform a read rather than a write to a particular address the MSB of the register address field is set to a 1, this effectively mirrors the contents of the register field to read-only locations above 0x80h: FIGURE 4. SPI Read Transaction **FIGURE 5. SPI Timing** # 12.0 Status & Control Registers ## TABLE 1. Register Map (The default value of all I2C registers is 0x00h) | Register | 7 | _ | | | | | | | | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------|-----------|-----------|----------------|--|--| | | • | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | BASIC | DAC_ | MODE | CAP | SIZE | OSC_ENB | PLL_ENB | CHP_N | MODE | | | | CLOCKS | R_DIV DAC_CLK_SEL | | | | | | | | | | | PLL_M | FORCERQ | ORCERQ PLL_M | | | | | | | | | | PLL_N | | | | PLL <sub>.</sub> | _N | | | | | | | PLL_P | VCOFATS | | Q_DIV | | | PLI | P | | | | | PLL_MOD | PLLTEST | PLL_CL | K_SEL | | | PLL_N_MOD | | | | | | ADC_1 | HPF_ | MODE | SAMPL | E_RATE | RIGHT | LEFT | CPI | MIC | | | | ADC_2 | NGZXDD | ADC_CL | K_SEL | | PEAKTIME | | ADCMUTE | ADC_MOD<br>E | | | | AGC_1 | NOISE | _GATE_THRES | SHOLD | NG_ENB | , | AGC_TARGE | T | AGC_ENB | | | | AGC_2 | AGC_TIGH<br>T | Д | GC_DECAY | • | | AGC_MA | AX_GAIN | • | | | | AGC_3 | , | AGC_ATTACK | | | AG | C_HOLD_TI | ME | | | | | MIC_1 | | INT_EXT | SE_DIFF | MUTE | | PREAM | P_GAIN | | | | | MIC_2 | | | BTN_DEBO | UNCE_TIME | BTNTYPE | MIC_BIAS | _VOLTAGE | VCMVOLT | | | | SIDETONE | | | | | | SIDETON | E_ATTEN | | | | | CP_INPUT | | | MUTE | | | CPI_LEVEL | | | | | | AUX_LEFT | AUX_DAC | MUTE | BOOST | | | | | | | | | AUX_RIGHT | AUX_DAC | MUTE | BOOST | | | | | | | | | DAC | | DACMUTE | | | | | | | | | | | | | | MICGATE | <del></del> | LEFT | RIGHT | MIC | | | | | | | | | | | | CPI | | | | OUTPUT | | | | | | | | | | | | LS_OUTPUT | | | | | MUTE | LEFT | RIGHT | CPI | | | | HP_OUTPUT | | OCL | STEREO | MUTE | LEFT | RIGHT | CPI | SIDE | | | | EP_OUTPUT | | | | MUTE | LEFT | RIGHT | CPI | SIDE | | | | DETECT | | | HS_DBN | · · · · · · · · · · · · · · · · · · · | | TEMP_INT | BTN_INT | DET_INT | | | | STATUS | | GPIN1 | GPIN2 | TEMP | BTN | MIC | | HEADSET | | | | 3D | CUST_COM<br>P | ATTENUATE | FR | | | /EL | MODE | 3DENB | | | | I2SMODE | WORD_<br>ORDER | I2S_WS_GE | EN_MODE | WS_MS | STEREO<br>REVERSE | I2S_MODE | INENB | OUTENB | | | | I2SCLOCK | PCM_SYN | C_WIDTH | | I2S_CLOCK_ | GEN_MODE | | CLKSCE | CLK_MS | | | | PCMMODE | ALAW/<br>μLAW | COMPAND | SDO_<br>LSB_HZ | SYNC_MS | CLKSRCE | CLK_MS | INENB | OUTENB | | | | PCMCLOCK | - | PCM_S | YNC GEN MODE | | | PCM_CLOC | KGEN MODE | | | | | BRIDGE | MONO_S | JM_MODE | MONO_<br>SUM_SEL | DAC_T | | | X_SEL | PCM_<br>TX_SEL | | | | GPIO | DAC_SRC_<br>MODE | ADC_SRC_<br>MODE | | GPIO_2_SEL | | | | • | | | | CMP_0_LSB | | CMP_0_LSB | | | | | | | | | | CMP_0_0SB | CMP_0_MSB | | | | | | | | | | | CMP_1_LSB | CMP_1_LSB | | | | | | | | | | | CMP_1_MSB | | | | | | | | | | | | CMP_2_LSB | | | | | | | | | | | | | | | | | | | | | | | | | CLOCKS PLL_M PLL_N PLL_P PLL_MOD ADC_1 ADC_2 AGC_1 AGC_2 AGC_3 MIC_1 MIC_2 SIDETONE CP_INPUT AUX_LEFT AUX_RIGHT DAC CP_OUTPUT AUX OUTPUT LS_OUTPUT HP_OUTPUT EP_OUTPUT DETECT STATUS 3D I2SMODE I2SCLOCK PCMMODE PCMCLOCK BRIDGE GPIO CMP_0_LSB CMP_0_USB CMP_1_LSB CMP_1_LSB CMP_1_MSB | CLOCKS PLL_M FORCERQ PLL_N PLL_P VCOFATS PLL_MOD PLLTEST ADC_1 HPF_ ADC_2 NGZXDD AGC_1 NOISE_ AGC_2 AGC_TIGH T AGC_3 AGC_TIGH T AGC_3 AGC_TIGH T AUX_LEFT AUX_DAC AUX_RIGHT AUX_DAC DAC USAXLVL CP_OUTPUT AUX OUTPUT LS_OUTPUT HP_OUTPUT EP_OUTPUT DETECT STATUS 3D CUST_COM P I2SMODE WORD_ ORDER I2SCLOCK PCM_SYN PCMMODE ALAW/ µLAW PCMCLOCK BRIDGE MONO_SI GPIO DAC_SRC_ MODE CMP_0_USB CMP_0_USB CMP_1_LSB CMP_1_MSB CMP_1_MSB CMP_1_MSB CMP_1_MSB CMP_1_MSB CMP_1_MSB CMP_1_MSS | CLOCKS PLL_M FORCERQ PLL_N PLL_P VCOFATS PLL_MOD PLLTEST PLL_CL ADC_1 HPF_MODE ADC_2 NGZXDD ADC_CL AGC_1 NOISE_GATE_THRES AGC_2 AGC_TIGH INT_EXT AGC_3 AGC_ATTACK MIC_1 INT_EXT MIC_2 SIDETONE CP_INPUT AUX_DAC MUTE AUX_LEFT AUX_DAC MUTE AUX_RIGHT AUX_DAC MUTE DAC USAXLVL DACMUTE CP_OUTPUT AUX OUTPUT AUX OUTPUT OCL EP_OUTPUT ED_OUTPUT | PLL_M | Pill | CLOCKS | CLOCKS | CLOCKS | | | #### 12.1 BASIC CONFIGURATION REGISTER This register is used to control the basic function of the chip. TABLE 2. BASIC (0x00h) | 102 On Active without headset event detection 112 On Active with headset event detection 112 On Active with headset event detection 112 On Active with headset event detection 112 On Active with headset event detection 2 PLL_ENABLE This enables the PLL. 3 USE_OSC If set the power management and control circuits will assume that no external clock is availal will resort to using an on-chip oscillator for headset detection and analog power management fi such as click and pop. The PLL, ADC, and DAC are not wired to use this low quality clock. The must be cleared for the part to be fully turned off power-down mode. 5:4 CAP_SIZE This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Turn-off/on time Size 002 0.1 μF 45 ms/75 ms 012 1 μF 45 ms/140 ms 102 2.2 μF 45 ms/260 ms 112 4.7 μF 45 ms/260 ms 112 4.7 μF 45 ms/500 ms 7:6 DAC_MODE The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dobe run in a slightly lower power mode. If such a clock is not available, the PLL can be used to go a suitable clock. DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | Bits | Field | Description | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|--------------------------|-------------------------|-----------------------------------------------------------|--|--|--|--|--| | profile automatically. The modes are described as follows: CHIP MODE Audio System Typical Application 002 Off Power-down Mode 012 Off Stand-by mode with headset event detection 112 On Active without headset event detection 112 On Active with headset event detection 2 PLL_ENABLE This enables the PLL. 3 USE_OSC If set the power management and control circuits will assume that no external clock is availal will resort to using an on-chip oscillator for headset detection and analog power management such as click and pop. The PLL, ADC, and DAC are not wired to use this low quality clock. The must be cleared for the part to be fully turned off power-down mode. 5:4 CAP_SIZE This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Turn-off/on time Size 002 0.1 µF 45 ms/75 ms 012 112 4.7 µF 45 ms/260 ms 112 4.7 µF 45 ms/500 ms The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Date of a suitable clock. DAC MODE DAC MODE DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | 1:0 | CHIP_MODE | | • | · | | | | | | | CHIP MODE Audio System Typical Application 00₂ Off Power-down Mode 01₂ Off Stand-by mode with headset event detection 10₂ On Active without headset event detection 11₂ On Active with headset event detection 2 PLL_ENABLE This enables the PLL. 3 USE_OSC If set the power management and control circuits will assume that no external clock is availal will resort to using an on-chip oscillator for headset detection and analog power management if such as click and pop. The PLL, ADC, and DAC are not wired to use this low quality clock. The must be cleared for the part to be fully turned off power-down mode. 5:4 CAP_SIZE This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Turn-off/on time Size 00₂ 0.1 μF 45 ms/75 ms 01₂ 1 μF 45 ms/75 ms 01₂ 1 μF 45 ms/260 ms 11₂ 4.7 μF 45 ms/500 ms 7:6 DAC_MODE The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dobe run in a slightly lower power mode. If such a clock is not available, the PLL can be used to gas usuitable clock. < | | | | | | | | | | | | O02 Off Power-down Mode | | | | | | | | | | | | O12 Off Stand-by mode with headset event detecting | | | CHIP MODE | | Typical Application | | | | | | | 10 <sub>2</sub> On Active without headset event detection 11 <sub>2</sub> On Active without headset event detection 11 <sub>2</sub> On Active with headset event detection 2 PLL_ENABLE This enables the PLL. 3 USE_OSC If set the power management and control circuits will assume that no external clock is availal will resort to using an on-chip oscillator for headset detection and analog power management fi such as click and pop. The PLL, ADC, and DAC are not wired to use this low quality clock. T must be cleared for the part to be fully turned off power-down mode. 5:4 CAP_SIZE This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Turn-off/on time Size 00 <sub>2</sub> 0.1 μF 45 ms/75 ms 01 <sub>2</sub> 1 μF 45 ms/140 ms 10 <sub>2</sub> 2.2 μF 45 ms/260 ms 11 <sub>2</sub> 4.7 μF 45 ms/500 ms 7:6 DAC_MODE The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dace of the part th | | | 002 | Off | Power-down Mode | | | | | | | 11₂ On Active with headset event detection 2 PLL_ENABLE This enables the PLL. 3 USE_OSC If set the power management and control circuits will assume that no external clock is availal will resort to using an on-chip oscillator for headset detection and analog power management for such as click and pop. The PLL, ADC, and DAC are not wired to use this low quality clock. To must be cleared for the part to be fully turned off power-down mode. 5:4 CAP_SIZE This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Turn-off/on time Size 00₂ 0.1 μF 45 ms/75 ms 01₂ 10₂ 2.2 μF 45 ms/260 ms 11₂ 4.7 μF 45 ms/500 ms 7:6 DAC_MODE The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dobe run in a slightly lower power mode. If such a clock is not available, the PLL can be used to gas suitable clock. DAC MODE DAC OSR Typical Application 00₂ 125 48kHz Playback from | | | 012 | Off | Stand-by mode with headset event detection | | | | | | | 2 PLL_ENABLE This enables the PLL. 3 USE_OSC If set the power management and control circuits will assume that no external clock is availal will resort to using an on-chip oscillator for headset detection and analog power management for such as click and pop. The PLL, ADC, and DAC are not wired to use this low quality clock. To must be cleared for the part to be fully turned off power-down mode. 5:4 CAP_SIZE This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Turn-off/on time Size 002 0.1 μF 45 ms/75 ms 012 1 μF 45 ms/140 ms 102 2.2 μF 45 ms/260 ms 112 4.7 μF 45 ms/500 ms 7:6 DAC_MODE The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dabe run in a slightly lower power mode. If such a clock is not available, the PLL can be used to gas uitable clock. DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | | | 102 | On | Active without headset event detection | | | | | | | USE_OSC If set the power management and control circuits will assume that no external clock is available will resort to using an on-chip oscillator for headset detection and analog power management for such as click and pop. The PLL, ADC, and DAC are not wired to use this low quality clock. To must be cleared for the part to be fully turned off power-down mode. This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE | | | 112 | On | Active with headset event detection | | | | | | | will resort to using an on-chip oscillator for headset detection and analog power management if such as click and pop. The PLL, ADC, and DAC are not wired to use this low quality clock. T must be cleared for the part to be fully turned off power-down mode. 5:4 CAP_SIZE This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Size 002 0.1 μF 45 ms/75 ms 012 1 μF 45 ms/260 ms 112 4.7 μF 45 ms/500 ms The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Date of a suitable clock. DAC MODE DAC MODE DAC OSR Typical Application 002 125 48KHz Playback from | 2 | PLL_ENABLE | This enables the PLL | | | | | | | | | such as click and pop. The PLL, ADC, and DAC are not wired to use this low quality clock. T must be cleared for the part to be fully turned off power-down mode. 5:4 CAP_SIZE This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Size 002 0.1 µF 45 ms/75 ms 012 1 µF 45 ms/260 ms 112 4.7 µF 45 ms/500 ms The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Date of a suitable clock. DAC MODE DAC MODE DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | 3 | USE_OSC | · · | • | | | | | | | | must be cleared for the part to be fully turned off power-down mode. 5:4 CAP_SIZE This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Size 002 0.1 μF 45 ms/75 ms 102 1 μF 45 ms/260 ms 112 4.7 μF Turn-off/on time 112 4.7 μF 45 ms/260 ms 112 The DAC_MODE The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dabe run in a slightly lower power mode. If such a clock is not available, the PLL can be used to go a suitable clock. DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | | | _ | | • • • • • • • • • • • • • • • • • • • • | | | | | | | This programs the extra delays required to stabilize once charge/discharge is complete, base size of the bypass capacitor. CAP_SIZE Bypass Capacitor Size 002 0.1 μF 45 ms/75 ms 012 1 μF 45 ms/260 ms 112 4.7 μF Tight and in "fs*2 N" audio clock is available, the PLL can be used to go a suitable clock. DAC MODE DAC MODE The DAC OSR Typical Application 002 125 Tarn-off/on time Turn-off/on time Turn-off/on time 45 ms/75 ms 45 ms/75 ms 45 ms/260 ms 112 45 ms/500 ms The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dack is not available, the PLL can be used to go a suitable clock. DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | | | | | | | | | | | | size of the bypass capacitor. CAP_SIZE Bypass Capacitor Size 002 0.1 µF 45 ms/75 ms 012 1 µF 45 ms/140 ms 102 2.2 µF 45 ms/260 ms 112 4.7 µF 45 ms/500 ms The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Date of a suitable clock. DAC MODE DAC MODE DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | | | _ | | | | | | | | | CAP_SIZE Bypass Capacitor Turn-off/on time | 5:4 | CAP_SIZE | | | tabilize once charge/discharge is complete, based on the | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | | | | | | 1002 0.1 μF 45 ms/75 ms 112 1 μF 45 ms/140 ms 112 4.7 μF 45 ms/260 ms 112 4.7 μF 45 ms/500 ms The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dabe run in a slightly lower power mode. If such a clock is not available, the PLL can be used to go a suitable clock. DAC MODE DAC OSR Typical Application 125 48kHz Playback from | | | CAP_SIZE | | Turn-off/on time | | | | | | | 10 <sub>2</sub> 1 μF 45 ms/140 ms 10 <sub>2</sub> 2.2 μF 45 ms/260 ms 11 <sub>2</sub> 4.7 μF 45 ms/500 ms The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dabe run in a slightly lower power mode. If such a clock is not available, the PLL can be used to go a suitable clock. DAC MODE DAC OSR Typical Application 00 <sub>2</sub> 125 48kHz Playback from | | | | | | | | | | | | 10 <sub>2</sub> 2.2 μF 45 ms/260 ms 11 <sub>2</sub> 4.7 μF 45 ms/500 ms 7:6 DAC_MODE The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Date of the run in a slightly lower power mode. If such a clock is not available, the PLL can be used to go a suitable clock. DAC MODE DAC OSR Typical Application 00 <sub>2</sub> 125 48kHz Playback from | | | 002 | · | | | | | | | | 7:6 DAC_MODE The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Dabe run in a slightly lower power mode. If such a clock is not available, the PLL can be used to go a suitable clock. DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | | | 012 | 1 μF | 45 ms/140 ms | | | | | | | 7:6 DAC_MODE The DAC can operate in one of four modes. If an "fs*2 N" audio clock is available, then the Date of the run in a slightly lower power mode. If such a clock is not available, the PLL can be used to go a suitable clock. DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | | | 102 | 2.2 μF | 45 ms/260 ms | | | | | | | be run in a slightly lower power mode. If such a clock is not available, the PLL can be used to get a suitable clock. DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | | | 112 | 4.7 μF | 45 ms/500 ms | | | | | | | a suitable clock. DAC MODE DAC OSR Typical Application 002 125 48kHz Playback from | 7:6 | DAC_MODE | The DAC can operate | e in one of four modes. | If an "fs*2 N" audio clock is available, then the DAC can | | | | | | | DAC MODE DAC OSR Typical Application 00 <sub>2</sub> 125 48kHz Playback from | | | be run in a slightly low | er power mode. If such | a clock is not available, the PLL can be used to generate | | | | | | | 00 <sub>2</sub> 125 48kHz Playback from | | | a suitable clock. | | | | | | | | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | DAC MODE DAC OSR Typica | | Typical Application | | | | | | | 12 000MHz | | | 002 | 125 | 48kHz Playback from | | | | | | | 12.000IVITZ | | | | | 12.000MHz | | | | | | | 01 <sub>2</sub> 128 48kHz Playback from | | | 012 | 128 | 48kHz Playback from | | | | | | | 12.288MHz | | | | | 12.288MHz | | | | | | | 10 <sub>2</sub> 64 96kHz Playback from 12.288MHz | | | 102 | 64 | 96kHz Playback from 12.288MHz | | | | | | | 11 <sub>2</sub> 32 192kHz Playback from 24.576MHz | | | 112 | 32 | 192kHz Playback from 24.576MHz | | | | | | For reliable headset / push button detection the following bits should be defined before enabling the headset detection system by setting bit 0 of CHIP\_MODE: The OCL-bit (Cap / Capless headphone interface; bit 6 of HP\_OUTPUT (0x15h)) The headset insert/removal debounce settings (bits 6:3 of DETECT (0x17h)) The BTN\_TYPE-bit (Parallel / Series push button type; bit 3 MIC\_2 register (0x0Ch)) The parallel push button debounce settings (bits 5:4 of MIC\_2 register (0x0Ch)) All register fields controlling the audio system should be defined before setting bit 1 of CHIP\_MODE and should not be altered while the audio sub-system is active. If the analog or digital levels are below -12dB then it is not necessary to set the stereo bit allowing greater output levels to be obtained for such signals. ## 12.2 CLOCKS CONFIGURATION REGISTER This register is used to control the clocks throughout the chip. ## TABLE 3. CLOCKS (0x01h) | Bits | Field | Description | | | | | | |-------------|----------------------------------------------------|------------------------------|------------------|--|--|--|--| | 1:0 DAC_CLK | This selects the clock to be used by the audio DAC | system. | | | | | | | | | DAC_CLK | DAC Input Source | | | | | | | | 002 | MCLK | | | | | | | | 012 | PLL_OUTPUT | | | | | | | | 102 | I2S_CLK_IN | | | | | | | | 112 | PCM_CLK_IN | | | | | | 7:2 R_DIV | | This programs the R divider. | · | | | | | | | | R_DIV | Divide Value | | | | | | | | 0 | Bypass | | | | | | | | 1 | Bypass | | | | | | | | 2 | 1.5 | | | | | | | | 3 | 2 | | | | | | | | 4 | 2.5 | | | | | | | | 5 | 3 | | | | | | | | 6 | 3.5 | | | | | | | | 7 | 4 | | | | | | | | 8 | 4.5 | | | | | | | | 9 | 5 | | | | | | | | 10 | 5.5 | | | | | | | | 11 | 6 | | | | | | | | 12 | 6.5 | | | | | | | | 13 to 61 | 7 to 31 | | | | | | | | 62 | 31.5 | | | | | | | | 63 | 32 | | | | | #### 12.3 LM49370 CLOCK NETWORK The audio ADC operates at 125\*fs ( or 128\*fs), so it requires a 1.000 MHz (or 1.024MHz) clock to sample at 8 kHz (at point **C** as marked on the following diagram). If the stereo DAC is running at 125\*fs (or128\*fs), it requires a 12.000MHz (or 12.288MHz) clock (at point **B**) for 48 kHz data. It is expected that the PLL is used to drive the audio system operating at 125\*fs unless a 12.000 MHz master clock is supplied or the sample rate is always a multiple of 8 kHz. In this case the PLL can be bypassed to reduce power, with clock division being performed by the Q and R dividers instead. The PLL can also be bypassed if the system is running at 128\*fs and a 12.288MHz master clock is supplied and the sample rate is a multiple of 8kHz. The PLL can also use the I²S clock input as a source. In this case, the audio DAC uses the clock from the output of the PLL and the audio ADC either uses the PLL output divided by 2\*F<sub>S(DAC)</sub>/F<sub>S(ADC)</sub> or a system clock divided by Q, this allows n\*8 kHz recording and 44.1 kHz playback. MCLK must be less than or equal to 30 MHz. I2S\_CLK and PCM\_CLK should be below 6.144MHz. When operating at 125\*fs, the LM49370 is designed to work from a 12.000 MHz or 11.025 MHz clock at point **A**. When operating at 128\*fs, the LM49370 is designed to work from a 12.288MHz or 11.2896 MHz clock at point A. This is used to drive the power management and control logic. Performance may not meet the electrical specifications if the frequency at this point deviates significantly beyond this range. FIGURE 6. LM49370 Clock Network #### 12.4 COMMON CLOCK SETTINGS FOR THE DAC & ADC When DAC\_MODE = '00' (bits 7:6 of (0x00h)), the DAC has an over sampling ratio of 125 but requires a 250\*fs clock at point **B**. This allows a simple clocking solution as it will work from 12.000 MHz (common in most systems with Bluetooth or USB) at 48 kHz exactly, the following table describes the clock required at point **B** for various clock sample rates in the different DAC modes: **TABLE 4. Common DAC Clock Frequencies** | DAC Sample Rate (kHz) | Clock Required at B (OSR = 125) | Clock Required at B (OSR = 128) | |-----------------------|---------------------------------|---------------------------------| | 8 | 2 MHz | 2.048 MHz | | 11.025 | 2.75625 MHz | 2.8224 MHz | | 12 | 3 MHz | 3.072 MHz | | 16 | 4 MHz | 4.096 MHz | | 22.05 | 5.5125 MHz | 5.6448 MHz | | 24 | 6 MHz | 6.144 MHz | | 32 | 8 MHz | 8.192 MHz | | 44.1 | 11.025 MHz | 11.2896 MHz | | 48 | 12 MHz | 12.288 MHz | **Note:** When DAC\_MODE = '01' with the l<sup>2</sup>S or PCM interface operating as master, the stereo DAC operates at half the frequency of the clock at point B. This divided by two DAC clock is used as the source clock for the audio port. The over sampling ratio of the ADC is set by ADC MODE (bit 0 of 0x07h)). The table below shows the required clock frequency at point **C** for the different ADC modes. **TABLE 5. Common ADC Clock Frequencies** | ADC Sample Rate (kHz) | Clock Required at C (OSR = 125) | Clock Required at C (OSR = 128) | |-----------------------|---------------------------------|---------------------------------| | 8 | 1 MHz | 1.024 MHz | | 11.025 | 1.378125 MHz | 1.4112 MHz | | 12 | 1.5 MHz | 1.536 MHz | | 16 | 2 MHz | 2.048 MHz | | 22.05 | 2.75625 MHz | 2.8224 MHz | | 24 | 3 MHz | 3.072 MHz | Methods for producing these clock frequencies are described in the PLL Section. #### 12.5 PLL M DIVIDER CONFIGURATION REGISTER This register is used to control the input section of the PLL. (Note 12) #### TABLE 6. PLL\_M (0x02h) | Bits | Field | Description | | | | | | | |------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--|--| | 0 | RSVD | RESERVED | | | | | | | | 6:0 | PLL_M | PLL_M Input Divider Value | | | | | | | | | | 0 | No Divided Clock | | | | | | | | | 1 | 1 | | | | | | | | | 2 1.5 | | | | | | | | | | 3 2 | | | | | | | | | | 4 | 2.5 | | | | | | | | | 3 to 63 | | | | | | | | | | 126 | 63.5 | | | | | | | | | 127 | 64 | | | | | | | 7 | FORCERQ | If set, the R and Q divider are enabled and the DAC and ADC clocks are propagated. This allows operation of the I <sup>2</sup> S and PCM interfaces without the ADC or DAC being enabled, for example to act as a bridge or a clock master. | | | | | | | The M divider should be set such that the output of the divider is between 0.5 MHz and 5 MHz. The division of the M divider is derived from PLL\_M such that: $$M = (PLL\_M + 1) / 2$$ Note 12: See Further Notes on PLL Programming for more detail. ## 12.6 PLL N DIVIDER CONFIGURATION REGISTER This register is used to control the feedback divider of the PLL. (Note 13) ## TABLE 7. PLL\_N (0x03h) | Bits | Field | Description | | | | | | | |------|-------|----------------------------------------------------|------------------------|--|--|--|--|--| | 7:0 | PLL_N | This programs the PLL feedback divider as follows: | | | | | | | | | | PLL_N | Feedback Divider Value | | | | | | | | | 0 to 10 | 10 | | | | | | | | | 11 | 11 | | | | | | | | | 12 | 12 | | | | | | | | | 13 | 13 | | | | | | | | | 14 | 14 | | | | | | | | | | | | | | | | | | | 249 | 249 | | | | | | | | | 250 to 255 | 250 | | | | | | The N divider should be set such that the output of the divider is between 0.5 MHz and 5 MHz. (Fin/M)\*N will be the target resting VCO frequency, $F_{VCO}$ . The N divider should be set such that 40 MHz < (Fin/M)\*N < 60 MHz. Fin/M is often referred to as $F_{comp}$ (comparison frequency) or $F_{ref}$ (reference frequency), in this document $F_{comp}$ is used. The integer division of the N divider is derived from PLL\_N such that: For 9 < PLL\_N < 251: N = PLL\_N Note 13: See Further Notes on PLL Programming for further details. #### 12.7 PLL P DIVIDER CONFIGURATION REGISTER This register is used to control the output divider of the PLL. (Note 14) TABLE 8. PLL\_P (0x04h) | Bits | Field | Description | | | | | | |------|----------|--------------------------------------------------|----------------------|--|--|--|--| | 3:0 | PLL_P | This programs the PLL output divider as follows: | | | | | | | | | PLL_P | Output Divider Value | | | | | | | | 0 | No Divided Clock | | | | | | | | 1 | 1 | | | | | | | | 2 | 1.5 | | | | | | | | 3 | 2 | | | | | | | | 4 | 2.5 | | | | | | | | | 3 to 7 | | | | | | | | 14 | 7.5 | | | | | | | | 15 | 8 | | | | | | 6:4 | Q_DIV | This programs the Q Divider | | | | | | | | | Q_DIV | Divide Value | | | | | | | | 0002 | 2 | | | | | | | | 0012 | 3 | | | | | | | | 0102 | 4 | | | | | | | | 0112 | 6 | | | | | | | | 1002 | 8 | | | | | | | | 1012 | 10 | | | | | | | | 1102 | 12 | | | | | | | | 1112 | 13 | | | | | | 7 | FAST_VCO | This programs the PLL VCO range: | | | | | | | | | FAST_VCO | PLL VCO Range | | | | | | | | 0 | 40 to 60MHz | | | | | | | | 1 | 60 to 80MHz | | | | | The division of the P divider is derived from PLL\_P such that: $$P = (PLL_P + 1) / 2$$ Note 14: See Further Notes on PLL Programming for more details. #### 12.8 PLL N MODULUS CONFIGURATION REGISTER This register is used to control the modulation applied to the feedback divider of the PLL. (Note 15) #### TABLE 9. PLL\_N\_MOD (0x05h) | Bits | Field | Description | | | | | | |------|-------------|---------------------------------------------------------------|---------------------|--|--|--|--| | 4:0 | PLL_N_MOD | This programs the PLL N divider's fractional component: | | | | | | | | | PLL_N_MOD | Fractional Addition | | | | | | | | 0 | 0/32 | | | | | | | | 1 | 1/32 | | | | | | | | 2 to 30 | 2/32 to 30/32 | | | | | | | | 31 | 31/32 | | | | | | 6:5 | PLL_CLK_SEL | This selects the clock to be used as input for the audio PLL. | | | | | | | | | PLL_INPUT_CLK | | | | | | | | | 00 <sub>2</sub> MCLK | | | | | | | | | 012 | I2S_CLK_IN | | | | | | | | 102 | PCM_CLK_IN | | | | | | | | 112 | _ | | | | | | 7 | RSVD | Reserved. | | | | | | The complete N divider is a fractional divider as such: $$N = PLL_N + PLL_N_MOD/32$$ If the modulus input is zero then the N divider is simply an integer N divider. The output from the PLL is determined by the following formula: $$\mathsf{F}_{\mathsf{out}} = (\mathsf{F}_{\mathsf{in}}{}^*\mathsf{N})/(\mathsf{M}^*\mathsf{P})$$ Note 15: See Further Notes on PLL Programming for more details. #### 12.9 FURTHER NOTES ON PLL PROGRAMMING The sigma-delta PLL Is designed to drive audio circuits requiring accurate clock frequencies of up to 30MHz with frequency errors noise-shaped away from the audio band. The 5 bits of modulus control provide exact synchronization of 48kHz and 44.1kHz sample rates from any common system clock. In systems where an isochronous I<sup>2</sup>S data stream is the source of data to the DAC a clock synchronous to the sample rate should be used as input to the PLL (typically the I<sup>2</sup>S clock). If no isochronous source is available, then the PLL can be used to obtain a clock that is accurate to within 1Hz of the correct sample rate although this is highly unlikely to be a problem. FIGURE 7. PLL Overview TABLE 10. Example PLL Settings for 48 kHz and 44.1 kHz Sample Rates in DAC MODE 00 | F <sub>in</sub> (MHz) | F <sub>s</sub> (kHz) | М | N | Р | PLL_M | PLL_N | PLL_N_MOD | PLL_P | F <sub>out</sub> (MHz) | |-----------------------|----------------------|------|----------|---|-------|-------|-----------|-------|------------------------| | 11 | 48 | 11 | 60 | 5 | 21 | 60 | 0 | 9 | 12 | | 12.288 | 48 | 4 | 19.53125 | 5 | 7 | 19 | 17 | 9 | 12 | | 13 | 48 | 13 | 60 | 5 | 25 | 60 | 0 | 9 | 12 | | 14.4 | 48 | 9 | 37.5 | 5 | 17 | 37 | 16 | 9 | 12 | | 16.2 | 48 | 27 | 100 | 5 | 53 | 100 | 0 | 9 | 12 | | 16.8 | 48 | 14 | 50 | 5 | 27 | 50 | 0 | 9 | 12 | | 19.2 | 48 | 13 | 40.625 | 5 | 25 | 40 | 20 | 9 | 12 | | 19.44 | 48 | 27 | 100 | 6 | 53 | 100 | 0 | 11 | 12 | | 19.68 | 48 | 20.5 | 62.5 | 5 | 40 | 62 | 16 | 9 | 12 | | 19.8 | 48 | 16.5 | 50 | 5 | 32 | 50 | 0 | 9 | 12 | | 11 | 44.1 | 11 | 55.125 | 5 | 21 | 55 | 4 | 9 | 11.025 | | 11.2896 | 44.1 | 8 | 39.0625 | 5 | 15 | 39 | 2 | 9 | 11.025 | | 12 | 44.1 | 5 | 22.96875 | 5 | 9 | 22 | 31 | 9 | 11.025 | | 13 | 44.1 | 13 | 55.125 | 5 | 25 | 55 | 4 | 9 | 11.025 | | 14.4 | 44.1 | 12 | 45.9375 | 5 | 23 | 45 | 30 | 9 | 11.025 | | 16.2 | 44.1 | 9 | 30.625 | 5 | 17 | 9 | 20 | 9 | 11.025 | | 16.8 | 44.1 | 17 | 55.78125 | 5 | 33 | 30 | 25 | 9 | 11.025 | | 19.2 | 44.1 | 16 | 45.9375 | 5 | 31 | 45 | 30 | 9 | 11.025 | | 19.44 | 44.1 | 13.5 | 38.28125 | 5 | 26 | 38 | 9 | 9 | 11.025 | | 19.68 | 44.1 | 20.5 | 45.9375 | 4 | 40 | 45 | 30 | 7 | 11.025 | | 19.8 | 44.1 | 11 | 30.625 | 5 | 21 | 30 | 20 | 9 | 11.025 | TABLE 11. Example PLL Settings for 48 kHz and 44.1 kHz Sample Rates in DAC MODE 01 | F <sub>in</sub> (MHz) | F <sub>s</sub> (kHz) | М | N | Р | PLL_M | PLL_N | PLL_N_MOD | PLL_P | F <sub>out</sub> (MHz) | |-----------------------|----------------------|-------|-----------|-----|-------|-------|-----------|-------|------------------------| | 12 | 48 | 12.5 | 64 | 5 | 24 | 64 | 0 | 9 | 12.288 | | 13 | 48 | 26.5 | 112.71875 | 4.5 | 52 | 112 | 23 | 8 | 12.288 | | 14.4 | 48 | 37.5 | 128 | 4 | 74 | 128 | 0 | 7 | 12.288 | | 16.2 | 48 | 37.5 | 128 | 4.5 | 74 | 128 | 0 | 8 | 12.288 | | 16.8 | 48 | 12.53 | 32 | 3.5 | 24 | 32 | 0 | 6 | 12.288 | | 19.2 | 48 | 12.5 | 32 | 4 | 24 | 32 | 0 | 7 | 12.288 | | 19.44 | 48 | 40.5 | 128 | 58 | 80 | 128 | 0 | 9 | 12.288 | | 19.68 | 48 | 20.5 | 64 | 5 | 40 | 64 | 0 | 9 | 12.288 | | 19.8 | 48 | 37.5 | 128 | 5.5 | 74 | 128 | 0 | 10 | 12.288 | | 12 | 44.1 | 35.5 | 133.59375 | 4 | 70 | 133 | 19 | 7 | 11.2896 | | 13 | 44.1 | 37 | 144.59375 | 4.5 | 73 | 144 | 19 | 8 | 11.2896 | | 14.4 | 44.1 | 37.5 | 147 | 5 | 74 | 147 | 0 | 9 | 11.2896 | | 16.2 | 44.1 | 47.5 | 182.0625 | 5.5 | 94 | 182 | 2 | 10 | 11.2896 | | 16.8 | 44.1 | 12.5 | 42 | 5 | 24 | 42 | 0 | 9 | 11.2896 | | 19.2 | 44.1 | 12.5 | 36.75 | 5 | 24 | 36 | 24 | 9 | 11.2896 | | 19.44 | 44.1 | 37.5 | 98 | 4.5 | 74 | 98 | 0 | 9 | 11.2896 | | 19.68 | 44.1 | 44.5 | 114.875 | 4.5 | 88 | 114 | 28 | 8 | 11.2896 | | 19.8 | 44.1 | 48 | 136.84375 | 5 | 95 | 136 | 27 | 9 | 11.2896 | These tables cover the most common applications, obtaining clocks for derivative sample rates such as 22.05 kHz should be done by increasing the P divider value or using the R/Q dividers. An example of obtaining 12.000 MHz from 1.536 MHz is shown below (this is typical for deriving DAC clocks from I2S datastreams). Choose a small range of P so that the VCO frequency is swept between 40 MHz and 60 MHz (or 60–80 MHz if VCOFAST is used). Remembering that the P divider can divide by half integers, for a 12 MHz output, this gives possible P values of 3, 3.5, 4, 4.5, or 5. The M divider should be set such that the comparison frequency (Fcomp) is between 0.5 and 5 MHz. This gives possible M values of 1, 1.5, 2, 2.5, or 3. The most accurate N and N\_MOD can be calculated by sweeping the P and M inputs of the following formulas: N = FLOOR(((Fout/Fin)\*(P\*M)),1) $N_MOD = ROUND(32*((((Fout)/Fin)*(P*M)-N),0)$ This shows that setting M = 1, N = 39+1/16, P = 5 (i.e. $PLL_M = 0$ , $PLL_N = 39$ , $PLL_N = MOD = 2$ , & $PLL_P = 4$ ) gives a comparison frequency of 1.536MHz, a VCO frequency of 60 MHz and an output frequency of 12.000 MHz. The same settings can be used to get 11.025 from 1.4112 MHz for 44.1 kHz sample rates. Care must be taken when synchronization of isochronous data is not possible, i.e. when the PLL has to be used but an exact frequency match cannot be found. The I2S should be master on the LM49370 so that the data source can support appropriate SRC as required. This method should only be used with data being read on demand to eliminate sample rate mismatch problems. Where a system clock exists at an integer multiple of the required ADC or DAC clock rate it is preferable to use this rather than the PLL. The LM49370 is designed to work in 8, 12, 16, 24, 48 kHz modes from a 12 MHz clock and 8 kHz modes from a 13 MHz clock without the use of the PLL. This saves power and reduces clock jitter which can affect SNR. ## 12.10 ADC\_1 CONFIGURATION REGISTER This register is used to control the LM49370's audio ADC. ## **TABLE 12. ADC\_1 (0x06h)** | Bits | Field | Description | | | | | | | |------|---------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0 | MIC_SELECT | If set the microphone preamp output is added to the ADC input signal. | | | | | | | | 1 | CPI_SELECT | If set the cell phone input is added to the ADC in | iput signal. | | | | | | | 2 | LEFT_SELECT | If set the left stereo bus is added to the ADC inp | ut signal. | | | | | | | 3 | RIGHT_SELECT | If set the right stereo bus is added to the ADC in | put signal. | | | | | | | 5:4 | ADC_SAMPLE_<br>RATE | , , , , , | This programs the closest expected sample rate of the mono ADC, which is a variable required by the AGC algorithm whenever the AGC is in use. This does not set the sample rate of the mono ADC. | | | | | | | | | ADC_SAMPLE_RATE | Sample Rate | | | | | | | | | 002 | 8 kHz | | | | | | | | | 01 <sub>2</sub> 12 kHz | | | | | | | | | | 102 | 16 kHz | | | | | | | | | 112 | 24 kHz | | | | | | | 7:6 | HPF_MODE | This sets the HPF of the ADC | | | | | | | | | | HPF-MODE | HPF Response | | | | | | | | | 002 | No HPF | | | | | | | | | 012 | F <sub>S</sub> = 8 kHz, -0.5 dB @ 300 Hz, Notch @ 55 Hz | | | | | | | | | | F <sub>S</sub> = 12 kHz, -0.5 dB @ 450 Hz, Notch @ 82 Hz | | | | | | | | | | F <sub>S</sub> = 16 kHz, -0.5 dB @ 600 Hz, Notch @ 110 Hz | | | | | | | | | 10 <sub>2</sub> | F <sub>S</sub> = 8 kHz, -0.5 dB @ 150 Hz, Notch @ 27 Hz | | | | | | | | | | F <sub>S</sub> = 12 kHz, -0.5 dB @ 225 Hz, Notch @ 41 Hz | | | | | | | | | | F <sub>S</sub> = 16 kHz, -0.5 dB @ 300 Hz, Notch @ 55 Hz | | | | | | | | | 11 <sub>2</sub> | No HPF | | | | | | ## 12.11 ADC\_2 CONFIGURATION REGISTER This register is used to control the LM49370's audio ADC. TABLE 13. ADC\_2 (0x07h) | Bit | Field | Description | | | |-------------------------------------------------------------------------------------|----------|-------------------------------------------------|---------------------------------------------------------|--| | <u>s</u> | ADC_MODE | This sets the oversampling ratio of the ADC | | | | " | ADO_MODE | MODE | ADC OSR | | | | | 0 | 125fs | | | | | 1 | 128fs | | | 1 | ADC_MUTE | If set, the analog inputs to the ADC are muted. | | | | 4:2 | | | | | | determines the peak value of the incoming microphone audio signal and compares this | | | ne audio signal and compares this value to the target | | | | | l · · · · · · · · · · · · · · · · · · · | of register (0x08h)) in order to adjust the microphone | | | | | l, , a | basically sets the sample rate of the AGC to adjust for | | | | | a wide variety of speech patterns. (Note 16) | | | | | | AGC_FRAME_TIME | Time (ms) | | | | | 0002 | 96 | | | | | 001 <sub>2</sub> | 128 | | | | | 0102 | 192 | | | | | 0112 | 256 | | | | | 1002 | 384 | | | | | 1012 | 512 | | | | | 1102 | 768 | | | | | 111 <sub>2</sub> | 1000 | | | 6:5 ADC_CLK This selects the clock to be used by the audio ADC system. | | | ystem. | | | | | ADC_CLK | Source | | | | | 002 | MCLK | | | | | 012 | PLL_OUTPUT | | | | | 102 | I2S_CLK_IN | | | | | 11 <sub>2</sub> | PCM_CLK_IN | | | 7 NGZXDD If set, the noise gate will not wait for a zero crossing before m | | | | | | ADC's HPF is disabled and if there is a large DC or low frequency or | | | ow frequency component at the ADC input. | | | | | NGZXDD | Result | | | | | 0 | Noise Gate operates on ZXD events | | | | | 1 | Noise Gate operates on frame boundaries | | Note 16: Refer to the AGC overview for further detail. ## 12.12 AGC\_1 CONFIGURATION REGISTER This register is used to control the LM49370's Automatic Gain Control. (Note 17) ## TABLE 14. AGC\_1 (0x08h) | Bit<br>s | Field | Description | | |----------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | 0 | AGC_ENABLE | If set, the AGC controls the analog microphone preamplifier gain into the system. This feature is useful for microphone signals that are routed to the ADC. | | | 3:1 | AGC_TARGET | This programs the target level of the AGC. This will depend on the expected transients and desired headroom. Refer to AGC_TIGHT (bit 7 of 0x09h) for more detail. | | | | | AGC_TARGET | Target Level | | | | 0002 | −6 dB | | | | 0012 | −8 dB | | | | 0102 | –10 dB | | | | 0112 | –12 dB | | | | 1002 | –14 dB | | | | 1012 | –16 dB | | | | 1102 | –18 dB | | | | 1112 | –20 dB | | 4 | NOISE_GATE_ON | If set, signals below the noise gate threshold are muted. The noise gate is only activated after a set period of signal absence. | | | 7:5 | NOISE_<br>GATE_<br>THRES | ATE_ signals below this level will not result in an AGC gain change of the input and will be gated from | | | | | NOISE_GATE_THRES | Level | | | | 0002 | −72 dB | | | | 0012 | −66 dB | | | | 0102 | −60 dB | | | | 0112 | –54 dB | | | | 1002 | –48 dB | | | | 1012 | −42 dB | | | | 1102 | –36 dB | | | | 1112 | -30 dB | Note 17: See the AGC overview. #### 12.13 AGC\_2 CONFIGURATION REGISTER This register is used to control the LM49370's Automatic Gain Control. TABLE 15. AGC\_2 (0x09h) | Bits | Field | Description | | | |------|---------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------| | 3:0 | AGC_MAX_GAIN | · | | | | | | AGC_MAX_GAIN | Max Prean | nplifier Gain | | | | 00002 | 6 | dB | | | | 00012 | 8 | dB | | | | 00102 | 10 | dB | | | | 00112 | 12 | dB | | | | 0100 <sub>2</sub> to 1100 <sub>2</sub> | 14 dB t | o 30 dB | | | | 11012 | 32 | dB | | | | 11102 | 34 | dB | | | | 11112 | 36 | dB | | 6:4 | AGC_DECAY | This programs the speed at which the AGC will increase gains if it detects the input level is a quiet signal. | | | | | | AGC_DECAY | Step Ti | me (ms) | | | | 0002 | 32 | | | | | 0012 | 6 | 64 | | | | 0102 | 1: | 28 | | | | 0112 | 2: | 56 | | | | 1002 | 5 | 12 | | | | 1012 | 10 | 024 | | | | 1102 | 20 | )48 | | | | 1112 | 40 | 96 | | 7 | AGC_TIGHT | If set, the AGC algorithm controls | rols the microphone preamplifier more exactly. (Note 18) | | | | AGC_TIGHT = 0 | AGC_TARGET | Min Level | Max Level | | | | 0002 | −6 dB | −3 dB | | | | 001 <sub>2</sub> | -8 dB | −4 dB | | | | 0102 | -10 dB | –5 dB | | | | 0112 | –12 dB | −6 dB | | | | 1002 | -14 dB | −7 dB | | | | 1012 | –16 dB | −8 dB | | | | 1102 | –18 dB | −9 dB | | | | 1112 | -20 dB | -10 dB | | | AGC_TIGHT = 1 | 0002 | -6 dB | −3 dB | | | | 0012 | -8 dB | −5 dB | | | | 0102 | -10 dB | −7 dB | | | | 0112 | –12 dB | −9 dB | | | | 1002 | –14 dB | -11 dB | | | | 1012 | –16 dB | −13 dB | | | | 1102 | –18 dB | −15 dB | | | | 1112 | -20 dB | −17 dB | Note 18: The AGC can be used to control the analog path of the microphone to the output stages or to optimize the microphone path for recording on the ADC. When the analog path is used this bit should be set to ensure the target is tightly adhered to. If the ADC is the only destination of the microphone or the desired analog mixer level is line level then AGC\_TIGHT should be cleared, allowing greater dynamic rage of the recorded signal. For further details see the AGC overview. ## 12.14 AGC\_3 CONFIGURATION REGISTER This register is used to control the LM49370's Automatic Gain Control. (Note 19) #### TABLE 16. AGC\_3 (0x0Ah) | Bits | Field | Description | | |------|--------------|----------------------------------------------------------------------------------------------------------------------|------------------------| | 4:0 | AGC_HOLDTIME | This programs the amount of delay before the AGC algorithm begins to adjust the gain of the microphone preamplifier. | | | | | AGC_HOLDTIME | No. of speech segments | | | | 000002 | 0 | | | | 000012 | 1 | | | | 000102 | 2 | | | | 000112 | 3 | | | | 00100 <sub>2</sub> to 11100 <sub>2</sub> | 4 to 28 | | | | 11101 <sub>2</sub> | 29 | | | | 111102 | 30 | | | | 111112 | 31 | | 7:5 | AGC_ATTACK | This programs the speed at which the AGC will reduce gains if it detects the input level is too large. | | | | | AGC_ATTACK | Step Time (ms) | | | | 0002 | 32 | | | | 001 <sub>2</sub> | 64 | | | | 0102 | 128 | | | | 0112 | 256 | | | | 1002 | 512 | | | | 101 <sub>2</sub> | 1024 | | | | 1102 | 2048 | | | | 1112 | 4096 | Note 19: See the AGC overview. #### 12.15 AGC OVERVIEW The Automatic Gain Control (AGC) system can be used to optimize the dynamic range of the ADC for voice data when the level of the source is unknown. A target level for the output is set so that any transients on the input won't clip during normal operation. The AGC circuit then compares the output of the ADC to this level and increases or decreases the gain of the microphone preamplifier to compensate. If the audio from the microphone is to be output digitally through the ADC then the full dynamic range of the ADC can be used automatically. If the output is through the analog mixer then the ADC is used to monitor the microphone level. In this case, the analog dynamic range is less important than the absolute level, so $AGC\_TIGHT$ should be set to tie transients closely to the target level. To ensure that the system doesn't reduce the quality of the speech by constantly modulating the microphone preamplifier gain, the ADC output is passed through an envelope detector. This frames the output of the ADC into time segments roughly equal to the phonemes found in speech (AGC\_FRAME\_TIME). To calculate this, the circuit must also know the sample rate of the data from the ADC (ADC\_SAMPLERATE). If after a programmable number of these segments (AGC\_HOLDTIME), the level is consistently below target, the gain will be increased at a programmable rate (AGC\_DECAY). If the signal ever exceeds the target level (AGC\_TARGET) then the gain of the microphone is reduced immediately at a programmable rate (AGC\_ATTACK). This is demonstrated below: **AGC Operation Example** 20191712 The signal in the above example starts with a small analog input which, after the hold time has timed out, triggers a rise in the gain $((1) \rightarrow (2))$ . After some time the real analog input increases and it reaches the threshold for a gain reduction which decreases the gain at a faster rate $((2) \rightarrow (3))$ to allow the elimination of typical popping noises. Only ADC outputs that are considered signal (rather than noise) are used to adjust the microphone preamplifier gain. The signal to noise ratio of the expected input signal is set by NOISE\_GATE\_THRESHOLD. In some situations it is preferable to remove audio considered to be consisting solely of background noise from the audio output; for example conference calls. This can be done by setting NOISE\_GATE\_ON. This does not affect the performance of the AGC algorithm. The AGC algorithm should not be used where very large background noise is present. If the type of input data, application and microphone is known then the AGC will typically not be required for good performance, it is intended for use with inputs with a large dynamic range or unknown nominal level. When setting NOISE\_GATE\_THRESHOLD be aware that in some mobile phone scenarios the ADC SNR will be dictated by the microphone performance rather than the ADC or the signal. Gain changes to the microphone are performed on zero crossings. To eliminate DC offsets, wind noise, and pop sounds from the output of the ADC, the ADC's HPF should always be enabled. #### 12.16 MIC\_1 CONFIGURATION REGISTER This register is used to control the microphone configuration. #### TABLE 17. MIC\_1 (0x0Bh) | Bits | Field | Description | | |------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 3:0 | PREAMP_GAIN | This programs the gain applied to the microphone preamplifier if the AGC is not in use. | | | | | PREAMP_GAIN | Gain | | | | 00002 | 6 dB | | | | 00012 | 8 dB | | | | 00102 | 10 dB | | | | 00112 | 12 dB | | | | 0100 <sub>2</sub> to 1100 <sub>2</sub> | 14 dB to 30 dB | | | | 1101 <sub>2</sub> | 32 dB | | | | 1110 <sub>2</sub> | 34 dB | | | | 1111 <sub>2</sub> | 36 dB | | 4 | MIC_MUTE | If set, the microphone preamplifier is muted. | | | 5 | INT_SE_DIFF | If set, the internal microphone is assumed to be single ended and the negative connection is connected | | | | | to the ADC common mode point internally. This allows a single-ended internal microphone to be used. | | | 6 | INT_EXT | If set, the single ended external microphone is used and the negative microphone input is grounded internally, otherwise internal microphone operation is assumed. (Note 20) | | Note 20: On changing INT\_EXT from internal to external note that the dc blocking cap will not be charged so some time should be taken (300 ms for a 1 µF cap) between the detection of an external headset and the switching of the output stages and ADC to that input to allow the DC points on either side of this cap to stabilize. This can be accomplished by deselecting the microphone input from the audio outputs and ADC until the DC points stabilize. An active MIC path to CPOUT or the ADC may result in the microphone DC blocking caps causing audio pops under the following situations: - 1) Switching between internal and external microphone operation while in chip modes '10' or '11'. - 2) Toggling in and out of powerdown/standby modes. - 3) Toggling between chip modes '10' and '11' whenever external microphone operation is selected. - 4) The insertion/removal of a headset while in chip modes '10' or '11' whenever external microphone operation is selected. To avoid these potential pop issues, it is recommended to deselect the microphone input from CPOUT and ADC until the DC points stabilize. ### 12.17 MIC\_2 CONFIGURATION REGISTER This register is used to control the microphone configuration. **TABLE 18. MIC\_2 (0x0Ch)** | Bits | Field | Description | | | |------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------| | 0 | OCL_ | | rtual ground (HP_VMID pin) in OCL | | | | VCM_ | available supply and the power out | tput requirements of the headphone | e amplifiers. | | | VOLTAGE | OCL_VCM_VOLTAGE | Vol | tage | | | | 0 | 1.: | 2V | | | | 1 | 1.4 | 5V | | 2:1 | MIC_<br>BIAS_<br>VOLTAGE | This selects the voltage as a reference to the internal and external microphones. Only one bias pin is at once depending on the INT_EXT bit setting found in the MIC_1 (0x0Bh) register. MIC_BIAS_VOI should be set to '11' only if A_V_D_> 3.4V. In OCL mode, MIC_BIAS_VOLTAGE = '00' (EXT_BIAS should not be used to generate the EXT_BIAS supply for a cellular headset external microphone. refer to Table 19 for more detail. | | Bh) register. MIC_BIAS_VOLTAGE OLTAGE = '00' (EXT_BIAS = 2.0V) | | | | MIC_BIAS_VOLTAGE | EXT_BIAS | S/INT_BIAS | | | | 002 | 2. | 0V | | | | 012 | 2. | 5V | | | | 102 | 2. | 8V | | | | 112 | 3. | 3V | | 3 | BUTTON_TYPE | If set, the LM49370 assumes that the button (if used) in the headset is in series (series push button) with the microphone, opening the circuit when pressed. The default is for the button to be in parallel (parallel push button), shorting out the microphone when pressed. | | | | 5:4 | BUTTON_ | This sets the time used for debouncing the pushing of the button on a headset with a parallel p | | neadset with a parallel push button. | | | DEBOUNCE_ | BUTTON_DEB | OUNCE_TIME | Time (ms) | | | TIME | 00 | 02 | 0 | | | | 0. | 1 <sub>2</sub> | 8 | | | | 10 | 02 | 16 | | | | 1: | 1 <sub>2</sub> | 32 | In OCL mode there is a trade-off between the external microphone supply voltage (EXT\_MIC\_BIAS - OCL\_VCM\_ VOLTAGE) and the maximum output power possible from the headphones. A lower OCL\_VCM\_VOLTAGE gives a higher microphone supply voltage but a lower maximum output power from the headphone amplifiers due to the lower OCL\_VCM\_VOLTAGE - A\_VSS. TABLE 19. External MIC Supply Voltages in OCL Mode | Available | Recommended | Supply to Microphone | | | |-----------------------------------------|--------------|----------------------|---------------------|--| | $\mathbf{A}_{\mathbf{V}_{\mathbf{DD}}}$ | EXT_MIC_BIAS | OCL_VCM_VOLT = 1.5V | OCL_VCM_VOLT = 1.2V | | | > 3.4V | 3.3V | 1.8V | 2.1V | | | 2.9V to 3.4V | 2.8V | 1.3V | 1.6V | | | 2.8V to 2.9V | 2.5V | 1.0V | 1.3V | | | 2.7V to 2.8V | 2.5V | - | 1.3V | | ### 12.18 SIDETONE ATTENUATION REGISTER This register is used to control the analog sidetone attenuation. (Note 21) ### **TABLE 20. SIDETONE (0x0Dh)** | Bits | Field | Description | | |------|-----------|-----------------------------------------------------------------------------------------------------|-----------------| | 3:0 | SIDETONE_ | This programs the attenuation applied to the microphone preamp output to produce a sidetone signal. | | | | ATTEN | SIDETONE_ATTEN | Attenuation | | | | 00002 | -Inf | | | | 00012 | −30 dB | | | | 00102 | −27 dB | | | | 00112 | −24 dB | | | | 01002 | -21 dB | | | | 0101 <sub>2</sub> to 1010 <sub>2</sub> | −18 dB to −3 dB | | | | 1011 <sub>2</sub> to 1111 <sub>2</sub> | 0 dB | Note 21: An active SIDETONE path to an audio output may result in the microphone DC blocking caps causing audio pops under the following situations: - 1) Switching between internal and external microphone operation while in chip modes '10' or '11'. - 2) Toggling in and out of powerdown/standby modes. - 3) Toggling between chip modes '10' and '11' whenever external microphone operation is selected. - 4) The insertion/removal of a headset while in chip modes '10' or '11' whenever external microphone operation is selected. To avoid potential pop noises, it is recommended to set SIDETONE\_ATTEN to '0000' until DC points have stabilized whenever the SIDETONE path is used. ### 12.19 CP\_INPUT CONFIGURATION REGISTER This register is used to control the differential cell phone input. TABLE 21. CP\_INPUT (0x0Eh) | Bits | Field | Description | | |------|-----------|---------------------------------------------------------------------|---------------------| | 4:0 | CPI_LEVEL | This programs the gain/attenuation applied to the cell phone input. | | | | | CPI_LEVEL | Level | | | | 000002 | −34.5 dB | | | | 000012 | -33 dB | | | | 000102 | −31.5 dB | | | | 000112 | -30 dB | | | | 00100 to 11100 <sub>2</sub> | -28.5 dB to +7.5 dB | | | | 11101 <sub>2</sub> | +9 dB | | | | 111102 | +10.5 dB | | | | 11111 <sub>2</sub> | +12 dB | | 5 | CPI_MUTE | If set, the CPI input is muted at source. | | ### 12.20 AUX\_LEFT CONFIGURATION REGISTER This register is used to control the left aux analog input. TABLE 22. AUX\_LEFT (0x0Fh) | Bits | Field | | Description | | |------|--------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------| | 4:0 | AUX_ | This programs the gain/attenuation applied to the AUX LEFT analog input to the mixer. (Note 22) | | | | | LEFT_ | AUX_LEFT_LEVEL | Level (With Boost) | Level (Without Boost) | | | LEVEL | 000002 | −34.5 dB | -46.5 dB | | | | 000012 | –33 dB | -45 dB | | | | 000102 | –31.5 dB | -43.5 dB | | | | 000112 | –30 dB | -42 dB | | | | 00100 to 11100 <sub>2</sub> | –28.5 dB to +7.5 dB | -40.5 dB to -4.5 dB | | | | 11101 <sub>2</sub> | +9 dB | −3 dB | | | | 11110 <sub>2</sub> | +10.5 dB | −1.5 dB | | | | 11111 <sub>2</sub> | +12 dB | 0 dB | | 5 | AUX_ | If set, the gain of the AUX_LEFT in | put to the mixer is increased by 12 | dB (see above). | | | LEFT_ | | | | | | BOOST | | | | | 6 | AUX_L_MUTE | If set, the AUX LEFT input is muted. | | | | 7 | AUX_OR_DAC_L | If set, the AUX LEFT input is passed to the mixer, the default is for the DAC LEFT output to be passed to the mixer. | | | Note 22: The recommended mixer level is 1V RMS. The auxiliary analog inputs can be boosted by 12 dB if enough headroom is available. Clipping may occur if the analog power supply is insufficient to cater for the required gain. ### 12.21 AUX\_RIGHT CONFIGURATION REGISTER This register is used to control the right aux analog input. TABLE 23. AUX\_RIGHT (0x10h) | Bits | Field | | Description | | |------|---------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------| | 4:0 | AUX_ | This programs the gain/attenuation applied to the AUX RIGHT analog input to the mixer. (Note 23) | | | | | RIGHT_ | AUX_RIGHT_LEVEL | Level (With Boost) | Level (Without Boost) | | | LEVEL | 000002 | −34.5 dB | -46.5 dB | | | | 000012 | –33 dB | -45 dB | | | | 000102 | –31.5 dB | -43.5 dB | | | | 000112 | –30 dB | -42 dB | | | | 00100 to 11100 <sub>2</sub> | –28.5 dB to +7.5 dB | -40.5 dB to -4.5 dB | | | | 11101 <sub>2</sub> | +9 dB | −3 dB | | | | 11110 <sub>2</sub> | +10.5 dB | −1.5 dB | | | | 11111 <sub>2</sub> | +12 dB | 0 dB | | 5 | AUX_<br>RIGHT_BOOST | If set, the gain of the AUX_RIGHT | input to the mixer is increased by 1 | 2 dB (see above). | | 6 | AUX_R_MUTE | If set, the AUX RIGHT input is muted. | | | | 7 | AUX_OR_DAC_R | If set, the AUX RIGHT input is passed to the mixer, the default is for the DAC RIGHT output to be passed to the mixer. | | | Note 23: The recommended mixer level is 1V RMS. The auxiliary analog inputs can be boosted by 12 dB if enough headroom is available. Clipping may occur if the analog power supply is insufficient to cater for the required gain. ### 12.22 DAC CONFIGURATION REGISTER This register is used to control the DAC levels to the mixer. ### **TABLE 24. DAC (0x11h)** | Bits | Field | | Description | | |------|--------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------| | 4:0 | DAC_LEVEL | This programs the gain/attenuation applied to the DAC input to the mixer. (Note 24) | | | | | | DAC_LEVEL | Level (With Boost) | Level (Without Boost) | | | | 000002 | −34.5 dB | -46.5 dB | | | | 000012 | -33 dB | -45 dB | | | | 000102 | −31.5 dB | -43.5 dB | | | | 000112 | -30 dB | -42 dB | | | | 00100 to 11100 <sub>2</sub> | -28.5 dB to +7.5 dB | -40.5 dB to -4.5 dB | | | | 11101 <sub>2</sub> | +9 dB | −3 dB | | | | 111102 | +10.5 dB | −1.5 dB | | | | 11111 <sub>2</sub> | +12 dB | 0 dB | | 5 | DAC_BOOST | If set, the gain of the DAC inputs to | the mixer is increased by 12dB (se | ee above). | | 6 | DAC_MUTE | If set, the stereo DAC input is muted on the next zero crossing. | | | | 7 | USE_AUX_<br>LEVELS | If set, the gain of the DAC inputs is controlled by the AUX_LEFT and AUX_RIGHT registers, allowing a stereo balance to be applied. | | | Note 24: The output from the DAC is 1V RMS for a full scale digital input. This can be boosted by 12 dB if enough headroom is available. Clipping may occur if the analog power supply is insufficient to cater for the required gain. ### 12.23 CP\_OUTPUT CONFIGURATION REGISTER This register is used to control the differential cell phone output. (Note 25) ### TABLE 25. CP\_OUTPUT (0x12h) | Bit | Field | Description | | |-----|---------------|--------------------------------------------------------------------------------------------------------|--| | S | | | | | 0 | MIC_SELECT | If set, the microphone channel of the mixer is added to the CP_OUT output signal. | | | 1 | RIGHT_SELECT | If set, the right channel of the mixer is added to the CP_OUT output signal. | | | 2 | LEFT_SELECT | If set, the left channel of the mixer is added to the CP_OUT output signal. | | | 3 | CPO_MUTE | If set, the CPOUT output is muted. | | | 4 | MIC_NOISE_GAT | If this is set and NOISE_GATE_ON (register 0x08h) is enabled, the MIC to CPO path will be gated if the | | | | E | signal is determined to be noise by the AGC (that is, if the signal is below the set noise threshold). | | Note 25: The gain of cell phone output amplifier is 0 dB. ### 12.24 AUX\_OUTPUT CONFIGURATION REGISTER This register is used to control the differential auxiliary output. (Note 26) ### TABLE 26. AUX\_OUTPUT (0x13h) | Bits | Field | Description | |------|--------------|------------------------------------------------------------------------------------------| | 0 | CPI_SELECT | If set, the cell phone input channel of the mixer is added to the AUX_OUT output signal. | | 1 | RIGHT_SELECT | If set, the right channel of the mixer is added to the AUX_OUT output signal. | | 2 | LEFT_SELECT | If set, the left channel of the mixer is added to the AUX_OUT output signal. | | 3 | AUX_MUTE | If set, the AUX_OUT output is muted. | Note 26: The gain of the auxiliary output amplifier is 0 dB. If a second (external) loudspeaker amplifier is to be used its gain should be set to 12 dB to match the onboard loudspeaker amplifier gain. ### 12.25 LS\_OUTPUT CONFIGURATION REGISTER This register is used to control the loudspeaker output. (Note 27) ### TABLE 27. LS\_OUTPUT (0x14h) | Bits | Field | Description | |------|--------------|----------------------------------------------------------------------------------------------| | 0 | CPI_SELECT | If set, the cell phone input channel of the mixer is added to the loudspeaker output signal. | | 1 | RIGHT_SELECT | If set, the right channel of the mixer is added to the loudspeaker output signal. | | 2 | LEFT_SELECT | If set, the left channel of the mixer is added to the loudspeaker output signal. | | 3 | LS_MUTE | If set, the loudspeaker output is muted. | | 4 | RSVD | Reserved. | Note 27: The gain of the loudspeaker output amplifier is 12 dB. ### 12.26 HP\_OUTPUT CONFIGURATION REGISTER This register is used to control the stereo headphone output. (Note 28) ### TABLE 28. HP\_OUTPUT (0x15h) | Bits | Field | Description | |------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | SIDETONE_SELECT | If set, the sidetone channel of the mixer is added to both of the headphone output signals. | | 1 | CPI_SELECT | If set, the cell phone input channel of the mixer is added to both of the headphone output signals. | | 2 | RIGHT_SELECT | If set, the right channel of the mixer is added to the headphone output. If the STEREO bit (0x00h) is set, the right channel is added to the right headphone output signal only. If the STEREO bit (0x00h) is cleared, it is added to both the right and left headphone output signals. | | 3 | LEFT_SELECT | If set, the left channel of the mixer is added to the headphone output. If the STEREO bit (0x00h) is set, the left channel is added to the left headphone output signal only. If the STEREO bit (0x00h) is cleared, it is added to both the right and left headphone output signals. | | 4 | HP_MUTE | If set, the headphone output is muted. | | 5 | STEREO | If set, the mixers assume that the signals on the left and right internal busses are highly correlated and when these signals are combined their levels are reduced by 6dB to allow enough headroom for them to be summed. | | 6 | OCL | If set, the part is placed in OCL (Output Capacitor Less) mode. | Note 28: The gain of the headphone output amplifier is -6 dB for the cell phone input channel and sidetone channel of the mixer. When the STEREO bit (0x00h) is set, headphone output amplifier gain is -6 dB for the left and right channel. When the STEREO bit (0x00h) is cleared, the headphone output amplifier gain is -12 dB for the left and right channel (to allow enough headroom for adding them and routing them to both headphone amplifiers). ### 12.27 EP OUTPUT CONFIGURATION REGISTER This register is used to control the mono earpiece output. (Note 29) ### TABLE 29. EP\_OUTPUT (0x16h) | Bits | Field | Description | |------|-----------------|-------------------------------------------------------------------------------------------| | 0 | SIDETONE_SELECT | If set, the sidetone channel of the mixer is added to the earpiece output signal. | | 1 | CPI_SELECT | If set, the cell phone input channel of the mixer is added to the earpiece output signal. | | 2 | RIGHT_SELECT | If set, the right channel of the mixer is added to the earpiece output signal. | | 3 | LEFT_SELECT | If set, the left channel of the mixer is added to the earpiece output signal. | | 4 | EP_MUTE | If set, the earpiece output is muted. | Note 29: The gain of the earpiece output amplifier is 6 dB. ### 12.28 DETECT CONFIGURATION REGISTER This register is used to control the headset detection system. ### TABLE 30. DETECT (0x17h) | Bits | Field | Descr | ription | | |------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--| | 0 | DET_INT | If set, an IRQ is raised when a change is detected in the headset status. Clearing this bit will clear an IRQ that has been triggered by the headset detect. | | | | 1 | BTN_INT | If set, an IRQ is raised when the headset button is pretriggered by a button event. | essed. Clearing this bit will clear an IRQ that has been | | | 2 | TEMP_INT | If set, an IRQ is raised during a temperature event. The LM49370 will still automatically cycle the class AB power amplifiers off if the internal temperature is too high. This bit should not be set whenever the class D amplifier is turned on. Clearing this bit will clear an IRQ that has been triggered by a temperature event. | | | | 6:3 | HS_<br>DBNC_TIME | This sets the time used for debouncing the analog s insertion/removal of a headset. | ignals from the detection inputs used to sense the | | | | | HS_DBNC_TIME | Time (ms) | | | | | 00002 | 0 | | | | | 00012 | 8 | | | | | 00102 | 16 | | | | | 00112 | 32 | | | | | 01002 | 48 | | | | | 01012 | 64 | | | | | 01102 | 96 | | | | | 01112 | 128 | | | | | 10002 | 192 | | | | | 1001 <sub>2</sub> | 256 | | | | | 10102 | 384 | | | | | 10112 | 512 | | | | | 11002 | 768 | | | | | 11012 | 1024 | | | | | 11102 | 1536 | | | | | 11112 | 2048 | | #### 12.29 HEADSET DETECT OVERVIEW The LM49370 has built in monitors to automatically detect headset insertion or removal. The detection scheme can differentiate between mono, stereo, mono-cellular and stereo-cellular headsets. Upon detection of headset insertion or removal, the LM49370 updates read-only bit 0 - headset absence/presence, bit 1- mono/stereo headset and bit 2 - headset without mic / with mic, of the STATUS register (0x18h). Headset insertion/removal and headset type can also be detected in standby mode; this consumes no analog supply current when the headset is absent. The LM49370 can be programmed to raise an interrupt (set the IRQ pin high) when headset insert/removal is sensed by setting bit 0 of DETECT (0x17h). When headset detection is enabled in active mode and a headset is not detected, the HPL\_OUT and HPR\_OUT amplifiers will be disabled (switched off for capless mode and muted for AC-coupled mode) and the EXT\_BIAS pin will be disconnected from the MIC\_BIAS amplifier, irrespective of control register settings. The LM49370 also has the capability to detect button press, when a button is present on the headset microphone. Both parallel button-type (in parallel with the headset microphone, default value) and series button-type (in series with the headset microphone) can be detected; the button type used needs to be defined in bit 3 of MIC\_2 (0x0Ch). Button press can also be detected in stand-by mode; this consumes 10 $\mu$ A of analog supply current for a series type push button and 100 $\mu$ A for a parallel type push button. Upon button press, the LM49370 updates bit 3 of STATUS (0x18h). In active OCL mode, with internal microphone selected (INT\_EXT = 0; (reg 0x0Bh)), if a parallel pushbutton headset is inserted into the system, INT\_EXT must be set high before BTN (bit 3 of STATUS (0x18h)) can be read. The LM49370 can also be programmed to raise an interrupt on the IRQ pin when button press is sensed by setting bit 1 of DETECT (0x17h). The LM49370 provides debounce programmability for headset and button detect. Debounce programmability can be used to reject glitches generated, and hence avoid false detection, while inserting/removing a headset or pressing a button. Headset insert/removal debounce time is defined by HS\_DBNC\_TIME; bits 6:3 of DETECT (0x17h). Parallel button press debounce time is defined by BTN\_DBNC\_TIME; bits 5:4 of MIC\_2 (0x0Ch). Note that since the first effect of a series button press (microphone disconnected) is indistinguishable from headset removal, the debounce time for series button press in defined by HS\_DBNC\_TIME. Headset and push button detection can be enabled by setting CHIP\_MODE 0; bit 0 of BASIC (0x00h). For reliable headset / push button detection all following bits should be defined before enabling the headset detection system: - 1) the OCL-bit (AC-Coupled / Capless headphone interface (bit 6 of HP OUTPUT (0x15h)) - 2) the headset insert/removal debounce settings (bit 6:3 of DETECT (0x17h)) - 3) the BTN TYPE-bit (Parallel / Series push button type (bit 3 of MIC 2 (0x0Ch)) - 4) the parallel push button debounce settings (bit 5:4 of MIC\_2 (0x0Ch)) Figure 8 shows terminal connections and jack configuration for various headsets. Care should be taken to avoid any DC path from the MIC\_DET pin to ground when a headset is not inserted. FIGURE 8. Headset Configurations Supported by the LM49370 The wiring of the headset jack to the LM49370 will depend on the intended mode of the headphone amplifier: FIGURE 9. Connection of Headset Jack to LM49370 Depends on the Mode of the Headphone Amplifier. ### 12.30 STATUS REGISTER This register is used to report the status of the device. ### TABLE 31. STATUS (0x18h) | Bits | Field | Description | |------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | HEADSET | This field is high when headset presence is detected (only valid if the detection system is enabled). (Note 30) | | 1 | STEREO_<br>HEADSET | This field is high when a headset with stereo speakers is detected (only valid if the detection system is enabled). (Note 30) | | 2 | MIC | This field is high when a headset with a microphone is detected (only valid if the detection system is enabled). (Note 30) | | 3 | BTN | This field is high when the button on the headset is pressed (only valid if the detection system is enabled). IRQ is cleared when the button has been released <b>and</b> this register has been written to. (Note 31) | | 4 | TEMP | If this field is high then a temperature event has occurred (write to this register to clear IRQ). This field will stay high even when the IRQ is cleared so long as the event occurs. This bit is only valid whenever the loudspeaker amplifier is turned off. (Note 31) | | 5 | GPIN1 | When GPIO_SEL is set to a readable configuration a digital input on GPIO1 can be read back here. | | 6 | GPIN2 | When GPIO_SEL is set to a readable configuration, a digital input on the relevant GPIO can be read back here. | Note 30: The detection IRQ is cleared when this register has been written to. Note 31: This field is cleared whenever the STATUS (0x18h) register has been written to. ### 12.31 3D CONFIGURATION REGISTER This register is used to control the configuration of the 3D circuit. ### TABLE 32. 3D (0x19h) | Bits | Field | | Description | | | |------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0 | 3D_ENB | Setting this bit enables the 3D effect. When cleared to zero, the 3D effect is disabled and the 3D module then passes the I <sup>2</sup> S left and right channel inputs to the DAC unchanged. The stereo AUX inputs are unaffected by the 3D module. | | | | | 1 | 3D_TYPE | This bit selects between type 1 and type 2 3D sound effect. Clearing this bit to zero selects type 1 effer and setting it to one selects type 2. Type1: Rout = Ri-G*Lout3d, Lout = Li-G*Rout3d Type2: Rout = -Ri-G*Lout3d, Lout = Li+G*Rout3d where, Ri = Right I <sup>2</sup> S channel input Li = Left I <sup>2</sup> S channel input G = 3D gain level (Mix ratio) Rout3d = Ri filtered through a high-pass filter with a corner frequency controlled by FREQ Lout3d = Li filtered through a high-pass filter with a corner frequency controlled by FREQ | | | | | 3:2 | LEVEL | This programs the level of 3D effect that is applied. | | | | | | | | LEVEL | | | | | | 002 | 25% | | | | | | 012 | 37.5% | | | | | | 102 | 50% | | | | | | 112 | 75% | | | | 5:4 | FREQ | This programs the HP | F rolloff (-3dB) frequency of the 3D effect. | | | | | | | FREQ | | | | | | 002 | 0Hz | | | | | | 012 | 300Hz | | | | | | 102 | 600Hz | | | | | | 112 | 900Hz | | | | 6 | ATTENUATE | bit to one attenuates the This may be appropriate adding the same polar | o maintains the level of the left and right input channels at the output. Setting this ne output level by 50%. Ite for high level audio inputs when type 2 3D effect is used. Type 2 effect involves ity of left and right inputs to give the final outputs. Type 2 effect has the potential condition, however this bit offers an alternative to clipping. | | | | 7 | CUST_COMP | If set, the DAC compensation filter may be programmed by the user through registers (0x20h) to(0x25h). Otherwise, the defaults are used. | | | | ### 12.32 I2S PORT MODE CONFIGURATION REGISTER This register is used to control the audio data interfaces. TABLE 33. I2S Mode (0x1Ah) | Bits | Field | Description | | | | |------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|--| | 0 | I2S_OUT_ENB | If set, the I <sup>2</sup> S output bus is enabled. If cleared, the I <sup>2</sup> S output will be tristate and all RX clocks will be gated. | | | | | 1 | I2S_IN_ENB | If set, the I2S input is | enabled. If this bit cleared, the I2S input is ignored and all TX clocks gated. | | | | 2 | I2S_MODE | This programs the fo | rmat of the I2S interface. | | | | | | | Definition | | | | | | 0 | Normal | | | | | | 1 | Left Justified | | | | 3 | I2S_STEREO_REVERSE | If set, the left and right channels are reversed. | | | | | | | | Operation | | | | | | 0 | Normal | | | | | | 1 | Reversed | | | | 4 | I2S_WS_MS | If set, I2S_WS generation is enabled and is Master. If cleared, I2S_WS acts as slave. | | | | | 6:5 | I2S_WS_GEN_MODE | This programs the I <sup>2</sup> S word length. | | | | | | | | Bits/Word | | | | | | 002 | 16 | | | | | | 012 | 25 | | | | | | 102 | 32 | | | | | | 112 | _ | | | | 7 | I2S_WORD_ORDER | This bit alters the RX is set: left then right. | phasing of left and right channels. If this bit is cleared: right then left. If this bit | | | **I2S Audio Port CLOCK/SYNC Options** ### 12.33 I2S PORT CLOCK CONFIGURATION REGISTER This register is used to control the audio data interfaces. ### TABLE 34. I2S Clock (0x1Bh) | Bit<br>s | Field | Description | | | | |----------|--------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------|--| | 0 | I2S_CLOCK_MS | If set, then I2S clock generation is enabled and is Master. If this bit is cleared, then the I2S clock is | | | | | | | driven by the device slave. | | | | | 1 | I2S_CLOCK_SOURCE | This selects the source of the cloc | k to be used by the I2S clo | ock generator. | | | | | I2S_CLOCK_SOURCE | Clo | ck is source from | | | | | 0 | DAG | C (from R divider) | | | | | 1 | ADO | C (from Q divider) | | | 5:2 | I2S_CLOCK_GEN_MODE | | | by I2S_CLOCK_SOURCE. This divided | | | | | clock is used to generate I2S_CLk | · | , <del>`</del> | | | | | Value | Divide By | Ratio | | | | | 00002 | 1 | | | | | | 00012 | 2 | | | | | | 00102 | 4 | | | | | | 00112 | 6 | | | | | | 01002 | 8 | | | | | | 01012 | 10 | | | | | | 01102 | 16 | | | | | | 01112 | 20 | _ | | | | | 10002 | 2.5 | 2/5 | | | | | 1001 <sub>2</sub> | 3 | 1/3 | | | | | 10102 | 3.90625 | 32/125 | | | | | 1011 <sub>2</sub> | 5 | 25/125 | | | | | 11002 | 7.8125 | 16/125 | | | | | 1101 <sub>2</sub> | _ | _ | | | | | 11102 | _ | _ | | | | | 11112 | _ | _ | | | 7:6 | PCM_SYNC_WIDTH | This programs the width of the PC | M sync signal. | | | | | | | Genera | ted SYNC Looks like: | | | | | 002 | 1 bit (Used | d for Short PCM Modes) | | | | | 012 | 4 bits (Use | d for Long PCM Modes) | | | | | 102 | 8 bits (Use | d for Long PCM Modes) | | | | | 112 | , | ed for Long PCM Modes) | | | | | | Should not be set | if the bits/word is less than 16. | | Note 32: For DAC\_MODE = '00', '10', '11', DAC\_CLOCK is the clock at the output of the R divider. For DAC\_MODE = '01', DAC\_CLOCK is a divided by two version of the clock at the output of the R divider. #### 12.34 DIGITAL AUDIO DATA FORMATS I<sup>2</sup>S master mode can only be used when the DAC is enabled unless the FORCE\_RQ bit is set. PCM Master mode can only be used when the ADC is enabled, unless the FORCE\_RQ bit is set. If the PCM receiver interface is operated in slave mode the clock and sync should be enabled at the same time because the PCM receiver uses the first PCM frame to calculate the PCM interface format. This format can not be changed unless a soft reset is issued. Operating the LM49370 in master mode eliminates the risk of sample rate mismatch between the data converters and the audio interfaces. In slave mode, the PCM and I2S receivers only record the 1st 16 and 18 bits of the serial words respectively. The I2S and PCM formats are as followed: FIGURE 10. I<sup>2</sup>S Serial Data Format (Default Mode) FIGURE 11. I2S Serial Data Format (Left Justified) FIGURE 12. PCM Serial Data Format (16 bit Slave Example) 51 www.national.com 20191716 ### 12.35 PCM PORT MODE CONFIGURATION REGISTER This register is used to control the audio data interfaces. ### TABLE 35. PCM MODE (0x1Ch) | Bits | Field | Description | | | |------|------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------|--| | 0 | PCM_OUT_ENB | If set, the PCM output bus is enabled. If this bit is cleared, thr PCM output will be tristate and all RX clocks will be gated. | | | | 1 | PCM_IN_ENB | If set, the PCM input is enabled. If this bit is cleared, the PCM input is ignored and TX clocks are generated. | | | | 3 | PCM_CLOCK_SOURCE | DAC or ADC Clock 0 = DAC, 1 = | ADC (Note 32) | | | 4 | PCM_SYNC_MS | If set, PCM_SYNC generation is enabled and is driven by the device (Master). | | | | 5 | PCM_SDO_LSB_HZ | If set, when the PCM port has run out of bits to transmit, it will tristate the SDO output. | | | | 6 | PCM_COMPAND | If set, the data sent to the PCM port is companded and the PCM data received by the PCM receiver is treated as companded data. | | | | 7 | PCM_ALAW_µLAW | If PCM_ COMPAND is set, then the data across the PCM interface to the DAC and from the ADC is companded as follows: | | | | | | PCM_ALAW_µLAW Commanding Type | | | | | | 0 | μ-LAW | | | | | 1 | A-Law | | FIGURE 13. PCM Audio Port CLOCK/SYNC Options ### 12.36 PCM PORT CLOCK CONFIGURATION REGISTER This register is used to control the configuration of audio data interfaces. TABLE 36. PCM Clock (0x1Dh) | Bits | Field | | Description | | |------|---------------|---------------------------------------------|--------------------------------|-----------------------------| | 3:0 | PCM_CLOCK_ | This programs a clock divider tha | | | | | GEN_MODE | (0x1Ch). The divided clock is use | <del></del> | ter mode. (Note 32) | | | | Value | Divide By | Ratio | | | | 00002 | 1 | | | | | 0001 <sub>2</sub> | 2 | | | | | 00102 | 4 | | | | | 0011 <sub>2</sub> | 6 | | | | | 01002 | 8 | | | | | 01012 | 10 | | | | | 01102 | 16 | | | | | 01112 | 20 | _ | | | | 10002 | 2.5 | 2/5 | | | | 1001 <sub>2</sub> | 3 | 1/3 | | | | 10102 | 3.90625 | 32/125 | | | | 1011 <sub>2</sub> | 5 | 25/125 | | | | 11002 | 7.8125 | 16/125 | | | | 1101 <sub>2</sub> | _ | _ | | | | 11102 | _ | _ | | | | 1111 <sub>2</sub> | _ | _ | | 6:4 | PCM_SYNC_MODE | This programs a clock divider tha PCM_SYNC. | t divides PCM_CLK. The divided | I clock is used to generate | | | | Valve | Divid | de By | | | | 0002 | | 8 | | | | 0012 | 1 | 16 | | | | 0102 | 2 | 25 | | | | 0112 | 3 | 32 | | | | 1002 | 6 | 64 | | | | 101 <sub>2</sub> | 1: | 28 | | | | 1102 | _ | _ | | | | 111 <sub>2</sub> | _ | | ### 12.37 SRC CONFIGURATION REGISTER This register is used to control the configuration of the Digital Routing interfaces. (Note 33) TABLE 37. Bridges (0x1Eh) | Bits | Field | Des | scription | | |------|---------------|-----------------------------------------------------|--------------------------------|--| | 0 | PCM_TX_SEL | This controls the data sent to the PCM transmitter. | | | | | | PCM_TX_SEL | Source | | | | | 0 | ADC | | | | | 1 | MONO SUM Circuit | | | 2:1 | I2S_TX_SEL | This controls the data sent to the I2S transm | itter. | | | | | I2S_TX_SEL | Source | | | | | 002 | ADC | | | | | 012 | PCM Receiver | | | | | 102 | DAC Interpolator (oversampled) | | | | | 112 | Disabled | | | 4:3 | DAC_INPUT_SEL | This controls the data sent to the DAC. | | | | | | DAC_INPUT_SEL | Source | | | | | 002 | I2S Receiver (In stereo) | | | | | 012 | PCM Receiver (Dual Mono) | | | | | 102 | ADC | | | | | 112 | Disabled | | | 5 | MONO_SUM_SEL | This controls the data sent to the Stereo to M | Mono Converter | | | | | MONO_SUM_SEL | Source | | | | | 0 | DAC Interpolated Output | | | | | 1 | I2S Receiver Output | | | 7:6 | MONO_SUM_MODE | This controls the operation of the Stereo to N | Mono Converter. | | | | | MONO_SUM_ MODE | Operation | | | | | 002 | (Left + Right)/2 | | | | | 012 | Left | | | | | 102 | Right | | | | | 112 | (Left + Right)/2 | | Note 33: Please refer to the Application Note AN-1591 for the detailed discussion on how to use the I<sup>2</sup>S to PCM Bridge. FIGURE 14. I2S to PCM Bridge #### 12.38 GPIO CONFIGURATION REGISTER This register is used to control the GPIOs and to control the digital signal routing when using the ADC and DAC to perform sample rate conversion. TABLE 38. GPIO Control (0x1Fh) | Bits | Field | | Description | | |------|--------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------| | 2:0 | GPIO_1_SEL | This configures the GPIO_1 pin. | | | | | | GPIO_1_SEL | Does What? | Direction | | | | 0002 | Disable | HiZ | | | | 0012 | SPI_SDO | Output | | | | 0102 | Output 0 | Output | | | | 0112 | Output 1 | Output | | | | 1002 | Read | Input | | | | 1012 | Class D Enable | Output | | | | 1102 | AUX Enable | Output | | | | 1112 | Dig_Mic_Data | Input | | 5:3 | GPIO_2_SEL | This configures the GPIO_2 pin. | | | | | | GPIO_2_SEL | Does What? | Direction | | | | 0002 | Disable | HiZ | | | | 0012 | SPI_SDO | Output | | | | 0102 | Output 0 | Output | | | | 0112 | Output 1 | Output | | | | 1002 | Read | Input | | | | 1012 | Class D Enable | Output | | | | 1102 | Dig_Mic L Clock | Output | | | | 1112 | Dig_Mic R Clock | Output | | 6 | ADC_SRC_MODE | If set, the ADC analog is disabled and the digital is enabled, using the resampler input. | | | | 7 | DAC_SRC_MODE | This does not have to be set to use DAC in SRC mode, but should be set if the user wishes to disable the DAC analog to save power. | | | ### 12.39 DAC PATH COMPENSATION FIR CONFIGURATION REGISTERS To allow for compensation of roll off in the DAC and analog filter sections an FIR compensation filter is applied to the DAC input data at the original sample rate. Since the DAC can operate at different over sampling ratios the FIR compensation filter is programmable. By default the filter applies approx 2dB of compensation at 20kHz. 5 taps is sufficient to allow passband equalization and ripple cancellation to around +/0.01dB. The filter can also be used for precise digital gain and simple tone controls although a DSP or CPU should be used for more powerful tone control if required. As the FIR filter must always be phase linear, the coefficients are symmetrical. Coefficients C0, C1, and C2 are programmable, C3 is equal to C1 and C4 is equal to C0. The maximum power of this filter must not exceed that of the examples given below: **FIGURE 15. FIR Consumption Filter Taps** | Sample Rate | DAC_MODE | C0 | C1 | C2 | C3 | C4 | |-------------|----------|-----|-------|-------|-------|-----| | 48kHz | 00 | 334 | -2291 | 26984 | -2291 | 343 | | 48kHz | 01 | 61 | -371 | 25699 | -371 | 61 | For DAC\_MODE = '00 and '01', the defaults should be sufficient; but for DAC\_MODE = '10' and '11', care should be taken to ensure the widest bandwidth is available without requiring such a large attenuation at DC that inband noise becomes audible. ### TABLE 39. Compensation Filter C0 LSBs (0x20h) | Bits | Field | Description | |------|--------|----------------------| | 7:0 | C0_LSB | Bits 7:0 of C0[15:0] | ### TABLE 40. Compensation Filter C0 MSBs (0x21h) | Bits | Field | Description | |------|--------|-----------------------| | 7:0 | C0_MSB | Bits 15:8 of C0[15:0] | ### TABLE 41. Compensation Filter C1 LSBs (0x22h) | Bits | Field | Description | |------|--------|----------------------| | 7:0 | C1_LSB | Bits 7:0 of C1[15:0] | ### TABLE 42. Compensation Filter C1 MSBs (0x23h) | Bits | Field | Description | |------|--------|-----------------------| | 7:0 | C1_MSB | Bits 15:8 of C1[15:0] | ### TABLE 43. Compensation Filter C2 LSBs (0x24h) | Bits | Field | Description | |------|--------|----------------------| | 7:0 | C2_LSB | Bits 7:0 of C2[15:0] | ### TABLE 44. Compensation Filter C2 MSBs (0x25h) | Bits | Field | Description | |------|--------|-----------------------| | 7:0 | C2_MSB | Bits 15:8 of C2[15:0] | ### 13.0 Typical Performance Characteristics (For all performance curves $AV_{DD}$ refers to the voltage applied to the $A\_V_{DD}$ and $LS\_V_{DD}$ pins. $DV_{DD}$ refers to the voltage applied to the $D\_V_{DD}$ and $PLL\_V_{DD}$ pins; $AV_{DD} = 3.3V$ and $DV_{DD} = 3.3V$ unless otherwise specified. ## Stereo DAC Frequency Response $f_S = 8kHz$ 20191701 ## Stereo DAC Frequency Response $f_S = 16kHz$ Stereo DAC Frequency Response Stereo DAC Frequency Response Zoom $\rm f_S = 8kHz$ 20191702 ## Stereo DAC Frequency Response Zoom $f_S = 16kHz$ 20191704 ## Stereo DAC Frequency Response Zoom $f_S = 24kHz$ 20191708 ## Stereo DAC Frequency Response $f_S = 32kHz$ 20191711 ## Stereo DAC Frequency Response $f_S = 48kHz$ 20191718 ### THD+N vs Stereo DAC Input Voltage (0dB DAC, AUXOUT) 20191720 ### Stereo DAC Frequency Response Zoom $f_S = 32kHz$ 20191717 ## Stereo DAC Frequency Response Zoom $f_S = 48kHz$ 20191719 ### Stereo DAC Crosstalk (0dB DAC, HP SE) 20191721 ## $\begin{array}{c} \text{MONO ADC Frequency Response} \\ \textbf{f}_{S} = \textbf{8kHz}, \textbf{6dB MIC} \end{array}$ 20191722 ### MONO ADC Frequency Response $f_S = 8kHz$ , 36dB MIC MONO ADC Frequency Response $f_S = 16kHz, 6dB MIC$ 20191728 ### MONO ADC Frequency Response Zoom $f_S = 8kHz$ , 6dB MIC 20191725 ### MONO ADC Frequency Response Zoom $f_S = 8kHz, 36dB \ MIC$ 20191727 ## MONO ADC Frequency Response Zoom $f_S = 16kHz, 6dB \ MIC$ 20191729 ## MONO ADC Frequency Response $f_S = 16kHz$ , 36dB MIC 20191747 ### MONO ADC Frequency Response f<sub>S</sub> = 24kHz, 6dB MIC 20191749 ## MONO ADC Frequency Response $f_S = 24kHz$ , 36dB MIC 20191751 ## MONO ADC Frequency Response Zoom $f_S$ = 16kHz, 36dB MIC 20191748 ## MONO ADC Frequency Response Zoom $f_S = 24kHz, 6dB MIC$ 20191750 ## MONO ADC Frequency Response Zoom $\rm f_S$ = 24kHz, 36dB MIC 20191752 ## $\begin{array}{c} \text{MONO ADC Frequency Response} \\ \text{f}_{\text{S}} = 32 \text{kHz}, 6 \text{dB MIC} \end{array}$ 20191753 ## MONO ADC Frequency Response $f_S = 32kHz$ , 36dB MIC 20191755 20191757 # MONO ADC HPF Frequency Response $f_S = 8kHz, 36dB \ MIC$ (from left to right: HPF\_MODE '00', '10', '01') MONO ADC Frequency Response Zoom f<sub>S</sub> = 32kHz, 6dB MIC 20191754 MONO ADC Frequency Response Zoom $f_S$ = 32kHz, 36dB MIC 20191756 ## MONO ADC HPF Frequency Response f<sub>S</sub> = 16kHz, 36dB MIC (from left to right: HPF\_MODE '00', '10', '01') 20191758 # MONO ADC HPF Frequency Response ${\rm f_S}=24{\rm kHz},36{\rm dB}$ MIC (from left to right: HPF\_MODE '00', '10', '01') 20191759 # MONO ADC THD+N vs MIC Input Voltage (f<sub>S</sub> = 8kHz, 6dB MIC) MIC INPUT VOLTAGE (Vrms) 20191761 20191763 ## MONO ADC PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 6dB MIC MONO ADC HPF Frequency Response $\rm f_S$ = 32kHz, 36dB MIC (from left to right: HPF\_MODE '00', '10', '01') 20191760 ### MONO ADC THD+N vs MIC Input Voltage (f<sub>S</sub> = 8kHz, 36dB MIC) MIC INPUT VOLTAGE (Vrms) 20191762 ### MONO ADC PSRR vs Frequency AV<sub>DD</sub> = 5V, 6dB MIC 20191764 ### MONO ADC PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 36dB MIC 20191765 ### AUXOUT PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB AUX (AUX inputs terminated) FREQUENCY (Hz) 20191767 ### AUXOUT PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB CPI (CPI inputs terminated) 20191769 ## MONO ADC PSRR vs Frequency $AV_{DD} = 5V$ , 36dB MIC FREQUENCY (Hz) 20191766 ### AUXOUT PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB AUX (AUX inputs terminated) 20191768 ### AUXOUT PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB CPI (CPI inputs terminated) FREQUENCY (Hz) FREQUENCY (Hz) 20191770 #### AUXOUT PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB DAC (DAC inputs selected) FREQUENCY (Hz) 20191771 ### CPOUT PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB AUX (AUX inputs terminated) FREQUENCY (Hz) 20191773 ### CPOUT PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB DAC (DAC inputs selected) FREQUENCY (Hz) 20191775 #### AUXOUT PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB DAC (DAC inputs selected) FREQUENCY (Hz) 20191772 ### CPOUT PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB AUX (AUX inputs terminated) FREQUENCY (Hz) 20191774 ### CPOUT PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB DAC (DAC inputs selected) FREQUENCY (Hz) 20191776 #### Earpiece PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB AUX (AUX inputs terminated) FREQUENCY (Hz) 20191777 # Earpiece PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB CPI (CPI input terminated) FREQUENCY (Hz) 20191779 ### Earpiece PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB DAC (DAC input selected) 20191781 #### Earpiece PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB AUX (AUX inputs terminated) FREQUENCY (Hz) 20191778 ### Earpiece PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB CPI (CPI input terminated) FREQUENCY (Hz) 20191780 ### Earpiece PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB DAC (DAC input selected) FREQUENCY (Hz) 20191782 ## Headphone PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB AUX, OCL 1.2V (AUX inputs terminated) FREQUENCY (Hz) 20191783 # Headphone PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB CPI, OCL 1.2V (CPI input terminated) FREQUENCY (Hz) 20191785 ## Headphone PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB ADC, OCL 1.2V (DAC input selected) FREQUENCY (Hz) 20191787 #### Headphone PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB AUX, OCL 1.2V (AUX inputs terminated) FREQUENCY (Hz) 20191784 ### Headphone PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB CPI, OCL 1.2V (CPI input terminated) FREQUENCY (Hz) 20191786 ### Headphone PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB ADC, OCL 1.2V (DAC input selected) FREQUENCY (Hz) 20191788 # Headphone PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB AUX, OCL 1.5V (AUX inputs terminated) FREQUENCY (Hz) 20191789 # Headphone PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB CPI, OCL 1.5V (CPI input terminated) FREQUENCY (Hz) 20191791 20191793 ### Headphone PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB DAC, OCL 1.5V (DAC input selected) FREQUENCY (Hz) Headphone PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB AUX, OCL 1.5V (AUX inputs terminated) FREQUENCY (Hz) 20191790 # Headphone PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB CPI, OCL 1.5V (CPI input terminated) FREQUENCY (Hz) 20191792 ### Headphone PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB DAC, OCL 1.5V (DAC input selected) FREQUENCY (Hz) 20191794 ## Headphone PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB AUX, SE (AUX inputs terminated) FREQUENCY (Hz) 20191795 ### Headphone PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB CPI, SE (CPI input terminated) FREQUENCY (Hz) 20191797 ### Headphone PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB DAC, SE (DAC input selected) FREQUENCY (Hz) 20191799 #### Headphone PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB AUX, SE (AUX inputs terminated) FREQUENCY (Hz) 20191796 ### Headphone PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB CPI, SE (CPI input terminated) FREQUENCY (Hz) 20191798 ### Headphone PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB DAC, SE (DAC input selected) FREQUENCY (Hz) 201917a0 ### Loudspeaker PSRR vs Frequency $AV_{DD} = 3.3V$ , 0dB AUX (AUX inputs terminated) #### Loudspeaker PSRR vs Frequency $AV_{DD} = 3.3V$ , 0dB CPI (CPI input terminated) Loudspeaker PSRR vs Frequency AV<sub>DD</sub> = 3.3V, 0dB DAC 20191734 ### Loudspeaker PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB AUX (AUX inputs terminated) 20191731 #### Loudspeaker PSRR vs Frequency $AV_{DD} = 5V, 0dB CPI$ (CPI input terminated) 20191733 ### Loudspeaker PSRR vs Frequency AV<sub>DD</sub> = 5V, 0dB DAC (DAC input selected) 20191735 ## INT/EXT MICBIAS PSRR vs Frequency AV<sub>DD</sub> = 3.3V, MICBIAS = 2.0V , , 201917a1 ## INT/EXT MICBIAS PSRR vs Frequency AV<sub>DD</sub> = 3.3V, MICBIAS = 2.5V --/ ## $\begin{array}{c} \text{INT/EXT MICBIAS PSRR vs Frequency} \\ \text{AV}_{\text{DD}} = 3.3\text{V}, \text{MICBIAS} = 2.8\text{V} \end{array}$ 201917a5 ### INT/EXT MICBIAS PSRR vs Frequency AV<sub>DD</sub> = 5V, MICBIAS = 2.0V FREQUENCY (Hz) 201917a2 ## INT/EXT MICBIAS PSRR vs Frequency AV<sub>DD</sub> = 5V, MICBIAS = 2.5V FREQUENCY (Hz) 201917a4 ## FREQUENCY (Hz) 201917a6 ### INT/EXT MICBIAS PSRR vs Frequency AV<sub>DD</sub> = 5V, MICBIAS = 3.3V 201917a7 ## AUXOUT THD+N vs Frequency AV $_{\rm DD}$ = 5V, 0dB, V $_{\rm OUT}$ = 1V $_{\rm RMS}$ , 5k $\Omega$ CPOUT THD+N vs Frequency $AV_{DD} = 5V$ , 0dB, $V_{OUT} = 1V_{RMS}$ , $5k\Omega$ AUXOUT THD+N vs Frequency AV $_{\rm DD}$ = 3.3V, 0dB, V $_{\rm OUT}$ = 1V $_{\rm RMS}$ , 5k $\Omega$ 201917a8 CPOUT THD+N vs Frequency $AV_{DD} = 3.3V$ , 0dB, $V_{OUT} = 1V_{RMS}$ , $5k\Omega$ 201917b0 Earpiece THD+N vs Frequency $AV_{DD} = 3.3V, 0dB, P_{OUT} = 500mW, 32\Omega$ 201917b2 ### Earpiece THD+N vs Frequency $AV_{DD}$ = 5V, 0dB, $P_{OUT}$ = 50mW, 32 $\Omega$ 201917b3 ## Headphone THD+N vs Frequency $AV_{DD} = 5V$ , OCL 1.5V, 0dB $P_{OUT} = 10 mW$ , $32\Omega$ 201917b5 ## Headphone THD+N vs Frequency $AV_{DD} = 5V$ , OCL 1.2V, 0dB $P_{OUT} = 10 mW$ , $32\Omega$ 201917b7 ## $\begin{array}{l} \text{Headphone THD+N vs Frequency} \\ \text{AV}_{\text{DD}} = 3.3\text{V, OCL 1.5V, 0dB} \\ \text{P}_{\text{OUT}} = 7.5\text{mW, } 32\Omega \end{array}$ 201917b4 ## Headphone THD+N vs Frequency $AV_{DD} = 3.3V$ , OCL 1.2V, 0dB $P_{OUT} = 7.5mW$ , $32\Omega$ 201917b6 #### Headphone THD+N vs Frequency AV<sub>DD</sub> = 3.3V, SE, 0dB 201917b8 ## Headphone THD+N vs Frequency $AV_{DD} = 5V$ , SE, 0dB $P_{OUT} = 10$ mW, $32\Omega$ 201917b9 ### Loudspeaker THD+N vs Frequency $AV_{DD} = 5V$ , $P_{OUT} = 400mW$ $15\mu H + 8\Omega + 15\mu H$ 20191737 ## Earpiece THD+N vs Output Power $AV_{DD}$ = 5V, 0dB AUX $f_{OUT}$ = 1kHz, $16\Omega$ 201917c1 ### Loudspeaker THD+N vs Frequency $AV_{DD} = 3.3V$ , $P_{OUT} = 400mW$ $15\mu H + 8\Omega + 15\mu H$ 20191736 ### Earpiece THD+N vs Output Power $AV_{DD} = 3.3V$ , 0dB AUX $f_{OUT} = 1kHz$ , $16\Omega$ 201917c0 ## Earpiece THD+N vs Output Power $AV_{DD} = 3.3V$ , 0dB AUX $f_{OUT} = 1kHz$ , $32\Omega$ 201917c2 ## Earpiece THD+N vs Output Power $AV_{DD}$ = 5V, 0dB AUX $f_{OUT}$ = 1kHz, $32\Omega$ 201917c3 # Earpiece THD+N vs Output Power $AV_{DD} = 5V$ , 0dB CPI $f_{OUT} = 1kHz$ , $16\Omega$ 201917c5 ## Earpiece THD+N vs Output Power $\begin{array}{l} \text{AV}_{DD} = 5\text{V, 0dB CPI} \\ \text{f}_{OUT} = 1\text{kHz, } 32\Omega \end{array}$ 201917c7 ### Earpiece THD+N vs Output Power $AV_{DD} = 3.3V$ , 0dB CPI $f_{OUT} = 1kHz$ , $16\Omega$ 201917c4 ### Earpiece THD+N vs Output Power $AV_{DD}$ = 3.3V, 0dB CPI $f_{OUT}$ = 1kHz, $32\Omega$ 201917c6 ## Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.2V, 0dB DAC $f_{OUT} = 1kHz$ , $16\Omega$ 201917c8 ### Headphone THD+N vs Output Power $AV_{DD} = 5V$ , OCL 1.2V, 0dB DAC $f_{OUT} = 1kHz$ , $16\Omega$ 201917c9 ## Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.2V, 0dB DAC $f_{OUT}$ = 1kHz, $32\Omega$ 201917d1 # Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.2V, 12dB DAC $f_{OUT}$ = 1kHz, $16\Omega$ 201917d3 ### Headphone THD+N vs Output Power $AV_{DD}$ = 3.3V, OCL 1.2V, 0dB DAC $f_{OUT}$ = 1kHz, $32\Omega$ 20191740 ## Headphone THD+N vs Output Power AV<sub>DD</sub> = 3.3V, OCL 1.2V, 12dB DAC $f_{OUT} = 1 kHz, \, 16\Omega$ 201917d2 # Headphone THD+N vs Output Power AV<sub>DD</sub> = 3.3V, OCL 1.2V, 12dB DAC $f_{OUT}$ = 1kHz, $32\Omega$ 201917d4 ### Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.2V, 12dB DAC $f_{OUT}$ = 1kHz, $32\Omega$ 201917d5 ## Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.5V, 0dB DAC $f_{OUT}$ = 1kHz, $16\Omega$ OUTPUT POWER (W) 201917d7 # Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.5V, 0dB DAC $f_{OUT}$ = 1kHz, $32\Omega$ 201917d9 ### Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.5V, 0dB DAC $f_{OUT} = 1kHz$ , $16\Omega$ 01917d6 ## Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.5V, 0dB DAC $f_{OUT} = 1kHz$ , $32\Omega$ 201917d8 ### Headphone THD+N vs Output Power AV<sub>DD</sub> = 3.3V, OCL 1.5V, 12dB DAC $f_{OUT}$ = 1kHz, $16\Omega$ 201917e0 ### Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.5V, 12dB DAC $f_{OUT}$ = 1kHz, $16\Omega$ 201917e ## Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.5V, 12dB DAC $f_{OUT}$ = 1kHz, $32\Omega$ 201917e3 201917e5 # Headphone THD+N vs Output Power $AV_{DD}$ = 5V, SE, 0dB DAC $f_{OUT}$ = 1kHz, $16\Omega$ ### Headphone THD+N vs Output Power AV<sub>DD</sub> = 3.3V, OCL 1.5V, 12dB DAC 201917e2 # Headphone THD+N vs Output Power $AV_{DD}$ = 3.3V, SE, 0dB DAC $f_{OUT}$ = 1kHz, $16\Omega$ 201917e4 # Headphone THD+N vs Output Power $AV_{DD}$ = 3.3V, SE, 0dB DAC $f_{OUT}$ = 1kHz, $32\Omega$ OUTPUT POWER (W) 201917e6 ## Headphone THD+N vs Output Power $AV_{DD} = 5V$ , SE, 0dB DAC $f_{OUT} = 1kHz$ , $32\Omega$ 201917e7 ## Headphone THD+N vs Output Power $AV_{DD}$ = 5V, SE, 12dB DAC $f_{OUT}$ = 1kHz, $16\Omega$ 201917e9 # Headphone THD+N vs Output Power $AV_{DD}$ = 5V, SE, 12dB DAC $f_{OUT}$ = 1kHz, $32\Omega$ 201917f1 ### Headphone THD+N vs Output Power $AV_{DD}$ = 3.3V, SE, 12dB DAC $f_{OUT}$ = 1kHz, 16 $\Omega$ 201917e8 # Headphone THD+N vs Output Power $AV_{DD}$ = 3.3V, SE, 12dB DAC $f_{OUT}$ = 1kHz, 32 $\Omega$ 201917f0 # Headphone THD+N vs Output Power $AV_{DD}$ = 3.3V, OCL 1.2V, 0dB AUX $f_{OUT}$ = 1kHz, $16\Omega$ 201917f2 #### Headphone THD+N vs Output Power AV<sub>DD</sub> = 3.3V, OCL 1.2V, 12dB AUX $f_{OUT} = 1kHz, 16\Omega$ ### Headphone THD+N vs Output Power $AV_{DD} = 5V$ , OCL 1.2V, 12dB AUX $f_{OUT} = 1kHz, 16\Omega$ 201917f5 ### Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.2V, 12dB AUX $f_{OUT} = 1kHz, 32\Omega$ Headphone THD+N vs Output Power AV<sub>DD</sub> = 5V, OCL 1.2V, 0dB AUX ### Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.2V, 0dB AUX $f_{OUT} = 1kHz, 32\Omega$ 201917f6 ### Headphone THD+N vs Output Power $AV_{DD} = 5V$ , OCL 1.2V, 0dB AUX $f_{OUT} = 1kHz, 32\Omega$ 201917f8 ## Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.2V, 12dB AUX $f_{OUT}$ = 1kHz, $32\Omega$ 201917f9 # Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.2V, 0dB CPI $f_{OUT}$ = 1kHz, $16\Omega$ 201917g1 #### Headphone THD+N vs Output Power AV<sub>DD</sub> = 5V, OCL 1.2V, 0dB CPI 201917g3 ### Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.2V, 0dB CPI $f_{OUT} = 1 \text{kHz}$ , $16\Omega$ 201917a0 ## Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.2V, 0dB CPI $f_{OUT} = 1kHz, 32\Omega$ 201917g2 # Headphone THD+N vs Output Power $AV_{DD}$ = 3.3V, OCL 1.5V, 0dB AUX $f_{OUT}$ = 1kHz, $16\Omega$ 201917g4 #### Headphone THD+N vs Output Power AV<sub>DD</sub> = 3.3V, OCL 1.5V, 12dB AUX $f_{OUT} = 1kHz, 16\Omega$ ### Headphone THD+N vs Output Power $AV_{DD} = 5V$ , OCL 1.5V, 12dB AUX $f_{OUT} = 1kHz, 16\Omega$ 201917g7 ### Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.5V, 12dB AUX $f_{OUT} = 1kHz, 32\Omega$ Headphone THD+N vs Output Power AV<sub>DD</sub> = 5V, OCL 1.5V, 0dB AUX ### Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.5V, 0dB AUX $f_{OUT} = 1kHz, 32\Omega$ 201917q8 ### Headphone THD+N vs Output Power $AV_{DD} = 5V$ , OCL 1.5V, 0dB AUX $f_{OUT} = 1kHz, 32\Omega$ 201917h0 ## Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.5V, 12dB AUX $f_{OUT}$ = 1kHz, $32\Omega$ 201017h ## Headphone THD+N vs Output Power $AV_{DD}$ = 5V, OCL 1.5V, 0dB CPI $f_{OUT}$ = 1kHz, $16\Omega$ 201917h3 ### Headphone THD+N vs Output Power AV<sub>DD</sub> = 5V, OCL 1.5V, 0dB CPI 201917h5 ## Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.5V, 0dB CPI $f_{OUT} = 1 \text{kHz}$ , $16\Omega$ 201017h2 ## Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , OCL 1.5V, 0dB CPI $f_{OUT} = 1kHz$ , $32\Omega$ 201917h4 ## Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , SE, 0dB AUX $f_{OUT} = 1kHz$ , $16\Omega$ 201917h6 ## Headphone THD+N vs Output Power $AV_{DD} = 5V$ , SE, 0dB AUX $f_{OUT} = 1kHz$ , $16\Omega$ 201917h7 ### Headphone THD+N vs Output Power $AV_{DD} = 5V$ , SE, 0dB AUX $f_{OUT} = 1kHz$ , $32\Omega$ 201917h9 # Headphone THD+N vs Output Power $AV_{DD}$ = 5V, SE, 0dB CPI $f_{OUT}$ = 1kHz, 16 $\Omega$ 201917i1 ## Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , SE, 0dB AUX $f_{OUT} = 1kHz$ , $32\Omega$ 201917h8 ### Headphone THD+N vs Output Power $AV_{DD} = 3.3V$ , SE, 0dB CPI $f_{OUT} = 1kHz$ , $16\Omega$ OUTPUT POWER (W) 201917i0 # Headphone THD+N vs Output Power ${\rm AV_{DD}} = 3.3V, \, {\rm SE}, \, {\rm 0dB} \, \, {\rm CPI}$ $f_{\rm OUT} = 1 \, {\rm kHz}, \, 32 \Omega$ 201917i2 ## Headphone THD+N vs Output Power $AV_{DD}$ = 5V, SE, 0dB CPI $f_{OUT}$ = 1kHz, $32\Omega$ 201917 # Loudspeaker THD+N vs Output Power $AV_{DD}$ = 4.2V, 0dB AUX $f_{OUT}$ = 1kHz, 15 $\mu$ H+8 $\Omega$ +15 $\mu$ H 2019173 # Loudspeaker THD+N vs Output Power $AV_{DD}$ = 3.3V, 0dB CPI $f_{OUT}$ = 1kHz, 15 $\mu$ H+8 $\Omega$ +15 $\mu$ H 20191741 ## Loudspeaker THD+N vs Output Power $AV_{DD} = 3.3V$ , 0dB AUX $f_{OUT} = 1kHz$ , $15\mu H + 8\Omega + 15\mu H$ 20191738 ### Loudspeaker THD+N vs Output Power $AV_{DD} = 5V$ , 0dB AUX $f_{OUT} = 1kHz$ , $15\mu H + 8\Omega + 15\mu H$ 20191740 ### Loudspeaker THD+N vs Output Power $AV_{DD}$ = 4.2V, 0dB CPI $f_{OUT}$ = 1kHz, 15 $\mu$ H+8 $\Omega$ +15 $\mu$ H 20191742 #### Loudspeaker THD+N vs Output Power AV<sub>DD</sub> = 5V, 0dB CPI $f_{OUT} = 1kHz, 15\mu H + 8\Omega + 15\mu H$ 20191743 #### Loudspeaker THD+N vs Output Power AV<sub>DD</sub> = 4.2V, 0dB DAC $f_{OUT} = 1 \text{kHz}, 15 \mu \text{H} + 8 \Omega + 15 \mu \text{H}$ 20191745 #### **AUXOUT THD+N vs Output Voltage** $AV_{DD} = 3.3V, 0dB AUX$ $f_{OUT} = 1kHz, 5k\Omega$ 201917i4 ### Loudspeaker THD+N vs Output Power AV<sub>DD</sub> = 3.3V, 0dB DAC $f_{OUT} = 1 \text{kHz}, 15 \mu \text{H} + 8 \Omega + 15 \mu \text{H}$ 20191744 #### Loudspeaker THD+N vs Output Power AV<sub>DD</sub> = 5V, 0dB DAC $f_{OUT} = 1kHz, 15\mu H + 8\Omega + 15\mu H$ 20191746 #### **AUXOUT THD+N vs Output Voltage** AV<sub>DD</sub> = 5V, 0dB AUX $f_{OUT} = 1kHz, 5k\Omega$ OUTPUT VOLTAGE (VRMS) 201917i5 ### AUXOUT THD+N vs Output Voltage $AV_{DD} = 3.3V$ , 0dB CPI $f_{OUT} = 1kHz, 5k\Omega$ 201917i6 #### **AUXOUT THD+N vs Output Voltage** $AV_{DD} = 3.3V$ , 0dB DAC $f_{OUT} = 1kHz, 5k\Omega$ #### **AUXOUT THD+N vs Output Voltage** $AV_{DD} = 3.3V$ , 12dB DAC $f_{OUT} = 1kHz, 5k\Omega$ OUTPUT VOLTAGE (VRMS) 201917j0 #### **AUXOUT THD+N vs Output Voltage** AV<sub>DD</sub> = 5V, 0dB CPI $f_{OUT} = 1 \text{kHz}, 5 \text{k}\Omega$ 201917i7 ### AUXOUT THD+N vs Output Voltage $AV_{DD} = 5V$ , 0dB DAC $f_{OUT} = 1kHz, 5k\Omega$ #### **AUXOUT THD+N vs Output Voltage** $AV_{DD} = 5V, 12dB DAC$ $f_{OUT} = 1kHz, 5k\Omega$ OUTPUT VOLTAGE (VRMS) 201917j1 #### **CPOUT THD+N vs Output Voltage** $AV_{DD} = 3.3V, 0dB AUX$ $f_{OUT} = 1 \text{kHz}, 5 \text{k}\Omega$ 201917j2 ### CPOUT THD+N vs Output Voltage $AV_{DD} = 3.3V, 0dB DAC$ $f_{OUT} = 1kHz, 5k\Omega$ **CPOUT THD+N vs Output Voltage** $AV_{DD} = 3.3V, 6dB MIC$ **CPOUT THD+N vs Output Voltage** $AV_{DD} = 5V, 0dB AUX$ $f_{OUT} = 1kHz, 5k\Omega$ **OUTPUT VOLTAGE (VRMS)** 201917j3 #### **CPOUT THD+N vs Output Voltage** $AV_{DD} = 5V, 0dB DAC$ $f_{OUT} = 1kHz, 5k\Omega$ 201917j5 #### **CPOUT THD+N vs Output Voltage** $AV_{DD} = 5V, 6dB MIC$ $f_{OUT} = 1kHz, 5k\Omega$ 201917j7 ### CPOUT THD+N vs Output Voltage $AV_{DD} = 3.3V$ , 12dB DAC $f_{OUT} = 1kHz$ , $5k\Omega$ 201917j8 ## CPOUT THD+N vs Output Voltage $\begin{array}{l} {\rm AV_{DD} = 3.3V,\,36dB\,\,MIC} \\ {\rm f_{OUT} = 1kHz,\,5k\Omega} \end{array}$ 201917k0 ### Headphone Crosstalk vs Frequency OCL 1.2V, 0dB AUX, $32\Omega$ 201917k2 ### CPOUT THD+N vs Output Voltage $AV_{DD} = 5V$ , 12dB DAC $f_{OUT} = 1kHz$ , $5k\Omega$ 201917j9 ### 201917k1 ### Headphone Crosstalk vs Frequency OCL 1.5V, 0dB AUX, $32\Omega$ 201917k3 ### Headphone Crosstalk vs Frequency SE, 0dB AUX, $32\Omega$ ### 14.0 LM49370 Demonstration Board Schematic Diagram ### 15.0 Demoboard PCB Layout **Top Silkscreen** 201917z9 Top Layer Mid Layer 1 201917z6 Mid Layer 2 95 **Bottom Layer** 201917z4 **Bottom Silkscreen** 201917z5 ### 16.0 Revision History | Rev | Date | Description | | |------|----------|-------------------------------------------------------------------------|--| | 1.0 | 02/14/07 | Initial release. | | | 1.01 | 01/08/08 | Fixed a typo on X3 value (Physical Dimension section) in the last page. | | | 1.02 | 02/11/08 | Text edits. | | #### 17.0 Physical Dimensions inches (millimeters) unless otherwise noted 49 Bump micro SMDxt Package Order Number LM49370RL Dimensions: X1 = 3.924±0.03mm, X2 = 3.924±0.03mm, X3 = 0.650±0.075mm NS Package Number RLA49UUA #### **Notes** For more National Semiconductor product information and proven design tools, visit the following Web sites at: | Products | | Design Support | | |--------------------------------|------------------------------|-------------------------|--------------------------------| | Amplifiers | www.national.com/amplifiers | WEBENCH | www.national.com/webench | | Audio | www.national.com/audio | Analog University | www.national.com/AU | | Clock Conditioners | www.national.com/timing | App Notes | www.national.com/appnotes | | Data Converters | www.national.com/adc | Distributors | www.national.com/contacts | | Displays | www.national.com/displays | Green Compliance | www.national.com/quality/green | | Ethernet | www.national.com/ethernet | Packaging | www.national.com/packaging | | Interface | www.national.com/interface | Quality and Reliability | www.national.com/quality | | LVDS | www.national.com/lvds | Reference Designs | www.national.com/refdesigns | | Power Management | www.national.com/power | Feedback | www.national.com/feedback | | Switching Regulators | www.national.com/switchers | | | | LDOs | www.national.com/ldo | | | | LED Lighting | www.national.com/led | | | | PowerWise | www.national.com/powerwise | | | | Serial Digital Interface (SDI) | www.national.com/sdi | | | | Temperature Sensors | www.national.com/tempsensors | | | | Wireless (PLL/VCO) | www.national.com/wireless | | | THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright© 2008 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor Americas Technical Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288 National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com