- High-Speed Output Circuit to Drive PNP Power Transistor
- Precision Reference Voltage . . . 1.5 V ±2% at T<sub>A</sub> = 25°C
- Oscillator Frequency . . . 50 kHz to 0.8 MHz
- Low Supply Voltage Operation V<sub>CC</sub> = 2.5 V to 12 V
- Output Voltage Limit (Channel 5 and 6)
- Low Supply Current
- Internal Undervoltage Lockout Protection
- Internal Short-Circuit Protection
- Shutdown Function
- External Sink Current Setting on Output Stage

## description

The TL1466I is a six channel pulse-width-modulation (PWM) control circuit. This device contains reference voltage with a precision of  $\pm 2\%$ , a triangle wave oscillator capable of high frequency oscillation up to 0.8 MHz, various protection circuitry, and shutdown circuitry. The output regulation voltage for each channel is set by an external resistor divider. Moreover, the output stage is capable of driving a PNP power transistor with high speed. The high frequency/efficiency switching operation eliminates switching loss by using internal over-drive circuitry at the rising edge and with reverse bias connecting external bootstrap capacitor at the falling edge. The MOSFET can be used in parallel with the output diode at channel 1 and 4. This results in further high efficiency operation replacing the constant time with this MOSFET when the output diode is turned on. Furthermore, it operates 2.5 V supply voltage and balances switching current by switching repeatedly at the reverse phase with two pairs (channel 1, 4, 6, and 2, 3, 5) of the six channels. The oscillator output of channel 1, 4, and 6 is reverse phase for channel 2, 3, and 5. As a result of these features, this device is well-suited for power supply of portable systems in battery-powered equipment.

## **FUNCTION TABLE FOR STANDBY**

| INP                    | UT              | OUTPUT |                     |         |  |  |
|------------------------|-----------------|--------|---------------------|---------|--|--|
| STANDBY                | STANDBY-3       | VREF   | OUTPUT1, 2, 4, 5, 6 | OUTPUT3 |  |  |
| V <sub>I</sub> ≤ 0.4 V | χ†              | OFF    | OFF                 | OFF     |  |  |
| V <sub>I</sub> ≥ 2 V   | $V_1 \ge 2 V$   | ON     | ON                  | ON      |  |  |
| V  2 Z V               | $V_I \le 0.4 V$ | ON     | ON                  | OFF     |  |  |

<sup>†</sup> X: High-level or low-level



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## pin assignments





## functional block diagram





## **Terminal Functions**

| TERMINAL     |    |                                                                                                                                                                                                                                      |  |  |  |  |
|--------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME NO.     |    | DESCRIPTION                                                                                                                                                                                                                          |  |  |  |  |
| BOOT CAP.H-1 | 44 |                                                                                                                                                                                                                                      |  |  |  |  |
| BOOT CAP.L-1 | 45 | Bootstrap capacitor connection. The connection allows reverse-bias for external PNP transistor of channel 1.                                                                                                                         |  |  |  |  |
| BOOT CAP.H-2 | 48 |                                                                                                                                                                                                                                      |  |  |  |  |
| BOOT CAP.L-2 | 49 | Bootstrap capacitor connection. The connection allows reverse-bias for external PNP transistor of channel 2.                                                                                                                         |  |  |  |  |
| BOOT CAP.H-3 | 54 |                                                                                                                                                                                                                                      |  |  |  |  |
| BOOT CAP.L-3 | 55 | Bootstrap capacitor connection. The connection allows reverse-bias for external PNP transistor of channel 3                                                                                                                          |  |  |  |  |
| BOOT CAP.L-4 | 58 |                                                                                                                                                                                                                                      |  |  |  |  |
| BOOT CAP.H-4 | 59 | Bootstrap capacitor connection. The connection allows reverse-bias for external PNP transistor of channel 4.                                                                                                                         |  |  |  |  |
| BOOT CAP.L-5 | 1  |                                                                                                                                                                                                                                      |  |  |  |  |
| BOOT CAP.H-5 | 2  | Bootstrap capacitor connection. The connection allows reverse-bias for external PNP transistor of channel 5.                                                                                                                         |  |  |  |  |
| BOOT CAP.L-6 | 5  |                                                                                                                                                                                                                                      |  |  |  |  |
| BOOT CAP.H-6 | 6  | Bootstrap capacitor connection. The connection allows reverse-bias for external PNP transistor of channel 6.                                                                                                                         |  |  |  |  |
| COMP         | 13 | Output regulation voltage monitor terminal. When this terminal voltage drops below VREF voltage (1.5 V), charging to capacitor connected to SCP terminal (pin 23) is initiated.                                                      |  |  |  |  |
| COMP-1       | 40 | Output regulation voltage monitor terminal (channel 1). When this terminal voltage drops below VREF voltage (1.5 V) charging to capacitor connected to SCP terminal (pin 23) is initiated.                                           |  |  |  |  |
| COMP-2       | 37 | Output regulation voltage monitor terminal (channel 2). When this terminal voltage drops below VREF voltage (1.5 V) charging to capacitor connected to SCP terminal (pin 23) is initiated.                                           |  |  |  |  |
| COMP-3       | 34 | Output regulation voltage monitor terminal (channel 3). When this terminal voltage drops below VREF voltage (1.5 V), charging to capacitor connected to SCP terminal (pin 23) is initiated.                                          |  |  |  |  |
| COMP-4       | 18 | Output regulation voltage monitor terminal (channel 4). When this terminal voltage drops below VREF voltage (1.5 V) charging to capacitor connected to SCP terminal (pin 23) is initiated.                                           |  |  |  |  |
| COMP-5       | 14 | Output regulation voltage monitor terminal (channel 5). When this terminal voltage drops below NONINV INPUT-5 terminal voltage – 0.55 V, charging to capacitor connected to SCP terminal (pin 23) is initiated.                      |  |  |  |  |
| COMP-6       | 9  | Output regulation voltage monitor terminal (channel 6). When this terminal voltage drops below NONINV INPUT-6 terminal voltage – 0.55 V, charging to capacitor connected to SCP terminal (pin 23) is initiated.                      |  |  |  |  |
| СТ           | 22 | Timing capacitor connection for oscillation frequency setting.                                                                                                                                                                       |  |  |  |  |
| DTC-3        | 31 | Dead-time control input for channel 3. The maximum ON duty cycle for OUTPUT-3 terminal is determined by comparing the input voltage of this terminal with the oscillator output (triangle wave).                                     |  |  |  |  |
| FEEDBACK-1   | 38 | Error amplifier output terminal (channel 1)                                                                                                                                                                                          |  |  |  |  |
| FEEDBACK-2   | 35 | Error amplifier output terminal (channel 2)                                                                                                                                                                                          |  |  |  |  |
| FEEDBACK-3   | 32 | Error amplifier output terminal (channel 3)                                                                                                                                                                                          |  |  |  |  |
| FEEDBACK-4   | 20 | Error amplifier output terminal (channel 4)                                                                                                                                                                                          |  |  |  |  |
| FEEDBACK-5   | 17 | Error amplifier output terminal (channel 5)                                                                                                                                                                                          |  |  |  |  |
| FEEDBACK-6   | 12 | Error amplifier output terminal (channel 6)                                                                                                                                                                                          |  |  |  |  |
| GND          | 25 | Logic ground                                                                                                                                                                                                                         |  |  |  |  |
| INV INPUT-1  | 39 | Error amplifier inverting input terminal (channel 1)                                                                                                                                                                                 |  |  |  |  |
| INV INPUT-2  | 36 | Error amplifier inverting input terminal (channel 2)                                                                                                                                                                                 |  |  |  |  |
| INV INPUT-3  | 33 | Error amplifier inverting input terminal (channel 3)                                                                                                                                                                                 |  |  |  |  |
| INV INPUT-4  | 19 | Error amplifier inverting input terminal (channel 4)                                                                                                                                                                                 |  |  |  |  |
| INV INPUT-5  | 16 | Error amplifier inverting input terminal (channel 5)                                                                                                                                                                                 |  |  |  |  |
| INV INPUT-6  | 11 | Error amplifier inverting input terminal (channel 6)                                                                                                                                                                                 |  |  |  |  |
| MOS DUTY     | 24 | N-channel MOSFET ON duty cycle setting for the synchronous rectification of channel 1 and 4. The MOSFET ON duty cycle for the synchronous rectification is determined by the resistor value connected between this terminal and GND. |  |  |  |  |



## **Terminal Functions (Continued)**

| TERMINAL                      |     |                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                          | NO. | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                        |
| MOS GATE-1                    | 43  | N-Channel MOSFET gate drive for the synchronous rectification of channel 1. The ON duty cycle for this terminal is determined by the resistor value connected to MOS DUTY (pin 24).                                                                                                                                                                                                                                |
| MOS GATE-4                    | 60  | N-Channel MOSFET gate drive for the synchronous rectification of channel 4. The ON duty cycle for this terminal is determined by the resistor value connected to MOS DUTY (pin 24).                                                                                                                                                                                                                                |
| NONINV INPUT-5                | 15  | Error amplifier noninverting input terminal (channel 6). By connecting resistor and capacitor to this terminal, soft start function is accomplished increasing this terminal voltage slowly.                                                                                                                                                                                                                       |
| NONINV INPUT-6                | 10  | Error amplifier noninverting input terminal (channel 6). By connecting resistor and capacitor to this terminal, soft start function is accomplished increasing this terminal voltage slowly.                                                                                                                                                                                                                       |
| OUTPUT-1                      | 46  | Output terminal to drive base for external PNP transistor of channel 1.                                                                                                                                                                                                                                                                                                                                            |
| OUTPUT-2                      | 50  | Output terminal to drive base for external PNP transistor of channel 2.                                                                                                                                                                                                                                                                                                                                            |
| OUTPUT-3                      | 56  | Output terminal to drive base for external PNP transistor of channel 3.                                                                                                                                                                                                                                                                                                                                            |
| OUTPUT-4                      | 57  | Output terminal to drive base for external PNP transistor of channel 4.                                                                                                                                                                                                                                                                                                                                            |
| OUTPUT-5                      | 64  | Output terminal to drive base for external PNP transistor of channel 5.                                                                                                                                                                                                                                                                                                                                            |
| OUTPUT-6                      | 4   | Output terminal to drive base for external PNP transistor of channel 6.                                                                                                                                                                                                                                                                                                                                            |
| OUTPUT BIAS-1                 | 41  | Resistor connection to set output sink current for OUTPUT-1 terminal (pin 46) of channel 1.                                                                                                                                                                                                                                                                                                                        |
| OUTPUT BIAS-2                 | 47  | Resistor connection to set output sink current for OUTPUT-2 terminal (pin 50) of channel 2.                                                                                                                                                                                                                                                                                                                        |
| OUTPUT BIAS-3                 | 52  | Resistor connection to set output sink current for OUTPUT-3 terminal (pin 56) of channel 3.                                                                                                                                                                                                                                                                                                                        |
| OUTPUT BIAS-4                 | 62  | Resistor connection to set output sink current for OUTPUT-4 terminal (pin 57) of channel 4.                                                                                                                                                                                                                                                                                                                        |
| OUTPUT BIAS-5                 | 3   | Resistor connection to set output sink current for OUTPUT-5 terminal (pin 64) of channel 5.                                                                                                                                                                                                                                                                                                                        |
| OUTPUT BIAS-6                 | 7   | Resistor connection to set output sink current for OUTPUT-6 terminal (pin 4) of channel 6.                                                                                                                                                                                                                                                                                                                         |
| OUTPUT GND-1,2,3              | 53  | Ground for channel 1, 2, and 3 output.                                                                                                                                                                                                                                                                                                                                                                             |
| OUTPUT GND-4,5,6              | 61  | Ground for channel 4, 5, and 6 output.                                                                                                                                                                                                                                                                                                                                                                             |
| OUTPUT V <sub>CC</sub> -1,3   | 42  | Supply voltage for channel 1 and 3 outputs.                                                                                                                                                                                                                                                                                                                                                                        |
| OUTPUT V <sub>CC</sub> -2     | 51  | Supply voltage for channel 2 output.                                                                                                                                                                                                                                                                                                                                                                               |
| OUTPUT V <sub>CC</sub> -4,5,6 | 63  | Supply voltage for channel 4, 5, and 6 outputs.                                                                                                                                                                                                                                                                                                                                                                    |
| OVP-5,6                       | 8   | Over-voltage threshold voltage setting for output regulation voltage of channel 5 and 6.                                                                                                                                                                                                                                                                                                                           |
| RT                            | 21  | Timing resistor connection for oscillation frequency setting.                                                                                                                                                                                                                                                                                                                                                      |
| SCP                           | 23  | Capacitor connection for short-circuit protection. When voltage across COMP terminal for each channel is dropped below the specified threshold voltage, the capacitor connected between SCP and GND is charged by the constant current source (2.5 $\mu$ A Typ). If the voltage reaches to 1.5 V, the timer latch circuitry is set and all channel outputs are forced to turn off.                                 |
| SOFT START                    | 26  | Soft start operation for channel 1 to 4. By connecting a capacitor between this terminal connected internally to error amplifier noninverting input for channel 1 to 4 and GND, soft start operation is enabled charging a capacitor with the constant current source (3 $\mu$ A Typ). Moreover, the same soft start operation is also enabled at the standby release using STANDBY-3 terminal only for channel 3. |
| STANDBY                       | 30  | ON/OFF common control input for all channels. The all channels output is turned off by adding low-level input voltage (0.4 V Max) to this terminal, and the reference voltage is also shutdown.                                                                                                                                                                                                                    |
| STANDBY-3                     | 29  | ON/OFF control input for channel 3. The channel 3 output is turned off by adding low-level input voltage (0.4 V Max) to this terminal.                                                                                                                                                                                                                                                                             |
| Vcc                           | 28  | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                     |
| VREF                          | 27  | 1.5 V reference voltage output                                                                                                                                                                                                                                                                                                                                                                                     |



## TL1466I HIGH-SPEED/PRECISION SIX CHANNEL SWITCHING REGULATOR CONTROLLER

SLVS262 - FEBRUARY 2000

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                                            | 13 V                  |
|-----------------------------------------------------------------------------------------|-----------------------|
| Input voltage, V <sub>I</sub> at OVP, COMP                                              | 13 V                  |
| Error amplifier input voltage, V <sub>(AMP)</sub>                                       | 13 V                  |
| Output voltage, V <sub>O</sub>                                                          | 13 V                  |
| Peak output sink current, I <sub>(SINK)</sub>                                           | 100 mA                |
| Peak output source current, I <sub>(SOURCE)</sub>                                       | 0.5 A                 |
| Continuous power total dissipation at (or below) 25°C free-air temperature (see Note 2) | 1785 mW               |
| Operating free-air temperature range, T <sub>A</sub>                                    | $\dots$ -20°C to 75°C |
| Storage temperature range, T <sub>stq</sub>                                             |                       |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                            | 260°C                 |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|                                                                                  |                    | N                     | MIN  | NOM | MAX | UNIT |
|----------------------------------------------------------------------------------|--------------------|-----------------------|------|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                                                  |                    |                       | 2.5  |     | 12  | V    |
| High-level standby input voltage (pin 29, 30), VI(HS)                            |                    |                       | 2    |     | VCC | V    |
| Low-level standby input voltage (pin 29, 30), VI(LS)                             |                    |                       |      |     | 0.4 | V    |
| Output voltage, VO  Channel 1, 4  Channel 1, 4  Channel 2, 5, 5  Channel 3, 5, 5 |                    | V                     |      |     |     |      |
| Current into foodbook torming L                                                  | Channel 1, 4       |                       |      |     | -30 | •    |
| Current into feedback terminal, IOAMP                                            | Channel 2, 3, 5, 6 | 6 -45 μA 0.5 5 100 nF |      |     |     |      |
| Feedback capacitance, C(NF)                                                      |                    |                       | 0.5  | 5   | 100 | nF   |
| Bootstrap capacitance, C(BOOT)                                                   |                    | 1                     | 100  | 500 |     | pF   |
| Bias resistor, R(BIAS)                                                           |                    |                       | 3    |     | 20  | kΩ   |
| Timing resistor, R <sub>(T)</sub>                                                |                    |                       | 12   |     | 100 | kΩ   |
| Timing capacitor, C <sub>(T)</sub>                                               | (*)                |                       | 1000 | pF  |     |      |
| Oscillator frequency, f(osc)                                                     |                    | 0                     | .05  |     | 0.8 | MHz  |
| Operating free-air temperature, T <sub>A</sub>                                   |                    | -                     | -20  |     | 75  | °C   |

# electrical characteristics over recommended operating free-air temperature range, $V_{CC} = 6 \text{ V}$ , f = 0.43 MHz (unless otherwise noted)

## reference section

|                  | PARAMETER                                 | TEST CONDITIONS                                                    |      | TYP   | MAX  | UNIT |
|------------------|-------------------------------------------|--------------------------------------------------------------------|------|-------|------|------|
| V <sub>ref</sub> | Output voltage (pin 27)                   | $T_A = 25$ °C, $I_{OR} = -1 \text{ mA}$                            | 1.47 | 1.50  | 1.53 | V    |
| R(EGIN)          | Line regulation                           | $V_{CC} = 2.5 \text{ V to } 12 \text{ V},  I_{OR} = -1 \text{ mA}$ |      | 2     | 12.5 | mV   |
| R(EGL)           | Load regulation                           | $I_{OL} = -0.1 \text{ mA to } -1 \text{ mA}$                       |      | 1     | 7.5  | mV   |
| V(RTC1)          | Output valtage about a with to an arctime | $T_A = -20^{\circ}C$ to $25^{\circ}C$                              |      | -0.2% | ±2%  |      |
| V(RTC2)          |                                           | T <sub>A</sub> = 25°C to 75°C                                      |      | -0.2% | ±2%  |      |
| los              | Short-circuit output current              | V <sub>ref</sub> = 0 V                                             | -4   | -20   |      | mA   |



NOTES: 1. All voltages are with respect to GND.

<sup>2.</sup> Device mounted on a 50 mm  $\times$  1.6 mm, fFR4 printed-circuit board.

# electrical characteristics over recommended operating free-air temperature range, $V_{CC}$ = 6 V, f = 0.43 MHz (unless otherwise noted) (continued)

## undervoltage lockout section

|                   | PARAMETER                                  | TEST CONDITIONS       | MIN  | TYP | MAX | UNIT |
|-------------------|--------------------------------------------|-----------------------|------|-----|-----|------|
| V <sub>(th)</sub> | High-level threshold voltage               |                       | 2.45 |     |     | V    |
| V <sub>(tl)</sub> | Low-level threshold voltage                | T. 25°C               | 2.35 |     | V   |      |
| V <sub>hys</sub>  | Hysteresis                                 | T <sub>A</sub> = 25°C | 0.05 | 0.1 |     | V    |
| V <sub>(R)</sub>  | Reset threshold voltage (V <sub>CC</sub> ) |                       | 2.1  | 2.2 |     | V    |

## oscillator section

| PARAMETER |                                   | TEST CONDITIONS                                                 | MIN | TYP  | MAX | UNIT |
|-----------|-----------------------------------|-----------------------------------------------------------------|-----|------|-----|------|
| f(OSC)    | Oscillator frequency              | $C_{(T)} = 100 \text{ pF}, \qquad R_{(T)} = 47 \text{ k}\Omega$ |     | 0.43 |     | MHz  |
| f(dev)    | Standard deviation of frequency   | All the values are constant 7%                                  |     |      |     |      |
| f(dv)     | Frequency change with voltage     | V <sub>CC</sub> = 2.5 V to 12 V                                 |     | 1%   |     |      |
| f(dT1)    | Fraguancy change with temperature | $T_A = -20^{\circ}C$ to 25°C                                    | _   | 0.5% | ±4% |      |
| f(dT2)    | Frequency change with temperature | T <sub>A</sub> = 20°C to 75°C                                   | (   | 0.5% | ±4% |      |

## output voltage monitor section

| PARAMETER          |                                                                  | TEST CONDITIONS        | MIN                                                               | TYP  | MAX  | UNIT |   |
|--------------------|------------------------------------------------------------------|------------------------|-------------------------------------------------------------------|------|------|------|---|
| V <sub>(tOM)</sub> | Input threshold voltage (COMP terminals: pin 13, 18, 34, 37, 40) |                        | T <sub>A</sub> = 25°C (channel 1, 2, 3, 4)                        | 1.45 | 1.50 | 1.55 | V |
| V(IOOM)            | l) Input offset voltage (pin 9, 14)                              |                        | $V_{I(10, 15 pin)} = 1.5 V,$<br>TA = 25°C (channel 5,6)           |      | 0.55 |      | ٧ |
| lua acces          | Innut high current                                               | Pin 13, 18, 34, 37, 40 | V <sub>I</sub> = 1 V                                              |      | 0.0  | -2   | ^ |
| I(ICOMP)           | Input bias current Pin 9,                                        | Pin 9, 14              | $V_I = 0.5 \text{ V},  V_{I(10, 15 \text{ pin})} = 1.5 \text{ V}$ | -0.8 | -2   | μΑ   |   |

## short-circuit protection control section

|                     | PARAMETER                        | TEST CONDITIONS       | MIN  | TYP  | MAX  | UNIT |
|---------------------|----------------------------------|-----------------------|------|------|------|------|
| V <sub>(tPC)</sub>  | Input threshold voltage (pin 23) | T <sub>A</sub> = 25°C | 1.45 | 1.53 | 1.61 | V    |
| V <sub>(STBY)</sub> | UVLO standby voltage (pin 23)    |                       | 20   | 60   | 100  | mV   |
| VI                  | Latched input voltage (pin 23)   |                       |      | 10   | 30   | mV   |
| I <sub>(bPC)</sub>  | Input source current (pin 23)    | T <sub>A</sub> = 25°C | -1   | -2.5 | -3.5 | μΑ   |

## dead-time control section (channel 3)

|                    | PARAMETER                              | TEST CONDITIONS         | MIN  | TYP  | MAX  | UNIT |
|--------------------|----------------------------------------|-------------------------|------|------|------|------|
| I <sub>(Idt)</sub> | Input current (DTC-3 terminal: pin 31) | $V_{I(31 pin)} = 0.5 V$ |      | -1   | -6   | μΑ   |
| V <sub>(t)</sub>   | lan, it through and i into me          | Duty cycle = 0%         | 0.55 | 0.65 | 0.75 |      |
| V(t100)            | Input threshold voltage                | Duty cycle = 100%       | 1.25 | 1.35 | 1.45 | V    |



## TL1466I HIGH-SPEED/PRECISION SIX CHANNEL SWITCHING REGULATOR CONTROLLER

SLVS262 - FEBRUARY 2000

electrical characteristics over recommended operating free-air temperature range,  $V_{CC} = 6 \text{ V}$ , f = 0.43 MHz (unless otherwise noted) (continued)

## error-amplifier section

|                   | PARAMETER                       |                                         | TEST CONDITIONS                        | MIN                        | TYP  | MAX  | UNIT |
|-------------------|---------------------------------|-----------------------------------------|----------------------------------------|----------------------------|------|------|------|
| V <sub>(t)</sub>  | Input threshold voltage         | V <sub>O</sub> = 1 V (ch                | nannel 1, 2, 3, 4)                     | 1.46                       | 1.50 | 1.54 | V    |
| VIO               | Input offset current            | V <sub>O</sub> = 1 V (ch                | nannel 5, 6)                           |                            | 5    | 40   | mV   |
|                   | Input bias current              | V 4.V                                   | INV INPUT (pin 11, 16, 19, 33, 36, 39) |                            | -200 | -500 | nA   |
| IB                |                                 | V <sub>O</sub> = 1 V                    | INV INPUT (pin 10, 15)                 |                            | -0.9 | -2.5 | μΑ   |
| VICR              | Common-mode input voltage range | V <sub>CC</sub> = 2.5 V to 12 V         |                                        | 0 to<br>V <sub>CC</sub> -1 |      |      | V    |
| A <sub>(v)</sub>  | Open-loop voltage amplification |                                         |                                        |                            | 70   |      | dB   |
| B1                | Unity-gain bandwidth            |                                         |                                        |                            | 6    |      | MHz  |
| V <sub>OM+</sub>  | Positive output voltage swing   |                                         |                                        | V <sub>ref</sub> -0.1      |      |      | V    |
| V <sub>OM</sub> - | Negative output voltage swing   |                                         |                                        |                            |      | 0.2  | V    |
| I <sub>OM+</sub>  | Output sink current             | V <sub>O</sub> = 1 V                    |                                        | 0.5                        | 2    |      | mA   |
| love              | Output course current           | V 4V                                    | Channel 1, 4                           | -30                        | -80  |      |      |
| IOM-              | Output source current           | V <sub>O</sub> = 1 V Channel 2, 3, 5, 6 |                                        | -45                        | -100 |      | μΑ   |

## output voltage limit section (channel 5, 6)

|                    | PARAMETER               | TEST CONDITIONS                                                  | MIN  | TYP  | MAX  | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------|------|------|------|------|
| V <sub>(tOV)</sub> | Input threshold voltage | VI(10, 15 pin) = 1 V                                             | 0.95 | 1    | 1.05 | V    |
| V <sub>(BOV)</sub> | Input bias current      | $V_{I(8 pin)} = 1.5 \text{ V},  V_{I(10, 15 pin)} = 1 \text{ V}$ |      | -0.7 | -2   | μΑ   |

## soft start section

|                    | PARAMETER                     | TEST CONDITIONS                                       | MIN | TYP  | MAX | UNIT |
|--------------------|-------------------------------|-------------------------------------------------------|-----|------|-----|------|
| I <sub>(bss)</sub> | Input source current (pin 26) | STANDBY-3 terminal = 2 V<br>SOFT START terminal = 1 V | -1  | -2.5 | -4  | μΑ   |

## MOSFET DUTY setting section (channel 1, 4)

| PARAMETER                  | TEST C           | MIN                             | TYP | MAX | UNIT |  |
|----------------------------|------------------|---------------------------------|-----|-----|------|--|
| D ON DUTY                  | V                | $R_{DUTY} = 5 k\Omega$          |     | 20% |      |  |
| D <sub>(MOS)</sub> ON DUTY | $V_{(FB)} = 1 V$ | $R_{DUTY} = 25 \text{ k}\Omega$ |     | 40% |      |  |

## output section

|                    | PARAMETER                          | TEST CONDITIONS                                                        | MIN | TYP | MAX  | UNIT |
|--------------------|------------------------------------|------------------------------------------------------------------------|-----|-----|------|------|
|                    | Output aids summent                | $R_{(BIAS)} = 6.8 \text{ k}\Omega$                                     | 6.3 | 8.5 | 10.7 | 4    |
| I(SINK)            | Output sink current                | $R_{(BIAS)} = 10 \text{ k}\Omega$                                      | 4.5 | 6   | 7.5  | mA   |
| I(GSOURCE)         | MOS gate source current            | $V_{O(43, 60 \text{ pin})} = 1 \text{ V},  T_{A} = 25^{\circ}\text{C}$ |     | -50 |      | mA   |
| I(GSINK)           | MOS gate sink current              | $V_{O(43, 60 \text{ pin})} = 2 \text{ V},  T_{A} = 25^{\circ}\text{C}$ |     | 50  |      | mA   |
| I <sub>(GOH)</sub> | MOS gate high-level output voltage |                                                                        | 3.5 | 4   |      | V    |
| I(GOL)             | MOS gate low-level output voltage  |                                                                        |     | 0.1 | 0.3  | V    |

## total device

|                    | PARAMETER              | TEST CONDITIONS        | MIN | TYP | MAX | UNIT |
|--------------------|------------------------|------------------------|-----|-----|-----|------|
| I <sub>(ccs)</sub> | Standby supply current | STANDBY terminal = 0 V |     | 1   | 10  | μΑ   |
| I <sub>(cca)</sub> | Average supply current | $R(T) = 47 k\Omega$    |     | 6   | 9   | mA   |



## PARAMETER MEASUREMENT INFORMATION



 $^\dagger$  Protection enable time,  $t_{pe}$  = (588  $\times$  10  $^3$   $\times$   $C_{pe})$  in seconds NOTES: A. The oscillator output of channel 1, 4, and 6 is reverse phase for channel 2, 3, and 5.

B. The ON (high-level output state) time for the synchronous rectification output (MOS GATE1, 4) is determined by the resistor value connected to MOS DUTY terminal (pin 24) and this time is controlled internally without exceeding OFF (high-level output state) of output (OUTPUT1,4).

Figure 1. Timing Diagram (channel 1, 4)



## PARAMETER MEASUREMENT INFORMATION



 $^{\dagger}$  Protection enable time,  $t_{pe}$  = (588  $\times$  10  $^{3}$   $\times$   $C_{pe})$  in seconds NOTE A: The oscillator output of channel 1, 4, and 6 is reverse phase for channel 2, 3, and 5.

Figure 2. Timing Diagram (channel 2)



## PARAMETER MEASUREMENT INFORMATION



 $^{\dagger}$  Protection enable time,  $t_{\mbox{\footnotesize{pe}}}$  = (588  $\times$  10  $^3$   $\times$   $C_{\mbox{\footnotesize{pe}}})$  in seconds NOTE A: The oscillator output of channel 1, 4, and 6 is reverse phase for channel 2, 3, and 5.

Figure 3. Timing Diagram (channel 3)

## PARAMETER MEASUREMENT INFORMATION



 $^{\dagger}$  Protection enable time,  $t_{pe} = (588 \times 10^3 \times C_{pe})$  in seconds NOTES: A. The oscillator output of channel 1, 4, and 6 is reverse phase for channel 2, 3, and 5. B. The threshold voltage at V(A) is set by following the formula below: V(A) Input voltage of NONINV INPUT terminal (pin 10, 15) –0.55 V

Figure 4. Timing Diagram (channel 5, 6)



**OSCILLATOR FREQUENCY** 

SLVS262 - FEBRUARY 2000

## **TYPICAL CHARACTERISTICS**













# VOLTAGE REFERENCE vs SUPPLY VOLTAGE - 2 2.0 T<sub>A</sub> = 65 °C 1.5 0.0 0.0 3 6 9 12 V<sub>CC</sub> - Supply Voltage - V



Figure 11





**OUTPUT ON DUTY CYCLE** vs **DEAD-TIME INPUT VOLTAGE** 







# MOSFET ON DUTY CYCLE vs



## MOSFET GATE HIGH-LEVEL OUTPUT VOLTAGE



## MOSFET GATE HIGH-LEVEL OUTPUT VOLTAGE



## MOSFET GATE OUTPUT SOURCE CURRENT

Figure 17









## **PWM COMPARATOR THRESHOLD VOLTAGE** vs









VoM+ - Error Amplifier High-Level Output Voltage - V

1.51

1.50

1.49

1.48

-50

## TYPICAL CHARACTERISTICS

100

# **ERROR AMPLIFIER OUTPUT VOLTAGE** FREE-AIR TEMPERATURE VCC = 6VCH1

T<sub>A</sub> - Free-Air Temperature - °C Figure 24





0







## **PROTECTION ENABLE TIME** S.C.P CAPACITANCE 100 VCC = 6 VT<sub>A</sub> = 25°C t (PE) – Protection Enable Time – $\mu$ A 80 60 40 20 0 0.00 0.05 0.10 0.15 C(SCP) - S.C.P Capacitance - $\mu F$ Figure 30



## APPLICATION INFORMATION

## bias resistance connection for output sink current setting

The bias resistance connection to set output sink current for each output of channel 1 through 6 (OUTPUT–1 to 6) should be connected as follows (refer to Figure 32):

- For channel 1 and 3, connect OUTPUT BIAS to OUTPUT V<sub>CC</sub>-1,3 across bias resistance.
- For channel 2, connect OUTPUT BIAS-2 to OUTPUT V<sub>CC</sub>-2 across bias resistance
- For channel 4, 5, and 6, connect OUTPUT BIAS to OUTPUT V<sub>CC</sub>-4,5,6 across bias resistance.



Figure 32. Bias Resistance Connection for Output Sink Current Setting



## **MECHANICAL DATA**

## PM (S-PQFP-G64)

## PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. May also be thermally enhanced plastic with leads connected to the die pads.





## PACKAGE OPTION ADDENDUM

27-Feb-2006

## **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Pa | ackage<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------|---------------|---------------------------|------------------|------------------------------|
| TL1466IPMR       | ACTIVE                | LQFP            | PM                 | 64      | 1000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |
| TL1466IPMRG4     | ACTIVE                | LQFP            | PM                 | 64      | 1000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device     |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TL1466IPMR | LQFP | PM                 | 64 | 1000 | 330.0                    | 24.4                     | 12.3    | 12.3    | 2.5     | 16.0       | 24.0      | Q2               |





## \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL1466IPMR | LQFP         | PM              | 64   | 1000 | 346.0       | 346.0      | 41.0        |

## PM (S-PQFP-G64)

## PLASTIC QUAD FLATPACK

1



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. May also be thermally enhanced plastic with leads connected to the die pads.

## **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated