

Sample &

Buy



TMP102

SBOS397D -AUGUST 2007-REVISED DECEMBER 2014

20

# TMP102 Low-Power Digital Temperature Sensor With SMBus<sup>™</sup> and Two-Wire Serial Interface in SOT-563

Technical

Documents

### 1 Features

- SOT-563 Package (1.6-mm × 1.6-mm) is 68% smaller footprint than SOT-23
- Accuracy Without Calibration: 0.5°C (–25°C to 85°C)
- Low Quiescent Current:
  - 10-µA Active (max)
  - 1-µA Shutdown (max)
- Supply Range: 1.4 to 3.6 V
- Resolution: 12 Bits
- Digital Output: SMBus<sup>™</sup>, Two-Wire and I<sup>2</sup>C Interface Compatibility

## 2 Applications

- Portable and Battery-Powered Applications
- Power-supply Temperature Monitoring
- Computer Peripheral Thermal Protection
- Notebook Computers
- Battery Management
- Office Machines
- Thermostat Controls
- Electromechanical Device Temperatures
- General Temperature Measurements:
  - Industrial Controls
  - Test Equipment
  - Medical Instrumentations

## 4 Simplified Schematic



### 3 Description

Tools &

Software

The TMP102 device is a digital temperature sensor ideal for NTC/PTC replacement where high accuracy is required. The device offers an accuracy of  $\pm 0.5^{\circ}$ C without requiring calibration or external component signal conditioning. IC temperature sensors are highly linear and do not require complex calculations or lookup tables to derive the temperature. The on-chip 12-bit ADC offers resolutions down to 0.0625^{\circ}C.

Support &

Community

The 1.6-mm × 1.6-mm SOT-563 package is 68% smaller footprint than an SOT-23 package. The TMP102 device features SMBus<sup>TM</sup>, two-wire and I<sup>2</sup>C interface compatibility, and allows up to four devices on one bus. The device also features an SMBus alert function. The device is specified to operate over supply voltages from 1.4 to 3.6 V with the maximum quiescent current of 10  $\mu$ A over the full operating range.

The TMP102 device is ideal for extended temperature measurement in a variety of communication, computer, consumer, environmental, industrial, and instrumentation applications. The device is specified for operation over a temperature range of  $-40^{\circ}$ C to 125°C.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TMP102AIDRL | SOT (6) | 1.60 mm × 1.20 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Sim  | plified Schematic 1                |
| 5 |      | ision History 2                    |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications3                       |
|   | 7.1  | Absolute Maximum Ratings 3         |
|   | 7.2  | Handling Ratings 3                 |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics 4       |
|   | 7.6  | Timing Requirements5               |
|   | 7.7  | Typical Characteristics 6          |
| 8 | Deta | ailed Description7                 |
|   | 8.1  | Overview7                          |
|   | 8.2  | Functional Block Diagram7          |
|   |      |                                    |

|    | 8.3  | Feature Description7                        |
|----|------|---------------------------------------------|
|    | 8.4  | Device Functional Modes 13                  |
|    | 8.5  | Programming14                               |
| 9  | App  | lication and Implementation 20              |
|    | 9.1  | Application Information 20                  |
|    | 9.2  | Typical Application 20                      |
| 10 | Pow  | ver Supply Recommendations 22               |
| 11 | Lay  | out                                         |
|    |      | Layout Guidelines 22                        |
|    | 11.2 | Layout Example 22                           |
| 12 | Dev  | ice and Documentation Support 23            |
|    | 12.1 | Documentation Support 23                    |
|    | 12.2 | Trademarks                                  |
|    | 12.3 | Electrostatic Discharge Caution 23          |
|    | 12.4 | Glossary                                    |
| 13 |      | hanical, Packaging, and Orderable<br>mation |

### **5** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision C (October 2012) to Revision D Pa                                                                                                                                                                                                                                        | ige |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and<br>Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation<br>Support section, and Mechanical, Packaging, and Orderable Information section | 3   |
| • | Changed parameters in <i>Timing Requirements</i>                                                                                                                                                                                                                                              | . 5 |
| С | hanges from Revision B (October 2008) to Revision C Pa                                                                                                                                                                                                                                        | ige |
| • | Changed values for Data Hold Time parameter in Timing Requirements                                                                                                                                                                                                                            | 11  |



## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN |       | I/O | DESCRIPTION                                                           |  |  |
|-----|-------|-----|-----------------------------------------------------------------------|--|--|
| NO. | NAME  | 1/0 | DESCRIPTION                                                           |  |  |
| 1   | SCL   | I   | Serial clock. Open-drain output; requires a pullup resistor.          |  |  |
| 2   | GND   | _   | Ground                                                                |  |  |
| 3   | ALERT | 0   | Overtemperature alert. Open-drain output; requires a pullup resistor. |  |  |
| 4   | ADD0  | I   | Address select. Connect to GND or V+                                  |  |  |
| 5   | V+    | I   | Supply voltage, 1.4 to 3.6 V                                          |  |  |
| 6   | SDA   | I/O | Serial data. Open-drain output; requires a pullup resistor.           |  |  |

### 7 Specifications

### 7.1 Absolute Maximum Ratings <sup>(1)</sup>

|                              | MIN  | MAX | UNIT |
|------------------------------|------|-----|------|
| Supply Voltage               |      | 3.6 | V    |
| Input Voltage <sup>(2)</sup> | -0.5 | 3.6 | V    |
| Output voltage               |      | 3.6 | V    |
| Operating temperature        | -55  | 150 | °C   |
| Junction temperature         |      | 150 | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) Input voltage rating applies to all TMP102 input voltages.

### 7.2 Handling Ratings

|                                 |                         |                                                              | MIN   | MAX  | UNIT |
|---------------------------------|-------------------------|--------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub>                | Storage temperat        | Storage temperature range                                    |       |      | °C   |
|                                 | Electrostatic discharge | Human body model (HBM) ESD stress voltage <sup>(2)</sup>     | -2000 | 2000 | V    |
| V <sub>ESD</sub> <sup>(1)</sup> |                         | Charged device model (CDM) ESD stress voltage <sup>(3)</sup> | -1000 | 1000 | V    |
|                                 |                         | Machine model (MM) ESD stress voltage                        | -200  | 200  | V    |

(1) Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device.

(2) Level listed above is the passing level per ANSI, ESDA, and JEDEC JS-001. JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(3) Level listed above is the passing level per EIA-JEDEC JESD22-C101. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

SBOS397D-AUGUST 2007-REVISED DECEMBER 2014

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN | NOM | MAX | UNIT |
|----------------|--------------------------------|-----|-----|-----|------|
| V+             | Supply Voltage                 | 1.4 | 3.3 | 3.6 | V    |
| T <sub>A</sub> | Operating free-air temperature | -40 |     | 125 | °C   |

### 7.4 Thermal Information

|                       |                                              | TMP102 |      |
|-----------------------|----------------------------------------------|--------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRL    | UNIT |
|                       |                                              | 6 PINS |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 200    |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 73.7   |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 34.4   | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 3.1    |      |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 34.2   |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

At  $T_A = 25^{\circ}$ C and  $V_S = 1.4$  to 3.6 V, unless otherwise noted.

|                 | PARAMETER                |       | TEST CONDITIONS                                 | MIN        | TYP    | MAX        | UNIT   |
|-----------------|--------------------------|-------|-------------------------------------------------|------------|--------|------------|--------|
| TEMP            | ERATURE INPUT            |       |                                                 |            |        |            |        |
|                 | Range                    |       |                                                 | -40        |        | 125        | °C     |
|                 | A                        |       | –25°C to 85°C                                   |            | 0.5    | 2          | °C     |
|                 | Accuracy (temperature er | ror)  | -40°C to 125°C                                  |            | 1      | 3          | °C     |
|                 | vs supply                |       |                                                 |            | 0.2    | 0.5        | °C/V   |
|                 | Resolution               |       |                                                 |            | 0.0625 |            | °C     |
| DIGIT           | AL INPUT/OUTPUT          |       |                                                 |            |        |            |        |
|                 | Input capacitance        |       |                                                 |            | 3      |            | pF     |
| V <sub>IH</sub> | Input logic high         |       |                                                 | 0.7 × (V+) |        | 3.6        | V      |
| V <sub>IL</sub> | Input logic low          |       |                                                 | -0.5       |        | 0.3 × (V+) | V      |
| I <sub>IN</sub> | Input current            |       | $0 < V_{IN} < 3.6 V$                            |            |        | 1          | μA     |
|                 |                          | SDA   | $V+ > 2 V, I_{OL} = 3 mA$                       | 0          |        | 0.4        | V      |
| V <sub>OL</sub> | Output logic             | SDA   | $V+ < 2 V, I_{OL} = 3 mA$                       | 0          |        | 0.2 × (V+) | V      |
|                 |                          | ALERT | $V+ > 2 V, I_{OL} = 3 mA$                       | 0          |        | 0.4        | V      |
|                 |                          |       | $V+ < 2 V, I_{OL} = 3 mA$                       | 0          |        | 0.2 × (V+) | V      |
|                 | Resolution               |       |                                                 |            | 12     |            | Bit    |
|                 | Conversion time          |       |                                                 |            | 26     | 35         | ms     |
|                 |                          |       | CR1 = 0, CR0 = 0                                |            | 0.25   |            | Conv/s |
|                 | Conversion modes         |       | CR1 = 0, CR0 = 1                                |            | 1      |            | Conv/s |
|                 | Conversion modes         |       | CR1 = 1, CR0 = 0 (default)                      |            | 4      |            | Conv/s |
|                 |                          |       | CR1 = 1, CR0 = 1                                |            | 8      |            | Conv/s |
|                 | Timeout time             |       |                                                 |            | 30     | 40         | ms     |
| POWE            | R SUPPLY                 |       |                                                 |            |        |            |        |
|                 | Operating supply range   |       |                                                 | +1.4       |        | +3.6       | V      |
|                 |                          |       | Serial bus inactive, CR1 = 1, CR0 = 0 (default) |            | 7      | 10         | μΑ     |
| l <sub>Q</sub>  | Average quiescent curren | t     | Serial bus active, SCL frequency = 400 kHz      |            | 15     |            | μΑ     |
|                 |                          |       | Serial bus active, SCL frequency = 2.85 MHz     |            | 85     |            | μA     |

### **Electrical Characteristics (continued)**

At  $T_{\text{A}}$  = 25°C and  $V_{\text{S}}$  = 1.4 to 3.6 V, unless otherwise noted.

|                 | PARAMETER        | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|-----------------|------------------|-----------------------------------------------|-----|-----|-----|------|
| I <sub>SD</sub> |                  | Serial Bus Inactive                           |     | 0.5 | 1   | μA   |
|                 | Shutdown current | Serial bus active, SCL frequency =<br>400 kHz |     | 10  |     | μA   |
|                 |                  | Serial bus active, SCL frequency = 2.85 MHz   |     | 80  |     | μA   |
| TEMP            | ERATURE          |                                               |     |     |     |      |
|                 | Specified range  |                                               | -40 |     | 125 | °C   |
|                 | Operating range  |                                               | -55 |     | 150 | °C   |

### 7.6 Timing Requirements

See the *Timing Diagrams* section for additional information.

|                      |                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FAST MODE |     | HIGH-S | PEED MOD | E   |      |      |
|----------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|--------|----------|-----|------|------|
|                      |                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MIN       | TYP | MAX    | MIN      | TYP | MAX  | UNIT |
| $f_{(SCL)}$          | SCL operating frequency                                                                             | V+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.001     |     | 0.4    | 0.001    |     | 2.85 | MHz  |
| t <sub>(BUF)</sub>   | Bus-free time between STOP and<br>START condition                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 600       |     |        | 160      |     |      | ns   |
| t <sub>(HDSTA)</sub> | Hold time after repeated START<br>condition.<br>After this period, the first clock is<br>generated. | V+         0.00           60         60           See Figure 7         60           60         60           10         10           V+ , see Figure 7         130           See Figure 7         60           See Figure 7         50           See Figure 7         50 | 600       |     |        | 160      |     |      | ns   |
| t <sub>(SUSTA)</sub> | repeated start condition setup time                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 600       |     |        | 160      |     |      | ns   |
| t <sub>(SUSTO)</sub> | STOP Condition Setup Time                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 600       |     |        | 160      |     |      | ns   |
| t <sub>(HDDAT)</sub> | Data hold time                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 100       |     | 900    | 25       |     | 105  | ns   |
| t <sub>(SUDAT)</sub> | Data setup time                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 100       |     |        | 25       |     |      | ns   |
| t <sub>(LOW)</sub>   | SCL-clock low period                                                                                | V+ , see Figure 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1300      |     |        | 210      |     |      | ns   |
| t <sub>(HIGH)</sub>  | SCL-clock high period                                                                               | See Figure 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 600       |     |        | 60       |     |      | ns   |
| t <sub>FD</sub>      | Data fall time                                                                                      | See Figure 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |     | 300    |          |     | 80   | ns   |
|                      |                                                                                                     | See Figure 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |     | 300    |          |     |      | ns   |
| t <sub>RD</sub>      | Data rise time                                                                                      | SCLK ≤ 100 kHz,<br>See Figure 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |     | 1000   |          |     |      | ns   |
| t <sub>FC</sub>      | Clock fall time                                                                                     | See Figure 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |     | 300    |          |     | 40   | ns   |
| t <sub>RC</sub>      | Clock rise time                                                                                     | See Figure 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |     | 300    |          |     | 40   | ns   |

TEXAS INSTRUMENTS

www.ti.com

# TMP102

SBOS397D-AUGUST 2007-REVISED DECEMBER 2014

### 7.7 Typical Characteristics

At  $T_A = 25^{\circ}$ C and V+ = 3.3 V, unless otherwise noted.





### 8 Detailed Description

#### 8.1 Overview

wice is a digital temperature concer that is entimal for thermal management and thermal

The TMP102 device is a digital temperature sensor that is optimal for thermal-management and thermalprotection applications. The TMP102 device is two-wire, SMBus and I<sup>2</sup>C interface-compatible. The device is specified over an operating temperature range of -40°C to 125°C. See *Functional Block Diagram* for a block diagram of the TMP102 device.

The temperature sensor in the TMP102 device is the chip itself. Thermal paths run through the package leads as well as the plastic package. The package leads provide the primary thermal path because of the lower thermal resistance of the metal.

An alternative version of the TMP102 device is available. The TMP112 device has highest accuracy, the same micro-package, and is pin-to-pin compatible.

| DEVICE | COMPATIBLE<br>INTERFACES  | PACKAGE                    | SUPPLY<br>CURRENT | SUPPLY<br>VOLTAGE<br>(MIN) | SUPPLY<br>VOLTAGE<br>(MAX) | RESOLUTION         | LOCAL SENSOR ACCURACY<br>(MAX)                | SPECIFIED<br>CALIBRATION<br>DRIFT SLOPE |
|--------|---------------------------|----------------------------|-------------------|----------------------------|----------------------------|--------------------|-----------------------------------------------|-----------------------------------------|
| TMP112 | I <sup>2</sup> C<br>SMBus | SOT-563<br>1.2 × 1.6 × 0.6 | 10 µA             | 1.4 V                      | 3.6 V                      | 12 bit<br>0.0625°C | 0.5°C: (0°C to 65°C)<br>1°C: (-40°C to 125°C) | Yes                                     |
| TMP102 | I <sup>2</sup> C<br>SMBus | SOT-563<br>1.2 × 1.6 × 0.6 | 10 µA             | 1.4 V                      | 3.6 V                      | 12 bit<br>0.0625°C | 2°C: (25°C to 85°C)<br>3°C: (-40°C to 125°C)  | No                                      |

### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Digital Temperature Output

The digital output from each temperature measurement is stored in the read-only temperature register. The temperature register of the TMP102 device is configured as a 12-bit, read-only register (configuration register EM bit = 0, see the *Extended Mode (EM)* section), or as a 13-bit, read-only register (configuration register EM bit = 1) that stores the output of the most recent conversion. Two bytes must be read to obtain data and are listed in Table 8 and Table 9. Byte 1 is the most significant byte (MSB), followed by byte 2, the least significant byte (LSB). The first 12 bits (13 bits in extended mode) are used to indicate temperature. The least significant byte does not have to be read if that information is not needed. The data format for temperature is summarized in Table 2 and Table 3. One LSB equals 0.0625°C. Negative numbers are represented in binary twos-complement format. Following power-up or reset, the temperature register reads 0°C until the first conversion is complete. Bit D0 of byte 2 indicates normal mode (EM bit = 0) or extended mode (EM bit = 1) , and can be used to distinguish between the two temperature register data formats. The unused bits in the temperature register always read 0.

**TMP102** 

SBOS397D - AUGUST 2007 - REVISED DECEMBER 2014

### Feature Description (continued)

#### Table 2. 12-Bit Temperature Data Format<sup>(1)</sup>

| TEMPERATURE (°C) | DIGITAL OUTPUT (BINARY) | HEX |
|------------------|-------------------------|-----|
| 128              | 0111 1111 1111          | 7FF |
| 127.9375         | 0111 1111 1111          | 7FF |
| 100              | 0110 0100 0000          | 640 |
| 80               | 0101 0000 0000          | 500 |
| 75               | 0100 1011 0000          | 4B0 |
| 50               | 0011 0010 0000          | 320 |
| 25               | 0001 1001 0000          | 190 |
| 0.25             | 0000 0000 0100          | 004 |
| 0                | 0000 0000 0000          | 000 |
| -0.25            | 1111 1111 1100          | FFC |
| -25              | 1110 0111 0000          | E70 |
| -55              | 1100 1001 0000          | C90 |

(1) The resolution for the Temp ADC in Internal Temperature mode is 0.0625°C/count.

Table 2 does not list all temperatures. Use the following rules to obtain the digital data format for a given temperature or the temperature for a given digital data format.

To convert positive temperatures to a digital data format:

- 1. Divide the temperature by the resolution
- Convert the result to binary code with a 12-bit, left-justified format, and MSB = 0 to denote a positive sign.
   Example: (50°C) / (0.0625°C / LSB) = 800 = 320h = 0011 0010 0000

To convert a positive digital data format to temperature:

- 1. Convert the 12-bit, left-justified binary temperature result, with the MSB = 0 to denote a positive sign, to a decimal number.
- 2. Multiply the decimal number by the resolution to obtain the positive temperature.

Example: 0011 0010 0000 = 320h = 800 × (0.0625°C / LSB) = 50°C

To convert negative temperatures to a digital data format:

- 1. Divide the absolute value of the temperature by the resolution, and convert the result to binary code with a 12-bit, left-justified format.
- 2. Generate the twos complement of the result by complementing the binary number and adding one. Denote a negative number with MSB = 1.

Example: (|-25°C|) / (0.0625°C / LSB) = 400 = 190h = 0001 1001 0000

Two's complement format: 1110 0110 1111 + 1 = 1110 0111 0000

To convert a negative digital data format to temperature:

- Generate the twos compliment of the 12-bit, left-justified binary number of the temperature result (with MSB = 1, denoting negative temperature result) by complementing the binary number and adding one. This represents the binary number of the absolute value of the temperature.
- 2. Convert to decimal number and multiply by the resolution to get the absolute temperature, then multiply by -1 for the negative sign.

Example: 1110 0111 0000 has twos compliment of 0001 1001 0000 = 0001 1000 1111 + 1

Convert to temperature: 0001 1001 0000 = 190h = 400; 400 × (0.0625°C / LSB) = 25°C = (|-25°C|); (|-25°C|) × (-1) = -25°C



| Table 3. 13-Bit Temperature Data Format |                         |      |  |  |  |  |
|-----------------------------------------|-------------------------|------|--|--|--|--|
| TEMPERATURE (°C)                        | DIGITAL OUTPUT (BINARY) | HEX  |  |  |  |  |
| 150                                     | 0 1001 0110 0000        | 0960 |  |  |  |  |
| 128                                     | 0 1000 0000 0000        | 0800 |  |  |  |  |
| 127.9375                                | 0 0111 1111 1111        | 07FF |  |  |  |  |
| 100                                     | 0 0110 0100 0000        | 0640 |  |  |  |  |
| 80                                      | 0 0101 0000 0000        | 0500 |  |  |  |  |
| 75                                      | 0 0100 1011 0000        | 04B0 |  |  |  |  |
| 50                                      | 0 0011 0010 0000        | 0320 |  |  |  |  |
| 25                                      | 0 0001 1001 0000        | 0190 |  |  |  |  |
| 0.25                                    | 0 0000 0000 0100        | 0004 |  |  |  |  |
| 0                                       | 0 0000 0000 0000        | 0000 |  |  |  |  |
| -0.25                                   | 1 1111 1111 1100        | 1FFC |  |  |  |  |
| -25                                     | 1 1110 0111 0000        | 1E70 |  |  |  |  |
| -55                                     | 1 1100 1001 0000        | 1C90 |  |  |  |  |

#### 8.3.2 Serial Interface

The TMP102 device operates as a slave device only on the two-wire bus and SMBus. Connections to the bus are made through the open-drain I/O lines, SDA and SCL. The SDA and SCL pins feature integrated spike suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The TMP102 device supports the transmission protocol for both fast (1 kHz to 400 kHz) and high-speed (1 kHz to 2.85 MHz) modes. All data bytes are transmitted MSB first.

#### 8.3.3 Bus Overview

The device that initiates the transfer is called a *master*, and the devices controlled by the master are called *slaves*. The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions.

To address a specific device, a START condition is initiated, indicated by pulling the data-line (SDA) from a high to low logic level while SCL is high. All slaves on the bus shift in the slave address byte on the rising edge of the clock, with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the slave being addressed responds to the master by generating an acknowledge and by pulling SDA pin low.

A data transfer is then initiated and sent over eight clock pulses followed by an acknowledge bit. During the data transfer the SDA pin must remain stable while SCL is high, because any change in SDA pin while SCL pin is high is interpreted as a START signal or STOP signal.

When all data have been transferred, the master generates a STOP condition indicated by pulling SDA pin from low to high, while the SCL pin is high.

#### 8.3.4 Serial Bus Address

To communicate with the TMP102, the master must first address slave devices via a slave address byte. The slave address byte consists of seven address bits, and a direction bit indicating the intent of executing a read or write operation.

The TMP102 features an address pin to allow up to four devices to be addressed on a single bus. Table 4 describes the pin logic levels used to properly connect up to four devices.

| DEVICE TWO-WIRE ADDRESS | A0 PIN CONNECTION |
|-------------------------|-------------------|
| 1001000                 | Ground            |
| 1001001                 | V+                |
| 1001010                 | SDA               |
| 1001011                 | SCL               |

#### Table 4. Address Pin and Slave Addresses

#### 8.3.5 Writing and Reading Operation

Accessing a particular register on the TMP102 device is accomplished by writing the appropriate value to the pointer register. The value for the pointer register is the first byte transferred after the slave address byte with the R/W bit low. Every write operation to the TMP102 device requires a value for the pointer register (see Figure 8).

When reading from the TMP102 device, the last value stored in the pointer register by a write operation determines which register is read by a read operation. To change the register pointer for a read operation, a new value must be written to the pointer register. This action is accomplished by issuing a slave address byte with the R/W bit low, followed by the pointer register byte. No additional data are required. The master then generates a START condition and sends the slave address byte with the R/W bit high to initiate the read command. See Figure 7 for details of this sequence. If repeated reads from the same register are desired, it is not necessary to continually send the Pointer Register bytes, because the TMP102 remembers the Pointer Register value until it is changed by the next write operation.

Register bytes are sent with the most significant byte first, followed by the least significant byte.

#### 8.3.6 Slave Mode Operations

The TMP102 can operate as a slave receiver or slave transmitter. As a slave device, the TMP102 never drives the SCL line.

#### 8.3.6.1 Slave Receiver Mode

The first byte transmitted by the master is the slave address, with the R/W bit low. The TMP102 then acknowledges reception of a valid address. The next byte transmitted by the master is the pointer register. The TMP102 then acknowledges reception of the pointer register byte. The next byte or bytes are written to the register addressed by the pointer register. The TMP102 acknowledges reception of each data byte. The master can terminate data transfer by generating a START or STOP condition.

#### 8.3.6.2 Slave Transmitter Mode

The first byte transmitted by the master is the slave address, with the R/W bit high. The slave acknowledges reception of a valid slave address. The next byte is transmitted by the slave and is the most significant byte of the register indicated by the pointer register. The master acknowledges reception of the data byte. The next byte transmitted by the slave is the least significant byte. The master acknowledges reception of the data byte. The master terminates data transfer by generating a *Not-Acknowledge* on reception of any data byte, or generating a START or STOP condition.

#### 8.3.7 SMBus Alert Function

The TMP102 device supports the SMBus alert function. When the TMP102 device operates in Interrupt Mode (TM = 1), the ALERT pin can be connected as an SMBus alert signal. When a master senses that an ALERT condition is present on the ALERT line, the master sends an SMBus alert command (0001 1001) to the bus. If the ALERT pin is active, the device acknowledges the SMBus alert command and responds by returning the slave address on the SDA line. The eighth bit (LSB) of the slave address byte indicates if the ALERT condition was caused by the temperature exceeding  $T_{HIGH}$  or falling below  $T_{LOW}$ . For POL = 0, the LSB is low if the temperature is greater than or equal to  $T_{HIGH}$ ; this bit is high if the temperature is less than  $T_{LOW}$ . The polarity of this bit is inverted if POL = 1. See Figure 10 for details of this sequence.

If multiple devices on the bus respond to the SMBus alert command, arbitration during the slave address portion of the SMBus alert command determines which device clears the ALERT status. The device with the lowest twowire address wins the arbitration. If the TMP102 device wins the arbitration, its ALERT pin inactivates at the completion of the SMBus alert command. If the TMP102 device loses the arbitration, its ALERT pin remains active.



#### 8.3.8 General Call

The TMP102 device responds to a two-wire general call address (000 0000) if the eighth bit is 0. The device acknowledges the general call address and responds to commands in the second byte. If the second byte is 0000 0110, the TMP102 device internal registers are reset to power-up values. The TMP102 device does not support the general address acquire command.

#### 8.3.9 High-Speed (HS) Mode

In order for the two-wire bus to operate at frequencies above 400 kHz, the master device must issue an HS-Mode master code (0000 1xxx) as the first byte after a START condition to switch the bus to high-speed operation. The TMP102 device does not acknowledge this byte, but switches the input filters on SDA and SCL and the output filters on SDA to operate in HS-mode, allowing transfers of up to 2.85 MHz. After the HS-Mode master code has been issued, the master transmits a two-wire slave address to initiate a data transfer operation. The bus continues to operate in HS-Mode until a STOP condition occurs on the bus. Upon receiving the STOP condition, the TMP102 device switches the input and output filters back to fast-mode operation..

#### 8.3.10 Timeout Function

The TMP102 device resets the serial interface if SCL is held low for 30 ms (typ) between a start and stop condition. The TMP102 device releases the SDA line if the SCL pin is pulled low and waits for a start condition from the host controller. To avoid activating the time-out function, maintaining a communication speed of at least 1 kHz for SCL operating frequency is necessary..

#### 8.3.11 Timing Diagrams

The TMP102 device is two-wire, SMBus, and I<sup>2</sup>C-interface compatible. Figure 7, Figure 8, Figure 9, and Figure 10 list the various operations on the TMP102 device. Parameters for Figure 7 are defined in the *Timing Requirements* table. The bus definitions are defined as follows:

- Acknowledge Each receiving device, when addressed, is obliged to generate an acknowledge bit. A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the Acknowledge clock pulse. Setup and hold times must be taken into account. On a master receive, the termination of the data transfer can be signaled by the master generating a *not-acknowledge* (1) on the last byte that has been transmitted by the slave.
- **Bus Idle** Both SDA and SCL lines remain high.
- **Data Transfer** The number of data bytes transferred between a START and a STOP condition is not limited and is determined by the master device. It is also possible to use the TMP102 device for single byte updates. To update only the MS byte, terminate the communication by issuing a START or STOP communication on the bus.
- Start Data Transfer A change in the state of the SDA line, from high to low, while the SCL line is high, defines a START condition. Each data transfer is initiated with a START condition.
- **Stop Data Transfer** A change in the state of the SDA line from low to high while the SCL line is high defines a STOP condition. Each data transfer is terminated with a repeated START or STOP condition.



Figure 7. Two-Wire Timing Diagram













#### ALERT 9 SCL SDA 0 0 0 0 0 Start By ACK By NACK By From Stop By Master Device Device Master Master Frame 1 SMBus ALERT Response Address Byte Frame 2 Slave Address From Device NOTE: (1) The value of A0 and A1 are determined by the ADD0 pin.

Figure 10. Timing Diagram for SMBus Alert

### 8.4 Device Functional Modes

### 8.4.1 Continuos-Conversion Mode

The default mode of the TMP102 device is continuos conversion mode. During continuos-conversion mode, the ADC performs continuos temperature conversions and stores each results to the temperature register, overwriting the result from the previous conversion. The conversion rate bits, CR1 and CR0, configure the TMP102 device for conversion rates of 0.25 Hz, 1 Hz, 4 Hz, or 8 Hz. The default rate is 4 Hz. The TMP102 device has a typical conversion time of 26 ms. To achieve different conversion rates, the TMP102 device makes a conversion and then powers down to wait for the appropriate delay set by CR1 and CR0. Table 5 lists the settings for CR1 and CR0.

|     |        | <u>-</u>        |
|-----|--------|-----------------|
| CR1 | CR0    | CONVERSION RATE |
| 0   | 0      | 0.25 Hz         |
| 0   | 1 1 Hz |                 |
| 1   | 0      | 4 Hz (default)  |
| 1   | 1      | 8 Hz            |

 Table 5. Conversion Rate Settings

After power-up or general-call reset, the TMP102 immediately starts a conversion, as shown in Figure 11. The first result is available after 26 ms (typical). The active quiescent current during conversion is 40  $\mu$ A (typical at +27°C). The quiescent current during delay is 2.2  $\mu$ A (typical at +27°C).



(1) Delay is set by CR1 and CR0.

Figure 11. Conversion Start

### 8.4.2 Extended Mode (EM)

The Extended-Mode bit configures the device for Normal mode operation (EM = 0) or Extended mode operation (EM = 1). In Normal mode, the Temperature Register and high- and low-limit registers use a 12-bit data format. Normal mode is used to make the TMP102 device compatible with the TMP75 device.

Extended mode (EM = 1) allows measurement of temperatures above  $128^{\circ}$ C by configuring the Temperature Register, and high- and low-limit registers for 13-bit data format.

Copyright © 2007–2014, Texas Instruments Incorporated

TMP102 SBOS397D – AUGUST 2007 – REVISED DECEMBER 2014



#### 8.4.3 Shutdown Mode (SD)

The Shutdown-mode bit saves maximum power by shutting down all device circuitry other than the serial interface, reducing current consumption to typically less than 0.5  $\mu$ A. Shutdown mode enables when the SD bit is 1; the device shuts down when current conversion is completed. When SD is equal to 0, the device maintains a continuous conversion state.

#### 8.4.4 One-Shot/Conversion Ready (OS)

The TMP102 device features a one-shot temperature measurement mode. When the device is in Shutdown Mode, writing a 1 to the OS bit starts a single temperature conversion. During the conversion, the OS bit reads '0'. The device returns to the shutdown state at the completion of the single conversion. After the conversion, the OS bit reads 1. This feature reduces power consumption in the TMP102 device when continuous temperature monitoring is not required.

As a result of the short conversion time, the TMP102 device achieves a higher conversion rate. A single conversion typically takes 26 ms and a read can take place in less than 20  $\mu$ s. When using One-Shot Mode, 30 or more conversions per second are possible.

#### 8.4.5 Thermostat Mode (TM)

The thermostat-mode bit indicates to the device whether to operate in comparator mode (TM = 0) or Interrupt mode (TM = 1).

#### 8.4.5.1 Comparator Mode (TM = 0)

In Comparator mode (TM = 0), the Alert pin is activated when the temperature equals or exceeds the value in the  $T_{(HIGH)}$  register and it remains active until the temperature falls below the value in the  $T_{(LOW)}$  register. For more information on the comparator mode, see the *High- and Low-Limit Registers* section.

#### 8.4.5.2 Interrupt Mode (TM = 1)

In Interrupt mode (TM = 1), the Alert pin is activated when the temperature exceeds  $T_{(HIGH)}$  or goes below  $T_{(LOW)}$  registers. The Alert pin is cleared when the host controller reads the temperature register. For more information on the interrupt mode, see the *High- and Low-Limit Registers* section.

### 8.5 Programming

#### 8.5.1 Pointer Register

Figure 12 shows the internal register structure of the TMP102 device. The 8-bit Pointer Register of the device is used to address a given data register. The Pointer Register uses the two least-significant bytes (LSBs) (see Table 15 and Table 16) to identify which of the data registers should respond to a read or write command. Table 6 identifies the bits of the Pointer Register byte. During a write command, P2 through P7 must always be '0'. Table 7 describes the pointer address of the registers available in the TMP102 device. The power-up reset value of P1 and P0 is 00. By default, the TMP102 device reads the temperature on power up.



### **Programming (continued)**



Figure 12. Internal Register Structure

#### Table 6. Pointer Register Byte

| P7 | P6 | P5 | P4 | P3 | P2 | P1 P0         |  |
|----|----|----|----|----|----|---------------|--|
| 0  | 0  | 0  | 0  | 0  | 0  | Register Bits |  |

#### Table 7. Pointer Addresses

| P1 | P0 | REGISTER                                |
|----|----|-----------------------------------------|
| 0  | 0  | Temperature Register (Read Only)        |
| 0  | 1  | Configuration Register (Read/Write)     |
| 1  | 0  | T <sub>LOW</sub> Register (Read/Write)  |
| 1  | 1  | T <sub>HIGH</sub> Register (Read/Write) |

#### 8.5.2 Temperature Register

The Temperature Register of the TMP102 is configured as a 12-bit, read-only register (Configuration Register EM bit = 0, see the *Extended Mode* section), or as a 13-bit, read-only register (Configuration Register EM bit = 1) that stores the output of the most recent conversion. Two bytes must be read to obtain data, and are described in Table 8 and Table 9. Note that byte 1 is the most significant byte, followed by byte 2, the least significant byte. The first 12 bits (13 bits in Extended mode) are used to indicate temperature. The least significant byte does not have to be read if that information is not needed.

| Table 8. Byte 1 of Temperature Register <sup>(†</sup> |
|-------------------------------------------------------|
|-------------------------------------------------------|

| D7    | D6    | D5    | D4   | D3   | D2   | D1   | D0   |
|-------|-------|-------|------|------|------|------|------|
| T11   | T10   | Т9    | Т8   | Τ7   | Т6   | T5   | T4   |
| (T12) | (T11) | (T10) | (T9) | (T8) | (T7) | (T6) | (T5) |

(1) Extended mode 13-bit configuration shown in parenthesis.

**ISTRUMENTS** 

0

٥

FXAS

| D7   | D6   | D5   | D4   | D3   | D2  | D1  | D0  |  |
|------|------|------|------|------|-----|-----|-----|--|
| Т3   | T2   | T1   | то   | 0    | 0   | 0   | 0   |  |
| (T4) | (T3) | (T2) | (T1) | (T0) | (0) | (0) | (1) |  |

Table 0 Byte 2 of Temperature Perister<sup>(1)</sup>

(1) Extended mode 13-bit configuration shown in parenthesis.

#### 8.5.3 Configuration Register

The Configuration Register is a 16-bit read/write register used to store bits that control the operational modes of the temperature sensor. Read/write operations are performed MSB first. Table 10 and Table 11 list the format and the power-up or reset value of the configuration register. For compatibility, Table 10 and Table 11 correspond to the configuration register in the TMP75 device and TMP275 device (for more information see the device data sheets, SBOS288 and SBOS363, respectively). All registers are updated byte by byte.

ΕM

0

| D7 | D6                                                             | D5 | D4  | D3 | D2  | D1 | D0 |  |  |  |  |
|----|----------------------------------------------------------------|----|-----|----|-----|----|----|--|--|--|--|
| OS | R1                                                             | R0 | F1  | F0 | POL | ТМ | SD |  |  |  |  |
| 0  | 1 1                                                            |    | 0 0 |    | 0   | 0  | 0  |  |  |  |  |
|    | Table 11. Byte 2 of Configuration and Power-Up or Reset Format |    |     |    |     |    |    |  |  |  |  |
| D7 | D6                                                             | D5 | D4  | D3 | D2  | D1 | D0 |  |  |  |  |

0

0

0

0

0

0

#### 8.5.3.1 Shutdown Mode (SD)

CR0

0

AL

1

CR1

1

The Shutdown-mode bit saves maximum power by shutting down all device circuitry other than the serial interface, reducing current consumption to typically less than 0.5 µA. Shutdown mode enables when the SD bit is 1: the device shuts down when current conversion is completed. When SD is equal to 0, the device maintains a continuous conversion state

#### 8.5.3.2 Thermostat Mode (TM)

The Thermostat mode bit indicates to the device whether to operate in Comparator mode (TM = 0) or Interrupt mode (TM = 1). For more information on comparator and interrupt modes, see the High- and Low-Limit Registers section.

#### 8.5.3.3 Polarity (POL)

The polarity bit allows the user to adjust the polarity of the ALERT pin output. If the POL bit is set to 0 (default), the ALERT pin becomes active low. When the POL bit is set to 1, the ALERT pin becomes active high and the state of the ALERT pin is inverted. The operation of the ALERT pin in various modes is shown in Figure 13.





Figure 13. Output Transfer Function Diagrams

### 8.5.3.4 Fault Queue (F1/F0)

A fault condition exists when the measured temperature exceeds the user-defined limits set in the  $T_{HIGH}$  and  $T_{LOW}$  registers. Additionally, the number of fault conditions required to generate an alert may be programmed using the fault queue. The fault queue is provided to prevent a false alert as a result of environmental noise. The fault queue requires consecutive fault measurements in order to trigger the alert function. Table 12 defines the number of measured faults that may be programmed to trigger an alert condition in the device. For  $T_{HIGH}$  and  $T_{LOW}$  register format and byte order, see the *High- and Low-Limit Registers* section.

| Table | 12. | TMP10 | 2 Fault | Settings |
|-------|-----|-------|---------|----------|
|-------|-----|-------|---------|----------|

| F1 | F0 | CONSECUTIVE FAULTS |
|----|----|--------------------|
| 0  | 0  | 1                  |
| 0  | 1  | 2                  |
| 1  | 0  | 4                  |
| 1  | 1  | 6                  |

### 8.5.3.5 Converter Resolution (R1/R0)

The converter resolution bits, R1 and R0, are read-only bits. The TMP102 converter resolution is set at device start-up to 11 which sets the temperature register to a 12 bit-resolution.

### 8.5.3.6 One-Shot (OS)

When the device is in Shutdown Mode, writing a 1 to the OS bit starts a single temperature conversion. During the conversion, the OS bit reads '0'. The device returns to the shutdown state at the completion of the single conversion. For more information on the one-shot conversion mode, see the *One-Shot/Conversion Ready (OS)* section.

#### 8.5.3.7 EM Bit

The Extended-Mode bit configures the device for Normal Mode operation (EM = 0) or Extended Mode operation (EM = 1). In normal mode, the temperature register, high-limit register, and low-limit register use a 12-bit data format. For more information on the extended mode, see the *Extended Mode (EM)* section.

#### **TMP102** SBOS397D-AUGUST 2007-REVISED DECEMBER 2014



www.ti.com

### 8.5.3.8 Alert (AL Bit)

The AL bit is a read-only function. Reading the AL bit provides information about the comparator mode status. The state of the POL bit inverts the polarity of data returned from the AL bit. When the POL bit equals 0, the AL bit reads as 1 until the temperature equals or exceeds T(HIGH) for the programmed number of consecutive faults, causing the AL bit to read as 0. The AL bit continues to read as 0 until the temperature falls below  $T_{(LOW)}$  for the programmed number of consecutive faults, when it again reads as 1. The status of the TM bit does not affect the status of the AL bit..

#### 8.5.3.9 Conversion Rate (CR)

The conversion rate bits, CR1 and CR0, configure the TMP102 device for conversion rates of 0.25 Hz, 1 Hz, 4 Hz, or 8 Hz. The default rate is 4 Hz. For more information on the conversion rate bits, see Table 5.

#### 8.5.4 High- and Low-Limit Registers

The temperature limits are stored in the T<sub>(LOW)</sub> and T<sub>(HIGH)</sub> registers in the same format as the temperature result, and their values are compared to the temperature result on every conversion. The outcome of the comparison drives the behavior of the ALERT pin, which operates as a comparator output or an interrupt, and is set by the TM bit in the configuration register.

In Comparator mode (TM = 0), the ALERT pin becomes active when the temperature equals or exceeds the value in T<sub>HIGH</sub> and generates a consecutive number of faults according to fault bits F1 and F0. The ALERT pin remains active until the temperature falls below the indicated T<sub>LOW</sub> value for the same number of faults.

In Interrupt mode (TM = 1), the ALERT pin becomes active when the temperature equals or exceeds the value in T<sub>HIGH</sub> for a consecutive number of fault conditions (as shown in Table 5). The ALERT pin remains active until a read operation of any register occurs, or the device successfully responds to the SMBus Alert Response address. The ALERT pin will also be cleared if the device is placed in Shutdown mode. Once the ALERT pin is cleared, it becomes active again only when temperature falls below T<sub>LOW</sub>, and remains active until cleared by a read operation of any register or a successful response to the SMBus Alert Response address. Once the ALERT pin is cleared, the above cycle repeats, with the ALERT pin becoming active when the temperature equals or exceeds T<sub>HIGH</sub>. The ALERT pin can also be cleared by resetting the device with the General Call Reset command. This action also clears the state of the internal registers in the device, returning the device to Comparator mode (TM = 0).

Both operational modes are represented in Figure 13. Table 13 through Table 16 describe the format for the T<sub>HIGH</sub> and T<sub>LOW</sub> registers. Note that the most significant byte is sent first, followed by the least significant byte. Power-up reset values for  $T_{HIGH}$  and  $T_{LOW}$  are:  $T_{HIGH}$  = +80°C and  $T_{LOW}$  = +75°C. The format of the data for  $T_{HIGH}$ and  $T_{LOW}$  is the same as for the Temperature Register.

| D7    | D6    | D5    | D4   | D3   | D2   | D1   | D0   |
|-------|-------|-------|------|------|------|------|------|
| H11   | H10   | H9    | H8   | H7   | H6   | H5   | H4   |
| (H12) | (H11) | (H10) | (H9) | (H8) | (H7) | (H6) | (H5) |

Table 13. Byte 1 Temperature Register HIGH<sup>(1)</sup>

(1) Extended mode 13-bit configuration shown in parenthesis.

| Table 14. Byte 2 Temperature Register HIGH |      |           |             |               |                                    |     |        |  |  |  |
|--------------------------------------------|------|-----------|-------------|---------------|------------------------------------|-----|--------|--|--|--|
| D7                                         | D6   | D5        | D4          | D3            | D2                                 | D1  | D0     |  |  |  |
| H3                                         | H2   | H1        | H0          | 0             | 0                                  | 0   | 0      |  |  |  |
| (H4)                                       | (H3) | (H2)      | (H1)        | (H0)          | (0)                                | (0) | (0)    |  |  |  |
|                                            |      | Table 15. | Byte 1 Temp | erature Regis | ster <sub>LOW</sub> <sup>(1)</sup> | -   | •<br>• |  |  |  |
| D7                                         | D6   | D5        | D4          | D3            | D2                                 | D1  | D0     |  |  |  |
| 111                                        | 110  | 19        | 18          | 17            | 16                                 | 15  | 14     |  |  |  |

| D7    | D6    | D5    | D4   | D3   | D2   | D1   | D0   |
|-------|-------|-------|------|------|------|------|------|
| L11   | L10   | L9    | L8   | L7   | L6   | L5   | L4   |
| (L12) | (L11) | (L10) | (L9) | (L8) | (L7) | (L6) | (L5) |

(1) Extended mode 13-bit configuration shown in parenthesis.



| D7   | D6   | D5   | D4   | D3   | D2  | D1  | D0  |  |  |  |  |
|------|------|------|------|------|-----|-----|-----|--|--|--|--|
| L3   | L2   | L1   | LO   | 0    | 0   | 0   | 0   |  |  |  |  |
| (L4) | (L3) | (L2) | (L1) | (L0) | (0) | (0) | (0) |  |  |  |  |

Table 16. Byte 2 Temperature Register LOW

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TMP102 device is used to measure the PCB temperature of the board location where the device is mounted. The programmable address options allow up to four locations on the board to be monitored on a single serial bus.

### 9.2 Typical Application





#### 9.2.1 Design Requirements

The TMP102 device requires pullup resistors on the SCL, SDA, and ALERT pins. The recommended value for the pullup resistors is 5-k $\Omega$ . In some applications the pullup resistor can be lower or higher than 5 k $\Omega$  but must not exceed 3 mA of current on any of those pins. A 0.01-µF bypass capacitor on the supply is recommended as shown in Figure 14. The SCL and SDA lines can be pulled up to a supply that is equal to or higher than V+ through the pullup resistors. To configure one of four different addresses on the bus, connect the ADD0 pin to either the GND, V+, SDA, or SCL pin.

#### 9.2.2 Detailed Design Procedure

The TMP102 device should be placed in close proximity to the heat source that must be monitored, with a proper layout for good thermal coupling. This placement ensures that temperature changes are captured within the shortest possible time interval. To maintain accuracy in applications that require air or surface temperature measurement, care should be taken to isolate the package and leads from ambient air temperature. A thermally-conductive adhesive is helpful in achieving accurate surface temperature measurement.



#### **Typical Application (continued)**

The TMP102 device is a very low-power device and generates very low noise on the supply bus. Applying an RC filter to the V+ pin of the TMP102 device can further reduce any noise that the TMP102 device might propagate to other components.  $R_{(F)}$  in Figure 15 should be less than 5 k $\Omega$  and  $C_{(F)}$  should be greater than 10 nF.



Figure 15. Noise Reduction Techniques

#### 9.2.3 Application Curve

Figure 16 shows the step response of the TMP102 device to a submersion in an oil bath of 100°C from room temperature (27°C). The time-constant, or the time for the output to reach 63% of the input step, is 0.8 s. The time-constant result depends on the printed circuit board (PCB) that the TMP102 device is mounted. For this test, the TMP102 device was soldered to a two-layer PCB that measured 0.375 inch × 0.437 inch.





### **10** Power Supply Recommendations

The TMP102 device operates with power supply in the range of 1.4 to 3.6 V. The device is optimized for operation at 3.3-V supply but can measure temperature accurately in the full supply range.

A power-supply bypass capacitor is required for proper operation. Place this capacitor as close as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is 0.01  $\mu$ F. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise.

### 11 Layout

#### 11.1 Layout Guidelines

Place the power-supply bypass capacitor as close as possible to the supply and ground pins. The recommended value of this bypass capacitor is 0.01  $\mu$ F. Additional decoupling capacitance can be added to compensate for noisy or high-impedance power supplies. Pull up the open-drain output pins (SDA , SCL and ALERT) through 5-k $\Omega$  pullup resistors.

### 11.2 Layout Example



Figure 17. TMP102 Layout Example



### **12 Device and Documentation Support**

### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Digital Temperature Sensor with 2-Wire Interface, SBOS288
- 0.5°C Digital Out Temperature Sensor, SBOS363

### 12.2 Trademarks

SMBus is a trademark of Intel, Inc. All other trademarks are the property of their respective owners.

### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



9-Sep-2014

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| TMP102AIDRLR     | ACTIVE        | SOT          | DRL                | 6    | 4000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | CBZ                     | Samples |
| TMP102AIDRLRG4   | ACTIVE        | SOT          | DRL                | 6    | 4000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | CBZ                     | Samples |
| TMP102AIDRLT     | ACTIVE        | SOT          | DRL                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | CBZ                     | Samples |
| TMP102AIDRLTG4   | ACTIVE        | SOT          | DRL                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | CBZ                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



9-Sep-2014

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are | nominal        |                       |   |      |                          |                          |            |            |            |            |           |                  |
|---------------------|----------------|-----------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device              | Packag<br>Type | je Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TMP102AIDF          | LR SOT         | DRL                   | 6 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP102AIDF          | LR SOT         | DRL                   | 6 | 4000 | 180.0                    | 9.5                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |
| TMP102AIDF          | LT SOT         | DRL                   | 6 | 250  | 180.0                    | 9.5                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

11-Dec-2014



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMP102AIDRLR | SOT          | DRL             | 6    | 4000 | 202.0       | 201.0      | 28.0        |
| TMP102AIDRLR | SOT          | DRL             | 6    | 4000 | 184.0       | 184.0      | 19.0        |
| TMP102AIDRLT | SOT          | DRL             | 6    | 250  | 184.0       | 184.0      | 19.0        |

DRL (R-PDSO-N6)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice.

🖄 Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.

D. JEDEC package registration is pending.



DRL (R-PDSO-N6)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated